

April 1988 Revised September 2000

# 74F138

# 1-of-8 Decoder/Demultiplexer

### **General Description**

The F138 is a high-speed 1-of-8 decoder/demultiplexer. This device is ideally suited for high-speed bipolar memory chip select address decoding. The multiple input enables allow parallel expansion to a 1-of-24 decoder using just three F138 devices or a 1-of-32 decoder using four F138 devices and one inverter.

#### **Features**

- Demultiplexing capability
- Multiple input enable for easy expansion
- Active LOW mutually exclusive outputs

#### **Ordering Code:**

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74F138SC     | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow |
| 74F138SJ     | M16D           | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F138PC     | N16F           | 16-Lead Plastic Dual-In-Line Package (PDIP) JEDEC MS-001 0 300 Wide         |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Logic Symbols**



## **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation

DS009478

www.fairchildsemi.com

# **Unit Loading/Fan Out**

| Pin Names                           | Donasinston.               | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|-------------------------------------|----------------------------|----------|-----------------------------------------|--|
|                                     | Description                | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| A <sub>0</sub> -A <sub>2</sub>      | Address Inputs             | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| $\overline{E}_1$ , $\overline{E}_2$ | Enable Inputs (Active LOW) | 1.0/1.0  | 20 μA/-0.6 mA                           |  |
| E <sub>3</sub>                      | Enable Input (Active HIGH) | 1.0/1.0  | 20 μA/–0.6 mA                           |  |
| $\overline{O}_0 - \overline{O}_7$   | Outputs (Active LOW)       | 50/33.3  | −1 mA/20 mA                             |  |

#### **Truth Table**

| Inputs         |                |                |                |                | Outputs        |                |                |                |            |    |            |    |    |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|------------|----|------------|----|----|
| E <sub>1</sub> | E <sub>2</sub> | E <sub>3</sub> | A <sub>0</sub> | A <sub>1</sub> | A <sub>2</sub> | O <sub>0</sub> | 0 <sub>1</sub> | O <sub>2</sub> | <u>О</u> 3 | 04 | <u>О</u> 5 | 06 | 07 |
| Н              | Χ              | Χ              | Х              | Χ              | Χ              | Н              | Н              | Н              | Н          | Н  | Н          | Н  | Н  |
| X              | Н              | Χ              | Χ              | Χ              | Χ              | Н              | Н              | Н              | Н          | Н  | Н          | Н  | Н  |
| X              | Χ              | L              | Χ              | Χ              | Χ              | Н              | Н              | Н              | Н          | Н  | Н          | Н  | Н  |
| L              | L              | Н              | L              | L              | L              | L              | Н              | Н              | Н          | Н  | Н          | Н  | Н  |
| L              | L              | Н              | Н              | L              | L              | Н              | L              | Н              | Н          | Н  | Н          | Н  | Н  |
| L              | L              | Н              | L              | Н              | L              | Н              | Н              | L              | Н          | Н  | Н          | Н  | Н  |
| L              | L              | Н              | Н              | Н              | L              | Н              | Н              | Н              | L          | Н  | Н          | Н  | Н  |
| L              | L              | Н              | L              | L              | Н              | Н              | Н              | Н              | Н          | L  | Н          | Н  | Н  |
| L              | L              | Н              | Н              | L              | Н              | Н              | Н              | Н              | Н          | Н  | L          | Н  | Н  |
| L              | L              | Н              | L              | Н              | Н              | Н              | Н              | Н              | Н          | Н  | Н          | L  | Н  |
| L              | L              | Н              | Н              | Н              | Н              | Н              | Н              | Н              | Н          | Н  | Н          | Н  | L  |

H = HIGH Voltage Level

#### **Functional Description**

The F138 high-speed 1-of-8 decoder/demultiplexer accepts three binary weighted inputs (A<sub>0,</sub> A<sub>1,</sub> A<sub>2</sub>) and, when enabled, provides eight mutually exclusive active LOW outputs  $(\overline{O_0} - \overline{O_7})$ . The F138 features three Enable inputs, two active LOW ( $\overline{E}_1$ ,  $\overline{E}_2$ ) and one active HIGH ( $E_3$ ). All outputs will be HIGH unless  $\overline{E}_1$  and  $\overline{E}_2$  are LOW and  $E_3$ is HIGH. This multiple enable function allows easy parallel

expansion of the device to a 1-of-32 (5 lines to 32 lines) decoder with just four F138 devices and one inverter (See Figure 1). The F138 can be used as an 8-output demultiplexer by using one of the active LOW Enable inputs as the data input and the other Enable inputs as strobes. The Enable inputs which are not used must be permanently tied to their appropriate active HIGH or active LOW state.



www.fairchildsemi.com

L = LOW Voltage Level X = Immaterial

# Logic Diagram



 $\overline{0}_7 \quad \overline{0}_6 \quad \overline{0}_5 \quad \overline{0}_4 \quad \overline{0}_3 \quad \overline{0}_2 \quad \overline{0}_1 \quad \overline{0}_0$  Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

# **Absolute Maximum Ratings**(Note 1)

# Recommended Operating Conditions

 $\begin{array}{ll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \end{array}$ 

Junction Temperature under Bias  $-55^{\circ}$ C to  $+150^{\circ}$ C  $V_{CC}$  Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V

Input Current (Note 2)

-30 mA to +5.0 mA

Voltage Applied to Output in HIGH State (with  $V_{CC} = 0V$ )

 $\begin{array}{ll} \mbox{Standard Output} & -0.5\mbox{V to V}_{\mbox{CC}} \\ \mbox{3-STATE Output} & -0.5\mbox{V to +5.5\mbox{V}} \end{array}$ 

Current Applied to Output

Free Air Ambient Temperature  $0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}$  Supply Voltage +4.5V to +5.5V

**Note 1:** Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                    |                     | Min  | Тур | Max  | Units | v <sub>cc</sub> | Conditions                  |  |
|------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|-----------------------------|--|
| V <sub>IH</sub>  | Input HIGH Voltage           |                     | 2.0  |     |      | V     |                 | Recognized as a HIGH Signal |  |
| V <sub>IL</sub>  | Input LOW Voltage            |                     |      |     | 0.8  | V     |                 | Recognized as a LOW Signal  |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    |                     |      |     | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA    |  |
| V <sub>OH</sub>  | Output HIGH                  | 10% V <sub>CC</sub> | 2.5  |     |      | V     | Min             | I <sub>OH</sub> = -1 mA     |  |
|                  | Voltage                      | $5\% V_{CC}$        | 2.7  |     |      | V     | IVIIII          | $I_{OH} = -1 \text{ mA}$    |  |
| V <sub>OL</sub>  | Output LOW                   | 10% V <sub>CC</sub> |      |     | 0.5  | V     | Min             | I <sub>OL</sub> = 20 mA     |  |
|                  | Voltage                      |                     |      |     |      |       |                 |                             |  |
| I <sub>IH</sub>  | Input HIGH                   |                     |      |     | 5.0  | μА    | Max             | V <sub>IN</sub> = 2.7V      |  |
|                  | Current                      |                     |      |     | 3.0  |       |                 |                             |  |
| I <sub>BVI</sub> | Input HIGH Current           |                     |      |     | 7.0  | μА    | Max             | V <sub>IN</sub> = 7.0V      |  |
|                  | Breakdown Test               |                     |      |     |      |       |                 | V <sub>IN</sub> = 7.0 V     |  |
| I <sub>CEX</sub> | Output HIGH                  |                     |      |     | 50   | μА    | Max             | $V_{OUT} = V_{CC}$          |  |
|                  | Leakage Current              |                     |      |     |      |       |                 | VOUT - VCC                  |  |
| $V_{ID}$         | Input Leakage                |                     | 4.75 |     |      | V     | 0.0             | I <sub>ID</sub> = 1.9 μA    |  |
|                  | Test                         |                     | 4.75 |     |      |       |                 | All Other Pins Grounded     |  |
| I <sub>OD</sub>  | Output Leakage               |                     |      |     | 3.75 | μА    | 0.0             | V <sub>IOD</sub> = 150 mV   |  |
|                  | Circuit Current              |                     |      |     |      |       |                 | All Other Pins Grounded     |  |
| I <sub>IL</sub>  | Input LOW Current            |                     |      |     | -0.6 | mA    | Max             | V <sub>IN</sub> = 0.5V      |  |
| I <sub>OS</sub>  | Output Short-Circuit Current |                     | -60  |     | -150 | mA    | Max             | V <sub>OUT</sub> = 0V       |  |
| I <sub>CCH</sub> | Power Supply Current         |                     |      | 13  | 20   | mA    | Max             | V <sub>O</sub> = HIGH       |  |
| I <sub>CCL</sub> | Power Supply Current         |                     |      | 13  | 20   | mA    | Max             | $V_O = LOW$                 |  |

#### **AC Electrical Characteristics**

| Symbol           | Parameter                                                |     | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ |     | $T_A = 0$ °C $V_{CC} = C_L = 0$ | Units |     |  |  |
|------------------|----------------------------------------------------------|-----|-------------------------------------------------------------|-----|---------------------------------|-------|-----|--|--|
|                  |                                                          | Min | Тур                                                         | Max | Min                             | Max   |     |  |  |
| t <sub>PLH</sub> | Propagation Delay                                        | 3.5 | 5.6                                                         | 7.5 | 3.5                             | 8.5   | ns  |  |  |
| t <sub>PHL</sub> | $A_n$ to $\overline{O}_n$                                | 4.0 | 6.1                                                         | 8.0 | 4.0                             | 9.0   | 115 |  |  |
| t <sub>PLH</sub> | Propagation Delay                                        | 3.5 | 5.4                                                         | 7.0 | 3.5                             | 8.0   | 20  |  |  |
| t <sub>PHL</sub> | $\overline{E}_1$ or $\overline{E}_2$ to $\overline{O}_n$ | 3.0 | 5.3                                                         | 7.0 | 3.0                             | 7.5   | ns  |  |  |
| t <sub>PLH</sub> | Propagation Delay                                        | 4.0 | 6.2                                                         | 8.0 | 4.0                             | 9.0   | ne  |  |  |
| t <sub>PHL</sub> | $E_3$ to $\overline{O}_n$                                | 3.5 | 5.6                                                         | 7.5 | 3.5                             | 8.5   | ns  |  |  |







16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com