## Features

- Supports $100-\mathrm{MHz}$ bus for Pentium® and PowerPC ${ }^{\text {TM }}$ operations with zero wait states
- Fully registered inputs and outputs for pipelined operation
- 128 K by 36 common I/O architecture
- 3.3V core power supply
- 2.5V/3.3V I/O operation
- Fast clock-to-output times
-3.5 ns (for $166-\mathrm{MHz}$ device)
-4.0 ns (for $133-\mathrm{MHz}$ device)
-5.5 ns (for $100-\mathrm{MHz}$ device)
- User-selectable burst counter supporting Intel $®$ Pentium interleaved or linear burst sequences
- Separate processor and controller address strobes
- Synchronous self-timed writes
- Asynchronous output enable
- JEDEC-standard 100 TQFP pinout
- "ZZ" Sleep Mode option and Stop Clock option
- Available in Industrial and Commercial Temperature ranges


## Functional Description

The CY7C1347 is a $3.3 \mathrm{~V}, 128 \mathrm{~K}$ by 36 synchronous-pipelined cache SRAM designed to support zero-wait-state secondary cache with minimal glue logic.

The CY7C1347 I/O pins can operate at either the 2.5 V or the 3.3 V level, the $\mathrm{I} / \mathrm{O}$ pins are 3.3 V tolerant when $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$.

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise is $3.5 \mathrm{~ns}(166-\mathrm{MHz}$ device).
The CY7C1347 supports either the interleaved burst sequence used by the Intel Pentium processor or a linear burst sequence used by processors such as the PowerPC. The burst sequence is selected through the MODE pin. Accesses can be initiated by asserting either the Processor Address Strobe ( $\overline{\text { ADSP }}$ ) or the Controller Address Strobe ( $\overline{\text { ADSC }}$ ) at clock rise. Address advancement through the burst sequence is controlled by the $\overline{\text { ADV }}$ input. A 2-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.
Byte write operations are qualified with the four Byte Write Select ( $\overline{\mathrm{BW}}_{[3: 00}$ ) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are conducted with on-chip synchronous self-timed write circuitry.
Three synchronous chip selects ( $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ ) and an asynchronous output enable ( $\overline{\mathrm{OE}})$ provide for easy bank selection and output three-state control. In order to provide proper data during depth expansion, $\overline{\mathrm{OE}}$ is masked during the first clock of a read cycle when emerging from a deselected state.


[^0]
## Pin Configuration



Pin Configuration (continued)

119-Ball BGA
CY7C1347/CY7C1347B ( $128 \mathrm{~K} \times 36$ )

|  | $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{A}$ | $\mathrm{V}_{\mathrm{DDQ}}$ | A | A | $\overline{\mathrm{ADSP}}$ | A | A | $\mathrm{V}_{\mathrm{DDQ}}$ |
| $\mathbf{B}$ | NC | $\mathrm{CE}_{2}$ | A | $\overline{\mathrm{ADSC}}$ | A | NC | NC |
| $\mathbf{C}$ | $\mathrm{NC}_{2}$ | A | A | $\mathrm{~V}_{\mathrm{DD}}$ | A | A | NC |
| $\mathbf{D}$ | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{DQP}_{\mathrm{c}}$ | $\mathrm{V}_{S S}$ | NC | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{DQP}_{\mathrm{b}}$ | $\mathrm{DQ}_{\mathrm{b}}$ |
| $\mathbf{E}$ | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{DQ}_{\mathrm{c}}$ | $\mathrm{V}_{S S}$ | $\overline{\mathrm{CE}}$ |  |  |  |
| 1 |  |  |  |  |  |  |  |

## Selection Guide

|  |  | 7C1347B-166 | 7C1347-133 <br> 7C1347B-133 | 7C1347-100 <br> 7C1347B-100 |
| :--- | :--- | :---: | :---: | :---: |
| Maximum Access Time (ns) | 3.5 | 4.0 | 5.5 |  |
| Maximum Operating Current (mA) | Commercial | 420 | 375 | 325 |
| Maximum CMOS Standby Current (mA) | Commercial | 10 | 10 | 10 |

## Pin Definitions

| Pin Number | Name | I/O | Description |
| :---: | :---: | :---: | :---: |
| $\begin{aligned} & 50-44,81, \\ & 82,99,100, \\ & 32-37 \end{aligned}$ | $\mathrm{A}_{\text {[16:0] }}$ | InputSynchronous | Address Inputs used to select one of the 64 K address locations. Sampled at the rising edge of the CLK if $\overline{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ is active LOW, and $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are sampled active. $\mathrm{A}_{[1: 0]}$ feed the 2-bit counter. |
| 96-93 | $\overline{\mathrm{BW}}_{[3: 0]}$ | InputSynchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. |
| 88 | $\overline{\mathrm{GW}}$ | InputSynchronous | Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global write is conducted (ALL bytes are written, regardless of the values on $\overline{B W}_{[3: 0]}$ and $\left.\overline{B W E}\right)$. |
| 87 | $\overline{\text { BWE }}$ | InputSynchronous | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. |
| 89 | CLK | Input-Clock | Clock Input. Used to capture all synchronous inputs to the device. Also used to increment the burst counter when $\overline{\text { ADV }}$ is asserted LOW, during a burst operation. |
| 98 | $\overline{\mathrm{CE}}_{1}$ | InputSynchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\overline{\mathrm{CE}}_{3}$ to select/deselect the device. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH. |
| 97 | $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\mathrm{CE}}_{1}$ and $\overline{\mathrm{CE}}_{3}$ to select/deselect the device. |
| 92 | $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{1}$ and $\mathrm{CE}_{2}$ to select/deselect the device. |
| 86 | $\overline{\mathrm{OE}}$ | InputAsynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. $\overline{O E}$ is masked during the first clock of a read cycle when emerging from a deselected state. |
| 83 | $\overline{\text { ADV }}$ | InputSynchronous | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. |
| 84 | $\overline{\text { ADSP }}$ | InputSynchronous | Address Strobe from Processor, sampled on the rising edge of CLK. When asserted LOW, $A_{[16: 0]}$ is captured in the address registers. $A_{[1: 0]}$ are also loaded into the burst counter. When $\overline{A D S P}$ and $\overline{\text { ADSC }}$ are both asserted, only $\overline{\mathrm{ADSP}}$ is recognized. $\overline{\mathrm{ASDP}}$ is ignored when $\overline{\mathrm{CE}}_{1}$ is deasserted HIGH. |
| 85 | $\overline{\text { ADSC }}$ | InputSynchronous | Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, $\mathrm{A}_{[16: 01}$ is captured in the address registers. $\mathrm{A}_{[1: 0]}$ are also loaded into the burst counter. When $\overline{\text { ADSP }}$ and $\overline{\text { ADSC }}$ are both asserted, only $\overline{\text { ADSP }}$ is recognized. |
| 64 | ZZ | InputAsynchronous | ZZ "sleep" Input. This active HIGH input places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. |
| $\begin{aligned} & 30-28, \\ & 25-22,19, \\ & 18,13,12, \\ & 9-6,3-1, \\ & 80-78, \\ & 75-72,69, \\ & 68,63,62 \\ & 59-56,53-51 \end{aligned}$ | $\begin{aligned} & \mathrm{DQ}_{[31: 0]} \\ & \mathrm{DP}_{[3: 0]} \end{aligned}$ | I/O- <br> Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by $\mathrm{A}_{[16: 0]}$ during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\mathrm{OE}}$. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins behave as outputs. When $\operatorname{HIGH}^{2} \mathrm{DQ}_{[31: 0]}$ and $\mathrm{DP}_{[3: 0]}$ are placed in a three-state condition. |
| 15, 41, 65, 91 | $V_{D D}$ | Power Supply | Power supply inputs to the core of the device. Should be connected to 3.3V power supply. |
| 17, 40, 67, 90 | $\mathrm{V}_{S S}$ | Ground | Ground for the core of the device. Should be connected to ground of the system. |
| $\begin{aligned} & 4,11,20,27, \\ & 54,61,70,77 \end{aligned}$ | $\mathrm{V}_{\text {DDQ }}$ | I/O Power Supply | Power supply for the I/O circuitry. Should be connected to a 3.3V or 2.5 V power supply. |
| $\begin{aligned} & 5,10,21,26, \\ & 55,60,71,76 \end{aligned}$ | $\mathrm{V}_{\text {SSQ }}$ | I/O Ground | Ground for the I/O circuitry. Should be connected to ground of the system. |

## Pin Definitions

| Pin Number | Name | I/O | Description |
| :--- | :--- | :--- | :--- |
| 31 | MODE | Input- <br> Static | Selects burst order. When tied to GND selects linear burst sequence. When tied <br> to $V_{\text {DDQ }}$ or left floating selects interleaved burst sequence. This is a strap pin and <br> should remain static during device operation. |
| $14,16,38,39$, <br> $42,43,66$ | NC |  | No Connects. |

## Introduction

## Functional Overview

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $\mathrm{t}_{\mathrm{co}}$ ) is 3.5 ns ( $166-\mathrm{MHz}$ device).
The CY7C1347 supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i 486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the processor address strobe ( $\overline{\mathrm{ADSP}}$ ) or the controller address strobe ( $\overline{\text { ADSC }}$ ). Address advancement through the burst sequence is controlled by the $\overline{\text { ADV input. A }}$ two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.
Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select ( $\overline{\mathrm{BW}}_{[3: 0]}$ ) inputs. A Global Write Enable ( $\overline{\mathrm{GW}}$ ) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry.
Three synchronous chip selects ( $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ ) and an asynchronous output enable ( $\overline{\mathrm{OE})}$ provide for easy bank selection and output three-state control. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH.

## Single Read Accesses

This access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\mathrm{ADSP}}$ or $\overline{\text { ADSC }}$ is asserted LOW, (2) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ are all asserted active, and (3) the write signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$ ) are all deasserted HIGH. $\overline{\mathrm{ADSP}}$ is ignored if $\overline{\mathrm{CE}}_{1}$ is HIGH. The address presented to the address inputs ( $\mathrm{A}_{[16: 0]}$ ) is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the OutputRegister and onto the data bus within $3.5 \mathrm{~ns}(166-\mathrm{MHz}$ device) if $\overline{\mathrm{OE}}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always three-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the $\overline{\mathrm{OE}}$ signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either $\overline{\mathrm{ADSP}}$ or $\overline{\mathrm{ADSC}}$ signals, its output will three-state immediately.

## Single Write Accesses Initiated by $\overline{A D S P}$

This access is initiated when both of the following conditions are satisfied at clock rise: (1) $\overline{\text { ADSP }}$ is asserted LOW, and (2) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ are all asserted active. The address presented to $A_{[16: 0]}$ is loaded into the Address Register and the address advancement logic while being delivered to the RAM core. The write signals ( $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, and $\overline{\mathrm{BW}}_{[3: 0]}$ ) and $\overline{\mathrm{ADV}}$ inputs are ignored during this first cycle.
ADSP-triggered write accesses require two clock cycles to complete. If $\overline{\mathrm{GW}}$ is asserted LOW on the second clock rise, the data presented to the $\mathrm{DQ}_{[31: 0]}$ and $\mathrm{DP}_{[3: 0]}$ inputs is written into the corresponding address location in the RAM core. If GW is HIGH, then the write operation is controlled by BWE and $\overline{\mathrm{BW}}_{[3: 0]}$ signals. The CY7C1347 provides byte write capability that is described in the Write Cycle Description table. Asserting the Byte Write Enable input (BWE) with the selected Byte Write ( $\left.\overline{\mathrm{BW}}_{[3: 0]}\right)$ input will selectively write to only the desired bytes.
Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations.
Because the CY7C1347 is a common I/O device, the Output Enable ( $\overline{\mathrm{OE}}$ ) must be deasserted HIGH before presenting data to the $\mathrm{DQ}_{[31: 0]}$ and $\mathrm{DP}_{[3: 0]}$ inputs. Doing so will three-state the output drivers. As a safety precaution, $\mathrm{DQ}_{[31: 0]}$ and $\mathrm{DP}_{[3: 0]}$ are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

## Single Write Accesses Initiated by $\overline{A D S C}$

$\overline{\text { ADSC }}$ write accesses are initiated when the following conditions are satisfied: (1) $\overline{\text { ADSC }}$ is asserted LOW, (2) $\overline{\text { ADSP }}$ is deasserted HIGH , (3) $\mathrm{CE}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ are all asserted active, and (4) the appropriate combination of the write inputs ( $\overline{\mathrm{GW}}$, $\overline{\mathrm{BWE}}$, and $\left.\overline{\mathrm{BW}}_{[3: 0]}\right)$ are asserted active to conduct a write to the desired byte(s). $\overline{\text { ADSC-triggered write accesses require a }}$ single clock cycle to complete. The address presented to $\mathrm{A}_{[16: 0]}$ is loaded into the address register and the address advancement logic while being delivered to the RAM core. The $\overline{\text { ADV input is ignored during this cycle. If a global write is con- }}$ ducted, the data presented to the $\mathrm{DQ}_{[31: 0]}$ and $\mathrm{DP}_{[3: 0]}$ is written into the corresponding address location in the RAM core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations.
Because the CY7C1347 is a common I/O device, the Output Enable ( $\overline{\mathrm{OE}}$ ) must be deasserted HIGH before presenting data to the $\mathrm{DQ}_{[31: 0]}$ and $\mathrm{DP}_{[3: 0]}$ inputs. Doing so will three-state the output drivers. As a safety precaution, $\mathrm{DQ}_{[31: 0]}$ and $\mathrm{DP}_{[3: 0]}$ are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{\mathrm{OE}}$.

CY7C1347

## Burst Sequences

The CY7C1347 provides a two-bit wraparound counter, fed by $\mathrm{A}_{[1: 0]}$, that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user-selectable through the MODE input.
Asserting $\overline{\text { ADV }}$ LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported.

## Interleaved Burst Sequence

| First <br> Address | Second <br> Address | Third <br> Address | Fourth <br> Address |
| :--- | :--- | :--- | :--- |
| $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

## Linear Burst Sequence

| First <br> Address | Second <br> Address | Third <br> Address | Fourth <br> Address |
| :--- | :--- | :--- | :--- |
| $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ | $\mathrm{A}_{[1: 0]}$ |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

## Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{C E}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}, \overline{\mathrm{ADSP}}$, and $\overline{\mathrm{ADSC}}$ must remain inactive for the duration of $\mathrm{t}_{\text {ZZREC }}$ after the ZZ input returns LOW.

## ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DDZZ}}$ | Snooze mode standby <br> current | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | 10 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\mathrm{ZZREC}}$ | ZZ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ |  | ns |

Cycle Descriptions ${ }^{[1,2,3]}$

| Next Cycle | Add. Used | ZZ | $\overline{C E}_{3}$ | $\mathrm{CE}_{2}$ | $\overline{C E}_{1}$ | $\overline{\text { ADSP }}$ | $\overline{\text { ADSC }}$ | $\overline{\text { ADV }}$ | $\overline{\mathrm{OE}}$ | DQ | Write |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Unselected | None | L | X | X | 1 | X | 0 | X | X | Hi-Z | X |
| Unselected | None | L | 1 | X | 0 | 0 | X | X | X | Hi-Z | X |
| Unselected | None | L | X | 0 | 0 | 0 | X | X | X | Hi-Z | X |
| Unselected | None | L | 1 | X | 0 | 1 | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Unselected | None | L | X | 0 | 0 | 1 | 0 | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |
| Begin Read | External | L | 0 | 1 | 0 | 0 | X | X | X | Hi-Z | X |
| Begin Read | External | L | 0 | 1 | 0 | 1 | 0 | X | X | Hi-Z | Read |
| Continue Read | Next | L | $X$ | $X$ | X | 1 | 1 | 0 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Continue Read | Next | L | X | X | X | 1 | 1 | 0 | 0 | DQ | Read |
| Continue Read | Next | L | X | X | 1 | X | 1 | 0 | 1 | Hi-Z | Read |
| Continue Read | Next | L | X | X | 1 | X | 1 | 0 | 0 | DQ | Read |
| Suspend Read | Current | L | X | X | X | 1 | 1 | 1 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Suspend Read | Current | L | X | X | X | 1 | 1 | 1 | 0 | DQ | Read |
| Suspend Read | Current | L | X | X | 1 | X | 1 | 1 | 1 | $\mathrm{Hi}-\mathrm{Z}$ | Read |
| Suspend Read | Current | L | X | X | 1 | X | 1 | 1 | 0 | DQ | Read |
| Begin Write | Current | L | X | X | X | 1 | 1 | 1 | X | Hi-Z | Write |
| Begin Write | Current | L | X | X | 1 | X | 1 | 1 | X | $\mathrm{Hi}-\mathrm{Z}$ | Write |
| Begin Write | External | L | 0 | 1 | 0 | 1 | 0 | X | X | Hi-Z | Write |
| Continue Write | Next | L | X | X | X | 1 | 1 | 0 | X | Hi-Z | Write |
| Continue Write | Next | L | X | X | 1 | X | 1 | 0 | X | Hi-Z | Write |
| Suspend Write | Current | L | X | X | X | 1 | 1 | 1 | X | Hi-Z | Write |
| Suspend Write | Current | L | X | X | 1 | X | 1 | 1 | X | Hi-Z | Write |
| ZZ "Sleep" | None | H | X | X | X | X | X | X | X | $\mathrm{Hi}-\mathrm{Z}$ | X |

## Notes:

1. $X=$ "don't care," $1=$ HIGH, $0=$ LOW.
2. Write is defined by BWE, BW [3:0], and GW. See Write Cycle Descriptions Table.
3. The DQ pins are controlled by the current cycle and the $\overline{\mathrm{OE}}$ signal. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock.

Write Cycle Descriptions ${ }^{[4,5,6]}$

| Function | GW | BWE | $\overline{B W}_{3}$ | $\overline{B W}_{2}$ | $\overline{B W}_{1}$ | $\overline{B W}_{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read | 1 | 1 | X | X | X | X |
| Read | 1 | 0 | 1 | 1 | 1 | 1 |
| Write Byte $0-D Q_{[7: 0]}$ | 1 | 0 | 1 | 1 | 1 | 0 |
| Write Byte 1- $\mathrm{DQ}_{[15: 8]}$ | 1 | 0 | 1 | 1 | 0 | 1 |
| Write Bytes 1, 0 | 1 | 0 | 1 | 1 | 0 | 0 |
| Write Byte 2 - DQ ${ }_{\text {[23:16] }}$ | 1 | 0 | 1 | 0 | 1 | 1 |
| Write Bytes 2, 0 | 1 | 0 | 1 | 0 | 1 | 0 |
| Write Bytes 2, 1 | 1 | 0 | 1 | 0 | 0 | 1 |
| Write Bytes 2, 1, 0 | 1 | 0 | 1 | 0 | 0 | 0 |
| Write Byte 3 - $\mathrm{DQ}_{[31: 24]}$ | 1 | 0 | 0 | 1 | 1 | 1 |
| Write Bytes 3, 0 | 1 | 0 | 0 | 1 | 1 | 0 |
| Write Bytes 3, 1 | 1 | 0 | 0 | 1 | 0 | 1 |
| Write Bytes 3, 1, 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| Write Bytes 3, 2 | 1 | 0 | 0 | 0 | 1 | 1 |
| Write Bytes 3, 2, 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| Write Bytes 3, 2, 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| Write All Bytes | 1 | 0 | 0 | 0 | 0 | 0 |
| Write All Bytes | 0 | X | X | X | X | X |

## Maximum Ratings

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature $\qquad$ . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied $\qquad$
Supply Voltage on $\mathrm{V}_{\mathrm{DD}}$ Relative to GND $\qquad$ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ DC Voltage Applied to Outputs
in High Z State ${ }^{[7]}$ $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
DC Input Voltage ${ }^{[7]}$ $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
Current into Outputs (LOW) $\qquad$ .20 mA

Static Discharge Voltage $\qquad$ >2001V (per MIL-STD-883, Method 3015)
Latch-Up Current. $\qquad$ >200 mA

Operating Range

| Range | Ambient <br> Temperature${ }^{[8]}$ | $\mathbf{V}_{\mathbf{D D}}$ | $\mathbf{V}_{\text {DDQ }}$ |
| :--- | :---: | :---: | :---: |
| Com'l | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 3.3 V | $2.5 \mathrm{~V}-5 \%$ |
|  |  | $-5 \% /+10 \%$ | $3.3 \mathrm{~V} /+10 \%$ |
| Ind'। | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 3.3 V | $2.5 \mathrm{~V}-5 \%$ |
|  |  | $-5 \% /+10 \%$ | $3.3 \mathrm{~V} /+10 \%$ |

## Notes:

4. $\quad \mathrm{X}=$ "don't care, $1=$ Logic $\mathrm{HIGH}, 0=$ Logic LOW.
5. The SRAM always initiates a read cycle when $\overline{\text { ADSP }}$ asserted, regardless of the state of $\overline{\mathrm{GW}}, \overline{\mathrm{BWE}}$, or $\overline{\mathrm{BW}}_{[3: 0]}$. Writes may occur only on subsequent clocks after the $\overline{\mathrm{ADSP}}$ or with the assertion of $\overline{\mathrm{ADSC}}$. As a result, $\overline{\mathrm{OE}}$ must be driven HIGH prior to the start of the write cycle to allow the outputs to three-state. $\overline{\mathrm{OE}}$ is a don't care for the remainder of the write cycle.
6. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle $\mathrm{DQ}_{[31: 0]} ; \mathrm{DP}_{[3: 0]}=\mathrm{High}^{-Z}$ when $\overline{\mathrm{OE}}$ is inactive or when the device is deselected, and $\mathrm{DQ}_{[31: 0]} ; \mathrm{DP}_{[3: 0]}=$ data when $\overline{\mathrm{OE}}$ is active
7. Minimum voltage equals -2.0 V for pulse durations of less than 20 ns .
8. $\mathrm{T}_{\mathrm{A}}$ is the case temperature.

Electrical Characteristics Over the Operating Range

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {DD }}$ | Power Supply Voltage | 3.3V-5\%/+10\% |  | 3.135 | 3.6 | V |
| $\mathrm{V}_{\text {DDQ }}$ | I/O Supply Voltage | 2.5V -5\% to 3.3V +10\% |  | 2.375 | 3.6 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | $\mathrm{V}_{\mathrm{DD}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}$ |  | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | $\mathrm{V}_{\mathrm{DD}}=\mathrm{Min} ., \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage |  |  | 2.0 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage ${ }^{[7]}$ |  |  | -0.3 | 0.8 | V |
| ${ }^{\text {I }}$ X | Input Load Current except ZZ and MODE | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |
|  | Input Current of MODE | Input $=\mathrm{V}_{\text {SS }}$ |  | -30 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\text {DDQ }}$ |  |  | 5 | $\mu \mathrm{A}$ |
|  | Input Current of ZZ | Input $=\mathrm{V}_{\text {SS }}$ |  | -5 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\text {DDQ }}$ |  |  | 30 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{OZ}}$ | Output Leakage Current | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{DDQ}}$, Output Disabled |  | -5 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD}}$ | $V_{D D}$ Operating Supply Current | $\begin{aligned} & V_{D D}=M a x ., I_{\text {OUT }}=0 \mathrm{~mA}, \\ & f=f_{M A X}=1 / t_{C Y C} \end{aligned}$ | 6-ns cycle, 166 MHz |  | 420 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 375 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 325 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CS <br> Power-Down <br> Current-TTL Inputs | $\begin{aligned} & \text { Max. } V_{D D}, \text { Device Deselected, } \\ & V_{I N} \geq V_{I H} \text { or } V_{I N} \leq V_{I L} \\ & f=f_{M A X}=1 / t_{\mathrm{CYC}} \end{aligned}$ | 6-ns cycle, 166 MHz |  | 35 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 30 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 25 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CS <br> Power-Down <br> Current-CMOS Inputs | $\begin{aligned} & \text { Max. } V_{D D} \text {, Device Deselected, } \\ & " V_{I N} \leq 0.3 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V}, \\ & \mathrm{f}=0 \end{aligned}$ | All speeds |  | 10 | mA |
| $\mathrm{I}_{\text {SB3 }}$ | Automatic CS <br> Power-Down <br> Current-CMOS Inputs | $\begin{aligned} & \text { Max. } V_{D D} \text {, Device Deselected, or } \\ & V_{I N} \leq 0.3 V \text { or } V_{\text {IN }} \geq V_{D D Q}-0.3 V \\ & f=f_{M A X}=1 / t_{C Y C} \end{aligned}$ | 6-ns cycle, 166 MHz |  | 10 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 10 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 10 | mA |
| $\mathrm{I}_{\text {SB4 }}$ | Automatic CS <br> Power-Down <br> Current-TTL Inputs | Max. $\mathrm{V}_{\mathrm{DD}}$, Device Deselected, $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}, f=0$ |  |  | 18 | mA |

Capacitance ${ }^{[9]}$

| Parameter | Description | Test Conditions | Max. | Unit |
| :--- | :--- | :--- | :--- | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$, | 6 | pF |
| $\mathrm{C}_{\mathrm{CLK}}$ | Clock Input Capacitance | $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V}$. | 8 | VF |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Input/Output Capacitance $=3.3 \mathrm{~V}$ |  | 8 | pF |

9. Tested initially and after any design or process changes that may affect these parameters.

## AC Test Loads and Waveforms



Switching Characteristics Over the Operating Range ${ }^{[11,12,13]}$

| Parameter | Description | -166 |  | -133 |  | -100 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock Cycle Time | 6.0 |  | 7.5 |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH | 1.7 |  | 1.9 |  | 3.5 |  | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock LOW | 1.7 |  | 1.9 |  | 3.5 |  | ns |
| $\mathrm{t}_{\text {AS }}$ | Address Set-Up Before CLK Rise | 2.0 |  | 2.5 |  | 2.5 |  | ns |
| $\mathrm{t}_{\text {AH }}$ | Address Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\mathrm{CO}}$ | Data Output Valid After CLK Rise |  | 3.5 |  | 4.0 |  | 5.5 | ns |
| $\mathrm{t}_{\mathrm{DOH}}$ | Data Output Hold After CLK Rise | 1.5 |  | 2.0 |  | 2.0 |  | ns |
| $\mathrm{t}_{\text {ADS }}$ | $\overline{\text { ADSP, }} \overline{\text { ADSC }}$ Set-Up Before CLK Rise | 2.0 |  | 2.5 |  | 2.5 |  | ns |
| $\mathrm{t}_{\text {ADH }}$ | $\overline{\text { ADSP, }} \overline{\text { ADSC }}$ Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| twes | $\overline{\mathrm{BWE}}$, $\overline{\mathrm{GW}}, \overline{\mathrm{BW}}_{[3: 0]}$ Set-Up Before CLK Rise | 2.0 |  | 2.5 |  | 2.5 |  | ns |
| $t_{\text {WEH }}$ | $\overline{\mathrm{BWE}}, \overline{\mathrm{GW}}, \overline{\mathrm{BW}}_{[3: 0]}$ Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {ADVS }}$ | $\overline{\text { ADV Set-Up Before CLK Rise }}$ | 2.0 |  | 2.5 |  | 2.5 |  | ns |
| $\mathrm{t}_{\text {ADVH }}$ | $\overline{\text { ADV Hold After CLK Rise }}$ | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {DS }}$ | Data Input Set-Up Before CLK Rise | 2.0 |  | 2.5 |  | 2.5 |  | ns |
| $\mathrm{t}_{\mathrm{DH}}$ | Data Input Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {CES }}$ | Chip Select Set-Up | 2.0 |  | 2.5 |  | 2.5 |  | ns |
| $\mathrm{t}_{\text {CEH }}$ | Chip Select Hold After CLK Rise | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Clock to High-Z ${ }^{[12]}$ |  | 3.5 |  | 3.5 |  | 3.5 | ns |
| ${ }^{\text {t CLZ }}$ | Clock to Low-Z ${ }^{[12]}$ | 0 |  | 0 |  | 0 |  | ns |
| toenz | $\overline{\text { OE HIGH to Output High-Z }}{ }^{[12,13]}$ |  | 3.5 |  | 3.5 |  | 5.5 | ns |
| toelz | $\overline{\text { OE LOW }}$ to Output Low-Z ${ }^{[12,13]}$ | 0 |  | 0 |  | 0 |  | ns |
| toev | $\overline{\text { OE LOW to Output Valid }{ }^{[12]}}$ |  | 3.5 |  | 4.0 |  | 5.5 | ns |

Notes:
10. Input waveform should have a slew rate of $1 \mathrm{~V} / \mathrm{ns}$.
11. Unless otherwise noted, test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V , input pulse levels of 0 to 3.0 V , and output loading of the specified $\mathrm{I}_{\mathrm{OL}} / \mathrm{I}_{\mathrm{OH}}$ and load capacitance. Shown in (a) and (b) of AC Test Loads.
12. $t_{C H Z}, t_{C L Z}, t_{E O V}, t_{E O L Z}$, and $t_{E O H Z}$ are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured $\pm 200 \mathrm{mV}$ from steady-state voltage.
13. At any given voltage and temperature, $t_{E O H Z}$ is less than $t_{E O L Z}$ and $t_{C H Z}$ is less than $t_{C L Z}$.

## Switching Waveforms

Write Cycle Timing ${ }^{[14,15]}$


Notes:
14. $\overline{\mathrm{WE}}$ is the combination of $\overline{\mathrm{BWE}}, \overline{\mathrm{BW}}_{[3: 0]}$, and $\overline{\mathrm{GW}}$ to define a write cycle (see Write Cycle Descriptions table).
15. WDx stands for Write Data to Address X.

Switching Waveforms (continued)
Read Cycle Timing ${ }^{[14,16]}$


Note:
16. RDx stands for Read Data from Address $X$.

Switching Waveforms (continued)
Read/Write Cycle Timing ${ }^{[14,15,16,17]}$


Notes:
17. Data bus is driven by SRAM, but data is not guaranteed.
18. Device originally deselected.
19. $\overline{\mathrm{CE}}$ is the combination of $\mathrm{CE}_{2}$ and $\overline{\mathrm{CE}}_{3}$. All chip selects need to be active in order to select the device.

Switching Waveforms (continued)

Pipeline Timing ${ }^{[18,19]}$


Switching Waveforms (continued)


Notes:
20. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 21. I/Os are in three-state when exiting ZZ sleep mode.

CY7C1347

## Ordering Information

| Speed <br> (MHz) | Ordering Code ${ }^{[22]}$ | Package Name | Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 166 | CY7C1347B-166AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial |
|  | CY7C1347B-166BGC | BG119 | 119-Ball BGA |  |
| 133 | CY7C1347-133AC | A101 | 100-Lead Thin Quad Flat Pack |  |
|  | CY7C1347B-133AC |  |  |  |
|  | CY7C1347B-133BGC | BG119 | 119-Ball BGA |  |
| 100 | CY7C1347-100AC | A101 | 100-Lead Thin Quad Flat Pack |  |
|  | CY7C1347B-100AC |  |  |  |
|  | CY7C1347B-100BGC | BG119 | 119-Ball BGA |  |
|  | CY7C1347-100AI | A101 | 100-Lead Thin Quad Flat Pack | Industrial |
|  | CY7C1347B-100AI | A101 | 100-Lead Thin Quad Flat Pack |  |

Note:
22. Revision of the die is included in the part ordering information. blank --> First revision; B --> Second revision.

## Package Diagram

100-Pin Thin Plastic Quad Flatpack (14 x $20 \times 1.4 \mathrm{~mm}$ ) A101


## Package Diagram (continued)

## 119-Lead FBGA (14 x $22 \times 2.4$ mm) BG119

## DIMENSIQN IN MILIMEIERS (LNCHES)




[^0]:    Pentium and Intel are registered trademarks of Intel Corporation.
    PowerPC is a trademark of IBM Corporation.

