## LXT901A/907A #### Universal 3.3V Ethernet Transceiver #### **Datasheet** The LXT901A and LXT907A are new generation Universal Ethernet Transceivers with improved noise immunity and output filtering. The feature set of the LXT901A/907A has been streamlined, removing Remote Signaling capabilities. The LXT901A and LXT907A provide all the active circuitry to interface most standard 802.3 controllers to either the 10BASE-T media or Attachment Unit Interface (AUI). The LXT901A and LXT907A are identical except for the function of one pin. The LXT901A, with selectable termination impedance allows the use of either shielded or unshielded twisted-pair cable. The LXT907A offers a Signal Quality Error disable (DSQE) function. LXT901A and LXT907A functions include Manchester encoding/decoding, receiver squelch and transmit pulse shaping, jabber, link testing and reversed polarity detection/correction. ## **Applications** - 10BASE-T hub and switching products - Computer/workstation 10BASE-T LAN adapter boards ## **Product Features** #### **Functional Features** - Integrated Filters Simplify FCC Compliance - Integrated Manchester Encoder/Decoder - 10BASE-T Transceiver - AUI Transceiver - Full-Duplex Capable (20 Mbps) ## **Diagnostic Features** - Four LED Drivers - AUI/RJ-45 Loopback #### **Convenience Features** - Automatic/Manual AUI/RJ-45 Selection - Automatic Polarity Correction - SQE Disable function (*LXT907A*) - Programmable Impedance Driver (*LXT901A*) - Single 3.3V operation - Power Down Mode and four loopback modes - Available in 64-pin LQFP and 44-pin PLCC packages - Commercial (0 to +70°C) Order Number: 249098-001 January 2001 Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The LXT901A/907A may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 2001 \*Third-party brands and names are the property of their respective owners. | 1.0 | Pin A | Assignments and Signal Descriptions | 8 | |-----|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | 2.0 | Fund | ctional Description | 12 | | | 2.1<br>2.2 | Controller Compatibility Modes | 12<br>13<br>14 | | | 2.3 | Receive Function | 15<br>16 | | | 2.4<br>2.5<br>2.6 | Loopback Functions 2.4.1 Standard TP Loopback 2.4.2 Forced TP Loopback 2.4.3 AUI Loopback 2.4.4 External Loopback Link Integrity Test Function Link Pulse Transmission | 17<br>17<br>17<br>17 | | 3.0 | Арр | lication Information | 20 | | | 3.1<br>3.2<br>3.3<br>3.4 | Twisted-Pair Impedance Matching Crystal Information Magnetics Information Typical Applications | | | 4.0 | | t Specifications | 30 | | | 4.1 | Timing Diagrams for Mode 1 (MD1 = Low, MD0 = Low) Figure 17 through Figure 2234 | | | | 4.2<br>4.3 | Timing Diagrams for Mode 2 (MD1=Low, MD0=High) Figure 23 through Figure 2836 Timing Diagrams for Mode 3 (MD1 = High, MD0 = Low) Figure 29 through Figure 3638 | | | | 4.4 | Timing Diagrams for Mode 4<br>(MD1 = High, MD0 = High) Figure 37 through Figure 4241 | | | 50 | Mac | hanical Specifications | 15 | ## **Figures** | 1 | LXT901A/907A Block Diagram | 7 | |----|----------------------------------------------------------------------|----| | 2 | LXT901A/907A Pin Assignments | | | 3 | TPO Output Waveform | 13 | | 4 | Jabber Control Function | 14 | | 5 | SQE Function | 15 | | 6 | Collision Detection Function | 16 | | 7 | Link Integrity Test Function | 18 | | 8 | Transmitted Link Integrity Pulse Timing | 19 | | 9 | LAN Adapter Board - Auto Port Select with External LPBK Control | 22 | | 10 | Full-Duplex Operation | | | 11 | 380C26 Interface for Dual Network Support of 10BASE-T and Token Ring | 24 | | 12 | LAN Adapter Board - Manual Port Select with Link Test Function | 25 | | 13 | Manual Port Select with Seeq 8005 Controller | 26 | | 14 | Three Media Application | 27 | | 15 | AUI Encoder/Decoder Only Application | 28 | | 16 | 150 W Shielded Twisted-Pair Only Application (LXT901A) | 29 | | 17 | Mode 1 RCLK/Start-of-Frame Timing | 34 | | 18 | Mode 1 RCLK/End-of-Frame Timing | 34 | | 19 | Mode 1 Transmit Timing | 35 | | 20 | Mode 1 Collision Detect Timing | 35 | | 21 | Mode 1 COL/CI Output Timing | 35 | | 22 | Mode 1 Loopback Timing | 35 | | 23 | Mode 2 RCLK/Start-of-Frame Timing | 36 | | 24 | Mode 2 RCLK/End-of-Frame Timing | 36 | | 25 | Mode 2 Transmit Timing | 37 | | 26 | Mode 2 Collision Detect Timing | 37 | | 27 | Mode 2 COL/CI Output Timing | 37 | | 28 | Mode 2 Loopback Timing | 37 | | 29 | Mode 3 RCLK/Start-of-Frame Timing (LXT901A) | 38 | | 30 | Mode 3 RCLK/End-of-Frame Timing (LXT901A) | 38 | | 31 | Mode 3 RCLK/Start-of-Frame Timing (LXT907A) | 39 | | 32 | Mode 3 RCLK/End-of-Frame Timing (LXT907A) | 39 | | 33 | Mode 3 Transmit Timing | 40 | | 34 | Mode 3 Collision Detect Timing | 40 | | 35 | Mode 3 COL/CI Output Timing | 40 | | 36 | Mode 3 Loopback Timing | 40 | | 37 | Mode 4 RCLK/Start-of-Frame Timing | | | 38 | Mode 4 RCLK/End-of-Frame Timing | 41 | | 39 | Mode 4 Transmit Timing | 42 | | 40 | Mode 4 Collision Detect Timing | 42 | | 41 | Mode 4 COL/CI Output Timing | | | 42 | Mode 4 Loopback Timing | | | 43 | 44-Pin PLCC | 43 | | 44 | 64-Pin LQFP | 44 | ## **Tables** | 1 | LXT901A/907A Signal Descriptions | 9 | |----|----------------------------------------------|----| | 2 | Controller Compatibility Modes | | | 3 | Suitable Crystals | | | 4 | Absolute Maximum Values | | | 5 | Recommended Operating Conditions | 30 | | 6 | I/O Electrical Characteristics | | | 7 | AUI Electrical Characteristics | 31 | | 8 | TP Electrical Characteristics | | | 9 | Switching Characteristics | | | 10 | RCLK/Start-of-Frame Timing | | | 11 | RCLK/End-of-Frame Timing | | | 12 | Transmit Timing | 33 | | 13 | Collision, COL/CI Output and Loopback Timing | | ## **Revision History** | Revision | Date | Description | |----------|------|-------------| | | | | | | | | | | | | Figure 1. LXT901A/907A Block Diagram ## 1.0 Pin Assignments and Signal Descriptions Figure 2. LXT901A/907A Pin Assignments Table 1. LXT901A/907A Signal Descriptions | Pin # | | Committee ! | | Description | | | | |----------|----------|--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PLCC | LQFP | Symbol | I/O <sup>1</sup> | Description | | | | | 1<br>34 | 10<br>56 | VCC1<br>VCC2 | _<br>_ | Power Supply 1 and 2. Power supply inputs of +3.3 volts. | | | | | - | 9 | VCCA | - | Analog Supply. (+3.3V) | | | | | 2<br>3 | 11<br>12 | CIP<br>CIN | l<br>I | <b>AUI Collision Pair.</b> Differential input to the AUI transceiver CI circuit. The input is collision signaling or SQE. | | | | | 4 | 13 | NTH | I | Normal Threshold. Selects normal or reduced threshold. When NTH is High, the normal TP squelch threshold is in effect. When NTH is Low, the normal TP squelch threshold is reduced by 4.5 dB. | | | | | 5<br>6 | 14<br>15 | MD0<br>MD1 | l<br>I | Mode Select 0 (MD0) and Mode Select 1 (MD1). Mode select pins determine the controller compatibility mode in accordance with Table 2. | | | | | 8 | 19 | LI | I | Link Test Enable. Controls Link Integrity Test; enabled when LI = High, disabled when LI = Low | | | | | 9 | 21 | JAB | 0 | Jabber Indicator. Output goes High to indicate Jabber state. | | | | | 10 | 22 | TEST | I | Test. For Intel internal use only. It is recommended to tie this pin High externally. | | | | | 11 | 23 | TCLK | 0 | <b>Transmit Clock.</b> A 10 MHz clock output. This clock signal should be directly connected to the transmit clock input of the controller. | | | | | 12 | 24 | TXD | I | <b>Transmit Data.</b> Input signal containing NRZ data to be transmitted on the network. Connect TXD directly to the transmit data output of the controller. | | | | | 13 | 25 | TEN | I | <b>Transmit Enable.</b> Enables data transmission and starts the watchdog timer. Synchronous to TCLK (see Test Specifications for details). | | | | | 14<br>15 | 26<br>27 | CLKO<br>CLKI | 0 | Crystal Oscillator. A 20 MHz crystal must be connected across these pins, or a 20 MHz clock applied at CLKI with CLKO left open. | | | | | 16 | 28 | COL | 0 | Collision Detect. Output which drives the collision detect input of the controller | | | | | 17 | 29 | AUTOSEL | I | Automatic Port Select. When High, automatic port selection is enabled (the 901A/907A defaults to the AUI port only if TP link integrity = Fail). When Low, manual port selection is enabled (the PAUI pin determines the active port). | | | | | 18 | 34 | LEDR | OD | <b>Receive LED.</b> Open drain driver for the receive indicator LED. Output is pulled Low during receive. | | | | | 19 | 35 | LEDT/<br>PDN | OD | Transmit LED (LEDT)/Power Down (PDN). Open drain driver for the transmit indicator. Output is pulled Low during transmit. Do not allow this pin to float. If unused, tie High. | | | | | | | | | If externally pulled Low, the LXT901A/907A goes to power down state. | | | | | 20 | 36 | LEDL | OD | Link LED. Open drain driver for link integrity indicator. Output is pulled Low during link test pass. If externally tied Low, internal circuitry is forced to "Link Pass" state and the 901A 907A will transmit link test pulses continuously. | | | | Table 1. LXT901A/907A Signal Descriptions (Continued) | Pin # | | Cumple at | I/O <sup>1</sup> | Description | | | |----------------------|----------------------|----------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | PLCC | LQFP | Symbol | 1/0 | Description | | | | 21 | 37 | LEDC/<br>FDE | OD | Collision LED (LEDC)/Full-Duplex Enable (FDE). Open drain driver for the collision indicator pulls Low during collision. LED "On" (i.e., Low output) time is extended by approximately 100 ms. If externally tied Low, enables full-duplex operation by disabling the internal TP loopback and collision detection circuits in anticipation of external TP loopback or full-duplex operation. | | | | | | | | If this pin is not used, tie high or directly to Vcc. Loopback. Enables internal loopback mode. Refer to Functional Description for | | | | 22 | 38 | LBK | I | details. | | | | 23<br>33 | 39<br>55 | GND1<br>GND2 | - | Ground Returns 1 and 2. Grounds | | | | - | 40 | GNDA | - | Analog Ground. | | | | 24 | 42 | RBIAS | I | <b>Bias Control.</b> A 12.4 k $\Omega$ 1% resistor to ground at this pin controls operating circuit bias. | | | | 26 | 45 | RXD | 0 | <b>Receive Data.</b> Output signal. Connect directly to the receive data input of the controller. | | | | 27 | 46 | CD | 0 | Carrier Detect. An output to notify the controller of activity on the network. | | | | 28 | 47 | RCLK | 0 | <b>Receive Clock.</b> A recovered 10 MHz clock which is synchronous to the received data. Connect to the controller receive clock input. | | | | 30 | 52 | PLR | 0 | Polarity Reverse. Output goes High to indicate reversed polarity at the TP input. | | | | 31<br>36<br>32<br>35 | 53<br>58<br>54<br>57 | TPOPB<br>TPONB<br>TPOPA<br>TPONA | 0 0 0 | Twisted-Pair Transmit Pairs A & B. Two differential driver pair outputs (A and B) to the twisted-pair cable. The outputs are pre-equalized. Each pair must be shorted together and tied to the transformer through a 24.9 $\Omega$ 1% series resistor to match impedance of 100 $\Omega$ . Refer to Figure 16 in the Applications Section for information on 150 $\Omega$ configurations. | | | | 37 | 59 | STP | I | | | | | | | DSQE | ı | Disable SQE (LXT907A only). When DSQE is High, the SQE function is disabled. When DSQE is Low, the SQE function is enabled. SQE must be disabled for normal operation in Hub/Switch applications. LXT901A operates with SQE enabled (not selectable). | | | | 38<br>39 | 61<br>62 | TPIP<br>TPIN | I<br>I | <b>Twisted-Pair Receive Pair.</b> A differential input pair from the TP cable. Receive filter is integrated on-chip. No external filters are required. | | | | 40 | 3 | PAUI | 1 | Port/AUI Select. In Manual Port Select mode (AUTOSEL Low), PAUI selects the active port. When PAUI is High, the AUI port is selected. When PAUI is Low, the TP port is selected. In Auto Port Select mode, PAUI must be tied to ground. | | | ## Table 1. LXT901A/907A Signal Descriptions (Continued) | F | Pin # | | I/O <sup>1</sup> | Description | | | |--------------|---------------------------------------------------------------------------------------------------|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------|--|--| | PLCC | LQFP | Symbol | 1/0 | Description | | | | 41<br>42 | 4<br>5 | DIP<br>DIN | l<br>I | <b>AUI Receive Pair.</b> Differential input pair from the AUI transceiver DI circuit. The input is Manchester encoded. | | | | 43<br>44 | 7<br>8 | DOP<br>DON | 0 | <b>AUI Transmit Pair.</b> A differential output driver pair for the AUI transceiver cable. The output is Manchester encoded. | | | | 7, 25,<br>29 | 1, 2, 6, 16,<br>17, 18, 20,<br>30, 31, 32,<br>33, 41, 43,<br>44, 48, 49,<br>50, 51, 60,<br>63, 64 | N/C | _ | No Connect (Internally tied to ground). | | | | 1. I/O C | olumn Coding | : I = Input, O = | = Output | , OD = Open Drain | | | ## 2.0 Functional Description The LXT901A/907A Universal Ethernet Interface Transceivers perform the physical layer signaling (PLS) and Media Attachment Unit (MAU) functions as defined by the IEEE 802.3 specification. They function as a PLS-Only device (for use with 10BASE-2 or 10BASE-5 coaxial cable networks) or as an Integrated PLS/MAU (for use with 10BASE-T twisted-pair networks). In addition to standard 10 Mbps operation, they also support full-duplex 20 Mbps operation. The LXT901A/907A interfaces a back-end controller to either an AUI drop cable or a twisted-pair (TP) cable. The controller interface includes transmit and receive clock and NRZ data channels, as well as mode control logic and signaling. The AUI interface comprises three circuits: Data Output (DO), Data Input (DI) and Collision (CI). The twisted-pair interface comprises two circuits: Twisted-Pair Input (TPI) and Twisted-Pair Output (TPO). In addition to the three basic interfaces, the LXT901A/907A contains an internal crystal oscillator and four LED drivers for visual status reporting. Functions are defined from the back-end controller side of the interface. The Transmit function refers to data transmitted by the back-end to the AUI cable (PLS-Only mode) or to the twisted-pair network (Integrated PLS/MAU mode). The Receive function refers to data received by the back-end from the AUI cable (PLS-Only) or from the twisted-pair network (Integrated PLS/MAU mode). In the integrated PLS/MAU mode, the LXT901A/907A performs all required MAU functions defined by the IEEE 802.3 10BASE—T specification such as collision detection, link integrity testing, signal quality error messaging, jabber control and loopback. In the PLS-Only mode, the LXT901A/907A receives incoming signals from the AUI DI circuit with $\pm$ 18 ns of jitter and drives the AUI DO circuit. ## 2.1 Controller Compatibility Modes The LXT901A/907A are compatible with most industry standard controllers including devices produced by Motorola, AMD, Intel, Fujitsu, National Semiconductor, Seeq and Texas Instruments. Four different control signal timing and polarity schemes (Modes 1 through 4) are required to achieve this compatibility. Mode select pins (MD0 and MD1) determine Controller compatibility modes as listed in Table 2. Refer to Test Specifications for a complete set of timing diagrams for each mode. **Table 2. Controller Compatibility Modes** | Controller Mode | Setting | | | |----------------------------------------------------------------------------------------------|---------|------|--| | Controller wode | MD1 | MD0 | | | Mode 1 For Motorola 68EN360, MPC860, Advanced Micro Devices AM7990 or compatible controllers | Low | Low | | | Mode 2 For Intel 82596 or compatible controllers <sup>1</sup> | Low | High | | | Mode 3 For Fujitsu MB86950, MB86960 or compatible controllers (Seeq 8005) <sup>2</sup> | High | Low | | | Mode 4 For National Semiconductor 8390 or compatible controllers (TI TMS380C26) | High | High | | - Refer to Intel Application Note 51 when designing with Intel Controllers. - SEEQ controllers require inverters on CLK1, LBK, RCLK and COL. ### 2.2 Transmit Function The LXT901A/907A receives NRZ data from the controller at the TXD input, as shown in the block diagram on the first page of this Data Sheet, and passes it through a Manchester encoder. The encoded data is then transferred to either the AUI cable (the DO circuit) or the twisted-pair network (the TPO circuit). The advanced integrated pulse shaping and filtering network produces the output signal on TPON and TPOP as shown in Figure 3. The TPO output is pre-distorted and prefiltered to meet the 10BASE-T jitter template. An internal continuous resistor-capacitor filter is used to remove any high-frequency clocking noise from the pulse shaping circuitry. Integrated filters simplify the design work required for FCC compliant EMI performance. During idle periods, the LXT901A/907A transmits link integrity test pulses on the TPO circuit (if LI is enabled and integrated PLS/ MAU mode is selected). External resistors control the termination impedance for the LXT907A. External resistors and the STP Pin control termination impedance on the LXT901A. **Figure 3. TPO Output Waveform** #### 2.2.1 Jabber Control Function Figure 4 is a state diagram of the LXT901A/907A Jabber control function. The on-chip watchdog timer prevents the DTE from locking into a continuous transmit mode. When a transmission exceeds the time limit, the watchdog timer disables the transmit and loopback functions, and activates the JAB pin. Once the LXT901A/907A is in the jabber state, the TXD circuit must remain idle for a period of 250 to 750 ms before it will exit the jabber state. Figure 4. Jabber Control Function #### 2.2.2 SQE Function In the integrated PLS/MAU mode, the LXT901A/907A supports the signal quality error (SQE) function as shown in Figure 5, although the SQE function can be disabled on the LXT907A. After every successful transmission on the 10BASE-T network, when SQE is enabled, the LXT901A/907A transmits the SQE signal for 10BT ± 5BT over the internal CI circuit which is indicated on the COL pin of the device. When using the AUI of the LXT901A/907A, the SQE function is determined by the external MAU attached. #### 2.2.2.1 SQE Disable Function (LXT907A only) SQE must be disabled for normal operation in hub and switch applications. The LXT907A is configured with an SQE Disable function. The SQE function is disabled when DSQE is set High, and enabled when DSQE is Low. Figure 5. SQE Function #### 2.3 Receive Function The LXT901A/907A receive function acquires timing and data from the twisted-pair network (the TPI circuit) or from the AUI (the DI circuit). Valid received signals are passed through the on-chip filters and Manchester decoder, then output as decoded NRZ data and receive timing on the RXD and RCLK pins, respectively. An internal RC filter and an intelligent squelch function discriminate noise from link test pulses and valid data streams. The receive function is activated only by valid data streams above the squelch level and with proper timing. If the differential signal at the TPI or the DI circuit inputs falls below 75% of the threshold level (unsquelched) for 8 bit times (typical), the LXT901A/907A receive function enters the idle state. If the polarity of the TPI circuit is reversed, LXT901A/907A detects the polarity reverse and reports it via the PLR output. The LXT901A/907A automatically corrects reversed polarity. ## 2.3.1 Polarity Reverse Function The LXT901A/907A polarity reverse function uses both link pulses and end-of-frame data to determine the polarity of the received signal. A reversed polarity condition is detected when eight opposite receive link pulses are detected without receipt of a link pulse of the expected polarity. Reversed polarity is also detected if four frames are received with a reversed start-of-idle. Whenever a correct polarity frame or a correct link pulse is received, these two counters are reset to zero. If the LXT901A/907A enters the link fail state and no valid data or link pulses are received within 96 to 128 ms, the polarity is reset to the default non-flipped condition. If Link Integrity Testing is disabled, polarity detection is based only on received data. Polarity correction is always enabled. #### 2.3.2 Collision Detection Function The collision detection function operates on the twisted- pair side of the interface. For standard (half-duplex) 10BASE-T operation, a collision is defined as the simultaneous presence of valid signals on both the TPI circuit and the TPO circuit. The LXT901A/907A reports collisions to the back-end via the COL pin. If the TPI circuit becomes active while there is activity on the TPO circuit, the TPI data is passed to the back-end over the RXD circuit, disabling normal loopback. Figure 6 is a state diagram of the LXT901A/907A collision detection function. Refer to Test Specifications for collision detection and COL/CI output timing. (NOTE: For full-duplex operation on the TP or AUI port, the collision detection circuitry must be disabled by setting FDE Low.) **Figure 6. Collision Detection Function** ## 2.4 Loopback Functions #### 2.4.1 Standard TP Loopback The LXT901A/907A provides the standard loopback function defined by the 10BASE-T specification for the twisted-pair port. The loopback function operates in conjunction with the transmit function. Data transmitted by the back-end is internally looped back within the LXT901A/907A from the TXD pin through the Manchester encoder/decoder to the RXD pin and returned to the back-end. This standard loopback function is disabled when a data collision occurs, clearing the RXD circuit for the TPI data. Standard loopback is also disabled during link fail and jabber states. The LXT901A/907A also provides three additional loopback functions. ### 2.4.2 Forced TP Loopback "Forced" TP loopback is controlled by the LBK pin. When the TP port is selected and LBK is High, TP loopback is "forced", overriding collisions on the TP circuit. When LBK is Low, normal loopback is in effect. ### 2.4.3 AUI Loopback AUI loopback is also controlled by the LBK pin. When the AUI port is selected and LBK is High, data transmitted by the back-end is internally looped back from the TXD pin through the Manchester encoder/decoder to the RXD pin. When LBK is Low, no AUI loopback occurs. ## 2.4.4 External Loopback An external loopback mode, useful for system-level testing, is controlled by the LEDC/FDE pin. When LEDC/FDE is tied Low, the LXT901A/907A disables the collision detection and internal loopback circuits, to allow external loopback. External loopback mode can be set on either TP or AUI ports. ## 2.5 Link Integrity Test Function Figure 7 is a state diagram of the LXT901A/907A Link Integrity test function. The link integrity test is used to determine the status of the receive side twisted-pair cable. Link integrity testing is enabled when the LI pin is tied High. When enabled, the receiver recognizes link integrity pulses which are transmitted in the absence of receive traffic. If no serial data stream or link integrity pulses are detected within 50 - 150 ms, the chip enters a link fail state and disables the transmit and normal loopback functions. The LXT901A/907A ignores any link integrity pulse with interval less than 2 - 7 ms. The LXT901A/907A will remain in the link fail state until it detects either a serial data packet or two or more link integrity pulses. Figure 7. Link Integrity Test Function ## 2.6 Link Pulse Transmission When not transmitting data, the LXT901A/907A transmits 802.3-compliant standard link pulses. Figure 8 shows the link integrity pulse timing. Figure 8. Transmitted Link Integrity Pulse Timing ## 3.0 Application Information ## 3.1 Twisted-Pair Impedance Matching Resistors must be installed on each input and output pair to match impedance of the network media being used. The LXT907A is configured with $100\Omega$ termination for Unshielded Twisted-Pair (UTP). In this case, the positive and negative sides of both output pairs are shorted together (TPOPA/TPOPB and TPONA/TPONB) and tied to the transformer through a 24.9 $\Omega$ 1% series resistor. The LXT901A is designed with an $\overline{STP}$ Select pin that allows the device to match both $100\Omega$ and $150\Omega$ media. A dual resistor combination can be configured to accommodate either line termination as shown in Figure 16. When $100\Omega$ termination is selected, both A and B pairs are driven in parallel. When $150\Omega$ termination is selected, the B pair is tri-stated and only the A pair is driven. ## 3.2 Crystal Information Designers should test and validate crystals before committing to a specific component. Based on limited evaluation, Table 3 lists some suitable crystals. **Table 3. Suitable Crystals** | Manufacturer | Part Number | | | |--------------|-------------|--|--| | MTRON | MP-1 | | | | WITTON | MP-2 | | | ## 3.3 Magnetics Information The LXT901A and LXT907A require a 1:1 ratio for the receive transformer and a $1:\sqrt{2}$ ratio for the transmit transformer on the twisted-pair interface. The AUI Interface requires a 1:1 ratio for the data-in, data-out, and collision-pair transformers. A cross-reference list of suitable magnetics and part numbers is available in *Application Note 73, Magnetic Manufacturers*, which can be found on the Intel web site (developer.intel.com/design/network/). Designers must test and validate all components for suitability in their applications. ## 3.4 Typical Applications Figure 9 through Figure 16 show typical LXT901A/907A applications. ### 3.4.1 Auto Port Select with External Loopback Control Figure 9 is a typical LXT901A/907A application. The diagram is arranged to group similar pins together; it does not represent the actual LXT901A/907A pinout. The controller interface pins (transmit data, clock and enable; receive data and clock; and the collision detect, carrier detect and loopback control pins) are shown at the top left. Programmable option pins are grouped center left. The PAUI pin is tied Low and all other option pins are tied High. This setup selects the following options: - Automatic Port Selection (PAUI Low and AUTOSEL High) - Normal Receive Threshold (NTH High) - Mode 4, compatible with National NS8390 controllers (MD0 High, MD1 High) - SQE Disabled (DSQE High for LXT907A only) - UTP is selected (STP High for LXT901A only) - Link Testing Enabled (LI High) Status outputs are grouped at lower left. Local status outputs drive LED indicators. Power and ground pins are shown at the bottom of the diagram. A single power supply is used for both VCC1 and VCC2 with a decoupling capacitor installed between the power and ground busses. An additional power and ground pin (VCCA and GNDA) is supported in designs using the 64-pin LQFP package. A single power supply is used for all three power and ground pins (VCC1, VCC2, VCCA) and (GND1, GND2, GNDA). Install a decoupling capacitor between each power and ground buss. The TP and AUI interfaces are shown at upper and lower right, respectively. Impedance matching resistors for $100\Omega$ UTP are installed in each I/O pair and no external filters are required. Figure 9. LAN Adapter Board - Auto Port Select with External LPBK Control Datasheet Datasheet ## 3.4.2 Full-Duplex Support Figure 10 shows the LXT907A with a Texas Instruments 380C24 CommProcessor. The 380C24 is compatible with Mode 4 (MD0 and MD1 both High). When used with the 380C24, or other full-duplex capable controller, the LXT907A supports full-duplex Ethernet, effectively doubling the available bandwidth of the network. In this application the SQE function is enabled (DSQE tied Low), and the AUI port is not used. Figure 10. Full-Duplex Operation ## 3.4.3 Dual Network Support - 10Base-T and Token Ring Figure 11 shows the LXT901A/907A with a Texas Instruments 380C26 CommProcessor. The 380C26 is compatible with Mode 4 (MD0 and MD1 both High). When used with the 380C26, both the LXT901A/907A and a TMS38054 Token Ring transceiver can be tied to a single RJ-45 allowing dual network support from a single connector. The LXT901A/907A AUI port is not used. The DSQE pin on the LXT907A is tied Low and the $\overline{\text{STP}}$ pin on the LXT901A is tied High. Figure 11. 380C26 Interface for Dual Network Support of 10BASE-T and Token Ring #### 3.4.4 Manual Port Select with Link Test Function With MD0 tied Low and MD1 tied High, the LXT901A/907A logic and framing are set to Mode 3 (compatible with Fujitsu MB86950 and MB86960, and Seeq 8005 controllers). Figure 12 shows the setup for Fujitsu controllers. Figure 13 shows the four inverters required to interface with the Seeq 8005 controller. As in Figure 9 on page 22 both these Mode 3 applications show the LI pin tied High, enabling Link Testing; and the $\overline{\text{STP}}$ (LXT901A only) and NTH pins are both tied High, selecting the standard receiver threshold and $100\Omega$ termination for unshielded TP cable. However, in these applications AUTOSEL is tied Low, allowing external port selection through the PAUI pin. Figure 12. LAN Adapter Board - Manual Port Select with Link Test Function Figure 13. Manual Port Select with Seeq 8005 Controller Datasheet Datasheet ## 3.4.5 Three Media Application Figure 14 shows the LXT907A in Mode 2 (compatible with Intel 82596 controllers) with additional media options for the AUI port. Two transformers are used to couple the AUI port to either a D-connector or a BNC connector. A DP8392 coax transceiver with PM6044 power supply are required to drive the thin coax network through the BNC. **Figure 14. Three Media Application** ## 3.4.6 AUI Encoder/Decoder Only In this application (see Figure 15) the DTE is connected to a coaxial network through the AUI. AUTOSEL is tied Low and PAUI is tied High to manually select the AUI port. The twisted-pair port is not used. With MD1 and MD0 both Low, the logic and framing are set to Mode 1 (compatible with AMD AM7990 controllers). The LI pin is tied Low, disabling the link test function. The DSQE pin is also Low, enabling the SQE function on the LXT907A. The LBK input controls loopback. A 20 MHz system clock is supplied at CLK1 with CLK0 left open. SYSTEM Left Open **CLOCK** 20 MHz CLKO CLKI **TENA** TEN TCLK TCLK AM7990 BACK-END/ **RCLK** CONTROLLER RCLK RX INTERFACE RXD RENA CD CLSN COL LOOPBACK LBK LBK CONTROL **AUTOSEL** PAUI CIN NTH **PROGRAMMING** MD0 **OPTIONS** MD1 CIP O - CONNECTOR to AUI DROP CABLE DSQE (907A) 78 Ω 4 DON 12) LI (13 12 6 DOP JAB 78 Ω LINE STATUS 10 PLR DIN 7 ₹330 す330 す330 了330 (15) Fuse LEDC/FDE Red Red DIP GREÊN LEDR LEDT/PDN LEDL + 12 V Chassis Gnd TEST +3.3 V 12.4 kΩ VCC1 **RBIAS** VCC2 Bias resistor RBIAS should be located close to the pin and GND1 GND2 isolated from the other signals Figure 15. AUI Encoder/Decoder Only Application Datasheet Datasheet #### 3.4.7 150 $\Omega$ Shielded Twisted-pair only (LXT901A only) Figure 16 shows the LXT901A in a typical twisted-pair only application. The DTE is connected to a 10BASE-T network through the twisted-pair RJ-45 connector. Note that the AUI port is not used. With MD0 tied High and MD1 Low, the LXT901A logic and framing are set to Mode 2 (compatible with Intel 82596 controllers). A 20 MHz system clock input at CLK1 is used in place of the crystal oscillator. (CLK0 is left open). The L1 pin externally controls the link test function. The $\overline{STP}$ and NTH pins are both tied Low, selecting the reduced receiver threshold and 150 $\Omega$ termination for shielded TP cable. The switch at LEDT/ $\overline{PDN}$ manually controls the power down mode. Figure 16. 150 $\Omega$ Shielded Twisted-Pair Only Application (LXT901A) ## 4.0 Test Specifications *Note:* Table 4 through Table 13 and Figure 17 through Figure 42 represent the performance specifications of the LXT901A/907A. These specifications are guaranteed by test except where noted "by design." Minimum and maximum values listed in Table 6 through Table 13 apply over the recommended operating conditions specified in Table 5. **Table 4. Absolute Maximum Values** | Parameter | Symbol | Min | Max | Units | |--------------------------------------------|--------|------|------|----------------| | Supply voltage | Vcc | -0.3 | 6 | V | | Ambient operating temperature (Commercial) | TA | 0 | +70 | <sup>6</sup> C | | Storage temperature | Tstg | -65 | +150 | ōС | **Caution:** Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. **Table 5. Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Units | |------------------------------------------------|--------|------|-----|------|-------| | Recommended supply voltage <sup>1</sup> | Vcc | 3.13 | 3.3 | 3.47 | V | | Recommended operating temperature (Commercial) | Тор | 0 | ı | +70 | ōС | Voltages with respect to ground unless otherwise specified. Power supply should be filtered to suppress high frequency transients, consistent with good PCB design. Table 6. I/O Electrical Characteristics | Parameter | | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |-----------------------------------------------|---------------------------|------|-----|------------------|-------|-------|-----------------| | Input Low voltage <sup>2</sup> | | VIL | - | - | 0.8 | V | | | Input High voltage <sup>2</sup> | | ViH | 2.0 | _ | _ | V | | | Outrot I consolitate | | Vol | _ | _ | 0.4 | V | IOL = 1.6 mA | | Output Low voltage | Output Low voltage | | _ | - | 10 | %Vcc | IOL < 10 μA | | Output Low voltage<br>(Open drain LED driver) | | Voll | - | - | 0.7 | %Vcc | IOLL = 10 mA | | Output High voltage | Out and I list and I have | | 2.4 | _ | _ | V | ΙΟΗ = 40 μA | | Output Flight Voltage | | Voн | 90 | _ | _ | %Vcc | IOH < 10 μA | | Output rise time | CMOS | - | _ | 7 | 12 | ns | CLOAD = 20 pF | | TCLK & RCLK | TTL | - | _ | 7 | 8 | ns | | | Output fall time | CMOS | - | _ | 7 | 12 | ns | CLOAD= 20 pF | | TCLK & RCLK | TTL | - | _ | 7 | 8 | ns | | | CLKI rise time (externally driven) | | _ | _ | _ | 10 | ns | | | CLKI duty cycle (ext | ernally driven) | - | - | | 40/60 | % | | <sup>1.</sup> Typical values are at 25 $^{\circ}$ C and are for design aid only; not guaranteed and not subject to production testing. Datasheet Datasheet <sup>2.</sup> Limited functional tests are performed at these input levels. The majority of functional tests are performed at levels of 0V and 3V. Table 6. I/O Electrical Characteristics (Continued) | Para | ameter | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |----------------|-----------------|-----|-----|------------------|-----|-------|---------------------| | Supply current | | Icc | - | 65 | 85 | mA | Idle Mode | | | Normal Mode | Icc | - | 95 | 120 | mA | Transmitting on TP | | | | Icc | - | 95 | 120 | mA | Transmitting on AUI | | | Power Down Mode | Icc | - | 0.03 | 2 | mA | | <sup>1.</sup> Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. **Table 7. AUI Electrical Characteristics** | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | | |-------------------------------------------------------------------------------------------------------------------|--------|-----|------------------|------|-------|-----------------|--| | Input Low current | lıL | - | - | -700 | μA | | | | Input High current | lін | _ | - | 500 | μA | | | | Differential output voltage VoD ±550 - ±1200 mV | | | | | | | | | Differential squelch threshold VDS 150 250 350 mV 5 MHz square wave input | | | | | | | | | 1. Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. | | | | | | | | **Table 8. TP Electrical Characteristics** | Parameter | | Symbol | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |--------------------------------------------------------------------------|----------------------------------|--------|-----|------------------|------|-------|--------------------------------------------------------------------------| | Transmit output impedance | • | Zout | _ | 5 | _ | Ω | | | Transmit timing jitter addition <sup>2</sup> | | - | - | ±3.3 | ±10 | ns | 0 line length for internal<br>MAU | | Transmit timing jitter added by the MAU and PLS sections <sup>2, 3</sup> | | _ | _ | ±3.3 | ±5.5 | ns | After line model specified<br>by IEEE 802.3 for<br>10BASE-T internal MAU | | Receive input impedance | Receive input impedance | | - | 20 | _ | kΩ | Between TPIP/TPIN, CIP/<br>CIN & DIP/DIN | | Differential squelch<br>Threshold | Normal<br>threshold;<br>NTH = 1 | VDS | 300 | 400 | 585 | mV | 5 MHz square wave input | | | Reduced<br>threshold;<br>NTH = 0 | VDS | 180 | 250 | 345 | mV | 5 MHz square wave input | <sup>1.</sup> Typical values are at 25 °C and are for design aid only; not guaranteed and not subject to production testing. <sup>2.</sup> Limited functional tests are performed at these input levels. The majority of functional tests are performed at levels of 0V and 3V. <sup>2.</sup> Parameter is guaranteed by design; not subject to production testing. <sup>3.</sup> IEEE 802.3 specifies maximum jitter additions at 1.5 ns for the AUI cable, 0.5 ns from the encoder, and 3.5 ns from the MAU. **Table 9. Switching Characteristics** | | Parameter | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units | |------------------|-----------------------------------|------------------|-----------------|----------------------|------------------|-------| | Jabber Timing | Maximum transmit time | - | 20 | _ | 150 | ms | | Jabber Tilling | Unjab time | _ | 250 | _ | 750 | ms | | | Time link loss receive | _ | 50 | _ | 150 | ms | | Link Integrity | Link min receive | _ | 2 | _ | 7 | ms | | Timing | Link max receive | - | 50 | _ | 150 | ms | | | Link transmit period | - | 8 | 10 | 24 | ms | | 1. Typical value | s are at 25 °C and are for design | aid only; not gu | aranteed and no | ot subject to pro | duction testing. | 1 | ## Table 10. RCLK/Start-of-Frame Timing | Parame | eter | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units | |------------------------------------------|-------------------------|------------------|------------------|----------------------|-----------------|-------| | Decoder acquisition time | AUI | tDATA | - | 900 | 1100 | ns | | Decoder acquisition time | TP | tDATA | - | | 1500 | ns | | CD turn-on delay | AUI | tcd | - | 25 | 200 | ns | | CD turn-on delay | TP | tcd | - | 425 | 550 | ns | | Receive data setup from | Mode 1 | trds | 60 | 70 | - | ns | | RCLK | Modes 2, 3 and 4 | trds | 30 | 45 | _ | ns | | Receive data hold from | Mode 1 | trdh | 10 | 20 | _ | ns | | RCLK | Modes 2, 3 and 4 | trdh | 30 | 45 | _ | ns | | RCLK shut off delay from C only; Mode 3) | tsws | - | ±100 | - | ns | | | 1. Typical values are at 25 | 5° C and are for design | aid only; not gu | uaranteed and no | ot subject to produ | uction testing. | • | #### Table 11. RCLK/End-of-Frame Timing | Parameter | Туре | Sym | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Units | |----------------------------------------------------------|------------------|--------|--------|--------|----------|--------|-------| | RCLK after CD off | Min | trc | 5 | 1 | 27 | 5 | BT | | Rcv data throughput delay | Max | trd | 400 | 375 | 375 | 375 | ns | | CD turn off delay <sup>2</sup> | Max | tCDOFF | 500 | 475 | 475 | 475 | ns | | Receive block out after TEN off | Typ <sup>1</sup> | tIFG | 5 | 50 | _ | _ | BT | | RCLK switching delay after CD off (LXT907A only; Mode 3) | Typ <sup>1</sup> | tswe | - | _ | 120(±80) | - | ns | Typical values are at 25° C and are for design aid only; not guaranteed and not subject to production testing. CD turn-off delay measured from middle of last bit: timing specification is unaffected by the value of the last bit. **Table 12. Transmit Timing** | Parameter | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units | |----------------------------------------|-------------------|----------------------|----------------------|---------------------|-------| | TEN setup from TCLK | tEHCH | 22 | _ | _ | ns | | TXD setup from TCLK | tDSCH | 22 | = | _ | ns | | TEN hold after TCLK | tCHEL | 5 | = | _ | ns | | TXD hold after TCLK | tCHDU | 5 | - | _ | ns | | Transmit start-up delay - AUI | tstud | _ | 220 | 450 | ns | | Transmit start-up delay - TP | tstud | _ | 430 | 450 | ns | | Transmit through-put delay - AUI | tTPD | _ | _ | 300 | ns | | Transmit through-put delay - TP | tTPD | _ | 300 | 350 | ns | | 1. Typical values are at 25° C and are | for design aid on | ly; not guaranteed a | nd not subject to | production testing. | | Table 13. Collision, COL/CI Output and Loopback Timing | Parameter | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units | |----------------------------------------|---------------------|----------------------|----------------------|---------------------|-------| | COL turn-on delay | tCOLD | _ | 40 | 500 | ns | | COL turn-off delay | tCOLOFF | - | 420 | 500 | ns | | COL (SQE) Delay after TEN off | tsqed | 0.65 | 1.2 | 1.6 | μs | | COL (SQE) Pulse Duration | tsqep | 500 | 1000 | 1500 | ns | | LBK setup from TEN | tkheh | 10 | 25 | - | ns | | LBK hold after TEN | tkhel | 10 | 0 | - | ns | | 1. Typical values are at 25° C and are | e for design aid on | ly; not guaranteed a | nd not subject to | production testing. | • | # 4.1 Timing Diagrams for Mode 1 (MD1 = Low, MD0 = Low) Figure 17 through Figure 22 Figure 17. Mode 1 RCLK/Start-of-Frame Timing Figure 18. Mode 1 RCLK/End-of-Frame Timing Datasheet Datasheet Figure 19. Mode 1 Transmit Timing Figure 20. Mode 1 Collision Detect Timing Figure 21. Mode 1 COL/CI Output Timing Figure 22. Mode 1 Loopback Timing Downloaded from WWW.dZSCI.COM omponents distributor # 4.2 Timing Diagrams for Mode 2 (MD1=Low, MD0=High) Figure 23 through Figure 28 Figure 23. Mode 2 RCLK/Start-of-Frame Timing Figure 24. Mode 2 RCLK/End-of-Frame Timing Figure 25. Mode 2 Transmit Timing Figure 26. Mode 2 Collision Detect Timing Figure 27. Mode 2 COL/CI Output Timing Figure 28. Mode 2 Loopback Timing Downloaded from WWW.W.GZSQ:COMomponents distributor ## 4.3 Timing Diagrams for Mode 3 (MD1 = High, MD0 = Low) Figure 29 through Figure 36 Figure 29. Mode 3 RCLK/Start-of-Frame Timing (LXT901A) Figure 30. Mode 3 RCLK/End-of-Frame Timing (LXT901A) Figure 31. Mode 3 RCLK/Start-of-Frame Timing (LXT907A) Figure 32. Mode 3 RCLK/End-of-Frame Timing (LXT907A) Figure 33. Mode 3 Transmit Timing Figure 34. Mode 3 Collision Detect Timing Figure 35. Mode 3 COL/CI Output Timing Figure 36. Mode 3 Loopback Timing ## 4.4 Timing Diagrams for Mode 4 (MD1 = High, MD0 = High) Figure 37 through Figure 42 Figure 37. Mode 4 RCLK/Start-of-Frame Timing Figure 38. Mode 4 RCLK/End-of-Frame Timing Downloaded from WWW.dzsc.comomponents distributor Figure 39. Mode 4 Transmit Timing Figure 40. Mode 4 Collision Detect Timing Figure 41. Mode 4 COL/CI Output Timing Figure 42. Mode 4 Loopback Timing ## 5.0 Mechanical Specifications Figure 43. 44-Pin PLCC ## **44-Pin Plastic Leaded Chip Carrier** • Part Number LXT901APC and LXT907APC (Commercial Temperature Range) | Dim | Inc | hes | Millimeters | | | |-----|-------|-------|-------------|--------|--| | Dim | Min | Max | Min | Max | | | Α | 0.165 | 0.180 | 4.191 | 4.572 | | | A1 | 0.090 | 0.120 | 2.286 | 3.048 | | | A2 | 0.062 | 0.083 | 1.575 | 2.108 | | | В | 0.050 | _ | 1.270 | _ | | | С | 0.026 | 0.032 | 0.660 | 0.813 | | | D | 0.685 | 0.695 | 17.399 | 17.653 | | | D1 | 0.650 | 0.656 | 16.510 | 16.662 | | | F | 0.013 | 0.021 | 0.330 | 0.533 | | Figure 44. 64-Pin LQFP ## 64-Pin Low-Profile Quad Flat Package • Part Number LXT901ALC and LXT907ALC (Commercial Temperature Range) | Dim | Inc | hes | Millimeters | | | | |-----|-------|-----------|-------------|------|--|--| | | Min | Max | Min | Max | | | | Α | _ | 0.063 | - | 1.60 | | | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | | | | A2 | 0.053 | 0.057 | 1.35 | 1.45 | | | | В | 0.007 | .011 | 0.17 | 0.27 | | | | D | 0.472 | 2 BSC | 12.00 BSC | | | | | D1 | 0.394 | 4 BSC | 10.00 BSC | | | | | E | 0.472 | 2 BSC | 12.00 BSC | | | | | E1 | 0.394 | 4 BSC | 10.00 | BSC | | | | е | 0.020 | BSC | 0.50 | BSC | | | | L | 0.018 | 0.030 | 0.45 | 0.75 | | | | L1 | 0.039 | 0.039 REF | | REF | | | | θ3 | 11° | 13° | 11º | 13° | | | | θ | 0° | 7° | 0° | 7° | | |