# Am53CF94/Am53CF96

## Enhanced SCSI-2 Controller (ESC)

## **DISTINCTIVE CHARACTERISTICS**

- Pin/function compatible with Emulex FAS216/236
- AMD's Patented programmable GLITCH EATER<sup>™</sup> Circuitry on REQ and ACK inputs
- 10 Mbytes/s synchronous Fast SCSI transfer rate
- 20 Mbytes/s DMA transfer rate
- 16-Bit DMA interface plus 2 bits of parity
- Flexible three bus architecture
- Single-ended SCSI bus supported by Am53CF94
- Differential SCSI bus supported by Am53CF96
- Selection of multiplexed or non-multiplexed address and data bus
- High current drivers (48 mA) for direct connection to the single-ended SCSI bus
- Supports Disconnect and Reselect commands
- Supports burst mode DMA operation with a threshold of eight
- Supports 3-byte tagged-queueing as per the SCSI-2 specification
- Supports group 2 and 5 command recognition as per the SCSI-2 specification
- Advanced CMOS process for lower power consumption

## **GENERAL DESCRIPTION**

The Enhanced SCSI-2 Controller (ESC) was designed to support Fast SCSI-2 transfer rates of up to 10 Mbytes/s in synchronous mode and up to 7 Mbytes/s in the asynchronous mode. The ESC is downward compatible with the Am53C94/96, combining its functionality with features such as Fast SCSI, programmable Active Negation, a 24-bit transfer counter, and a part-unique ID code containing manufacturer and serial # information. AMD's proprietary features such as power-down mode for SCSI transceivers, programmable GLITCH EATER, and extended Target command set are also included for improved product performance.

The Enhanced SCSI-2 Controller (ESC) has a flexible three bus architecture. The ESC has a 16-bit DMA interface, an 8-bit host data interface and an 8-bit SCSI data interface. The ESC is designed to minimize host intervention by implementing common SCSI sequences in hardware. An on-chip state machine reduces protocol overheads by performing the required sequences in response to a single command from the host. Selection,

- AMD's exclusive programmable power-down feature
- 24-Bit extended transfer counter allows for data block transfer of up to 16 Mbytes
- Independently programmable 3-byte message and group 2 identification
- Additional check for ID message during bus-initiated Select with ATN
- Reselection has QTAG features of ATN3
- Access FIFO Command
- Delayed enable signal for differential drivers avoid contention on SCSI differential lines
- Programmable Active Negation on REQ, ACK and Data lines
- Register programmable control of assertion/ deassertion delay for REQ and ACK lines
- Part-unique ID code
- Am53CF94 available in 84-pin PLCC package
- Am53CF96 available in 100-pin PQFP package
- Am53CF94 available in 3.3 V version
- Supports clock operating frequencies from 10 MHz–40 MHz
- Supports Scatter-Gather or Back-to-Back synchronous data transfers

reselection, information transfer and disconnection commands are directly supported.

The 16-byte-internal FIFO further assists in minimizing host involvement. The FIFO provides a temporary storage for all command, data, status and message bytes as they are transferred between the 16-bit host data bus and the 8-bit SCSI data bus. During DMA operations the FIFO acts as a buffer to allow greater latency in the DMA channel. This permits the DMA channel to be suspended for higher priority operations such as DRAM refresh or reception of an ISDN packet.

Parity on the DMA bus is optional. Parity can either be generated and checked or it can be simply passed through.

The Target command set for the Am53CF94/96 includes an additional command, the Access FIFO command, to allow the host or DMA controller to remove remaining FIFO data following the host's issuance of a Target abort DMA command or following an abort due to

This document contains information on a product under development at Advanced Micro Devices Inc. The information is intended to help you to evaluate this product. AMD reserves the right to change or discontinue work on this proposed product without notice. Busue Date: May 1993

parity error. This command facilitates data recovery and thereby minimizes the need to re-transmit data.

AMD's exclusive power-down feature can be enabled to help reduce power consumption during the chip's sleep mode. The receivers on the SCSI bus may be turned off to eliminate current that may flow because termination power ( $\sim$ 3 V) is close to the trip point of the input buffers.

The patented GLITCH EATER Circuitry in the Enhanced SCSI-2 Controller can be programmed to filter glitches with widths up to 35 ns. It is designed to dramatically increase system reliability by detecting and

GLITCH EATER Circuitry in SCSI Environment

removing glitches that may cause system failure. The GLITCH EATER Circuitry is implemented on the ACK and REQ lines since they are most susceptible to electrical anomalies such as reflections and voltage spikes. Such signal inconsistencies can trigger false REQ/ACK handshaking, false data transfers, addition of random data, and double clocking. AMD's GLITCH EATER Circuitry therefore maintains system performance and improves reliability. The following diagram illustrates this circuit's operation.

The Am53CF94 is also available in a 3.3 V version.



Note:

The Glitch Window is programmable via Control Register Four (0DH), bits 6 & 7. Window may be set to 35 ns (max). Default setting is 12 ns (single-ended).

17348B-1

## SYSTEM BLOCK DIAGRAM



## SYSTEM BUS MODE DIAGRAMS



Single Bus Architecture: 8-Bit DMA, 8-Bit Processor



Bus Mode 1 Single Bus Architecture: 16-Bit DMA, 8-Bit Processor

## SYSTEM BUS MODE DIAGRAMS



Dual Bus Architecture: 16-Bit DMA with Byte Control, 8-Bit Multiplexed Processor Address Data



## **BLOCK DIAGRAM**



17348B-7

AMD

## **CONNECTION DIAGRAMS**

**Top View** 









#### Note:

\*Pins available on the Am53CF96 only.

17348B-10

## **RELATED AMD PRODUCTS**

| Part Number | Description                                    | Part Number    | Description                                                           |
|-------------|------------------------------------------------|----------------|-----------------------------------------------------------------------|
| 85C30       | Enhanced Serial Communication<br>Controller    | Am386™         | High-Performance 32-Bit<br>Microprocessor                             |
| 26LSXX      | Line Drivers/Receivers                         | 53C80A         | SCSI Bus Controller                                                   |
| 33C93A      | Enhanced CMOS SCSI Bus<br>Interface Controller | 80188<br>85C80 | Highly Integrated 8-Bit Microprocessor<br>Combination 53C80A SCSI and |
| 80C186      | Highly Integrated 16-Bit                       |                | 85C30 ESCC                                                            |
| 80C286      | Microprocessor                                 | 53C94LV        | Low Voltage, High Performance<br>SCSI Controller                      |
| 80286       | High-Performance 16-Bit<br>Microprocessor      |                | SCSI Controller                                                       |

## ORDERING INFORMATION

## **Standard Products**

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of:



| Valid Combinations |          |  |  |  |  |  |
|--------------------|----------|--|--|--|--|--|
| AM53CF94           | JC       |  |  |  |  |  |
| AM53CF96           | KC, KC/W |  |  |  |  |  |

#### Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check on newly released combinations.

## SCSI OUTPUT CONNECTIONS



Am53CF94 Single Ended SCSI Bus Configuration

## SCSI OUTPUT CONNECTIONS



17348B-12

## Am53CF96 Single Ended SCSI Bus Configuration



17348B-13

#### Am53CF96 Differential SCSI Bus Configuration





17348B-14







17348B-15

Differential Transceiver Connections for the Differential SCSI Bus Configuration Using 75176A Transceiver

## PIN DESCRIPTION Host Interface Signals

## DMA 15-0

Data/DMA Bus (Input/Output, Active High, Internal Pull-up)

The configuration of this bus depends on the Bus Mode 1-0 (BUSMD 1-0) inputs. When the device is configured for single bus operation, the host can access the internal register set on the lower eight lines while DMA accesses can be made to the FIFO using the entire bus. When using the Byte Mode via the BHE and A0 inputs the data can be transferred on either the upper or lower half of the DMA 15–0 bus.

## DMAP 1-0

#### Data/DMA Parity Bus (Input/Output, Active High, Internal Pull-up)

These lines are odd parity for the DMA 15–0 bus. DMAP 1 is the parity for the upper half of the bus (DMA 15–8) and DMAP 0 is the parity for the lower half of the bus (DMA 7–0).

## ALE [A3]

## Address Latch Enable [Address 3] (Input, Active High)

This is a dual function input. When the device is configured for the dual bus mode (two buses, multiplexed and byte control), this input acts as ALE. As ALE, this input latches the address on the AD 7–0 bus on its low going edge. When the device is configured for all other bus modes, this input acts as A3. As A3, this input is the third bit of the address bus.

## DMARD [A2] DMA Read [Address 2] (Input, Active Low [Active High])

This is a dual function input. When the device is configured for the dual bus mode (two buses, multiplexed and byte control), this input acts as DMARD. As DMARD, this input is the read signal for the DMA 15–0 bus. When the device is configured for all other bus modes, this input acts as A2. As A2, this input is the second bit of the address bus.

## BHE [A1]

#### Bus High Enable [Address 1] (Input, Active High)

This is a dual function input. When the device is configured for the dual bus mode (two buses, multiplexed and byte control), this input acts as BHE. As BHE, this input works in conjunction with AS0 to indicate the lines on which data transfer will take place. When the device is configured for all other bus modes this input acts as A1. As A1, this input is the first bit of the address bus.

## AS0 [A0]

#### Address Status [Address 0] (Input, Active High)

This is a dual function input. When the device is configured for the dual bus mode (two buses, multiplexed and byte control), this input acts as AS0. As AS0, this input works in conjunction with BHE to indicate the lines on which data transfer will take place. When the device is configured for all other bus modes, this input acts as A0. As A0, this input is the zeroth bit of the address bus.

The following is the decoding for the BHE and AS0 inputs:

| BHE | AS0 | Bus Used                      |  |  |  |
|-----|-----|-------------------------------|--|--|--|
| 1   | 1   | Upper Bus – DMA 15–8, DMAP 1  |  |  |  |
| 1   | 0   | Full Bus – DMA 15–0, DMAP 1–0 |  |  |  |
| 0   | 1   | Reserved                      |  |  |  |
| 0   | 0   | Lower Bus – DMA 7–0, DMAP 0   |  |  |  |

## DREQ

## DMA Request

## (Output, Active High, Hi-Z)

This output signal to the DMA controller will be active during DMA read and write cycles. During a DMA read cycle it will be active as long as there is a word (or a byte in the byte mode) in the FIFO to be transferred to memory. During a DMA write cycle it will be active as long as there is an empty space for a word (or a byte in mode 2) in the FIFO.

## DACK

#### DMA Acknowledge (Input, Active Low)

This input signal from the DMA controller will be active during DMA read and write cycles. The DACK signal is used to access the DMA FIFO only and should never be active simultaneously with the CS signal, which accesses the registers only.

## AD 7–0

#### Host Address Data Bus (Input/Output, Active High, Internal Pull-up)

This bus is used only in the dual bus mode. This bus allows the host processor to access the device's internal registers while the DMA bus is transferring data. When using multiplexed bus, these lines can be used for address and data. When using non multiplexed bus these lines can be used for the data only.

## DMAWR

## DMA Write

## (Input, Active Low)

This signal writes the data onto the DMA 15–0 and DMAP 1–0 bus into the internal FIFO when  $\overline{DACK}$  is also active. When in the single bus mode this signal must be tied to the  $\overline{WR}$  signal.

## RD

#### Read

## (Input Active Low)

This signal reads the internal device registers and places their contents on the data bus, when either  $\overline{CS}$  signal or  $\overline{DACK}$  signal is active.

## WR

### Write

## (Input Active Low)

This signal writes the internal device registers with the value present on the (AD 7–0 bus or the DMA 15–0 and DMAP 1–0 bus), when the  $\overline{CS}$  signal is also active.

## CS

#### Chip Select (Input Active Low)

This signal enables the read and write of the device registers. CS enables access to any register (including the FIFO) while the DACK enables access only to the FIFO. CS and DACK should never be active simultaneously in the single bus mode, they may however be active simultaneously in the dual bus mode provided the CS signal is not enabling access to the FIFO.

## INT

## Interrupt

#### (Output, Active Low, Open Drain)

This signal is a non-maskable interrupt flag to the host processor. This signal is latched on the output on the high going edge of the clock. This flag may be cleared by reading the Interrupt Status Register (ISTAT) or by performing a device reset (hard or soft). This flag is not cleared by a SCSI reset.

## DFMODE

#### Differential Mode (Input, Active Low)

This input is available only on the Am53CF96. This input configures the SCSI bus to either single ended or differential mode. When this input is active, the device operates in the differential SCSI mode. The SCSI data is available on the SD 7–0 lines and the high active transceiver enables on the SDC 7–0 outputs. When this input is inactive, the device operates in the single ended SCSI mode. The SCSI input data is available on SD 7–0 lines and the output data is available on SDC 7–0 lines. In the single ended SCSI mode, the SD 7–0 and the SDC 7–0 buses can be tied together externally.

### BUSMD 1–0 Bus Mode (Input, Active High)

These inputs configure the device for single bus or dual bus operation and the DMA bus width.

| BUSMD1 | BUSMD0 | Bus Configuration                                                                                    |
|--------|--------|------------------------------------------------------------------------------------------------------|
| 1      | 1      | Two buses: 8-bit Host Bus<br>and 16-bit DMA Bus<br>Register Address on A 3–0<br>and Data on AD Bus   |
| 1      | 0      | Two buses: Multiplexed<br>and byte control<br>Register Address on AD 3–0<br>and Data on AD Bus       |
| 0      | 1      | Single bus: 8-bit Host Bus<br>and 16-bit DMA Bus<br>Register Address on A 3–0<br>and Data on DMA Bus |
| 0      | 0      | Single bus: 8-bit Host Bus<br>and 8-bit DMA Bus<br>Register Address on A 3–0<br>and Data on DMA Bus  |

## CLK

## Clock

## (Input)

Clock input used to generate all the internal device timings. The maximum frequency of this input is 40 MHz. and a minimum of 10 MHz to maintain the SCSI bus timings.

## RESET

Reset

## (Input, Active High)

This input when active resets the device. The RESET input must be active for at least two CLK periods after the voltage on the power inputs have reached Vcc minimum.

## **SCSI Interface Signals**

## <u>SD</u> 7–0

## SCSI Data

## (Input/Output, Active Low, Schmitt Trigger)

When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) these pins are defined as inputs for the SCSI data bus. When the device is configured in the Differential SCSI Mode (DFMODE active) these pins are defined as bidirectional SCSI data bus.

#### SD P SCSI Data Parity (Input/Output, Active Low, Schmitt Trigger)

When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as the input for the SCSI data parity. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as bidirectional SCSI data parity.

## SDC 7-0

## SCSI Data Control (Output, Active Low, Open Drain)

When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) these pins are defined as outputs for the SCSI data bus. When the device is configured in the Differential SCSI Mode (DFMODE active) these pins are defined as direction controls for the external differential transceivers. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

## SDC P

## SCSI Data Control Parity (Output, Active Low, Open Drain)

When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as an output for the SCSI data parity. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as the direction control for the external differential transceiver. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

## MSG

## Message

## (Input/Output, Active Low, Schmitt Trigger)

This is a bidirectional signal with 48 mA output driver. It is an output in the Target mode and a Schmitt trigger input in the Initiator mode.

## C/D

#### Command/Data (Input/Output, Schmitt Trigger)

This is a bidirectional signal with 48 mA output driver. It is an output in the Target mode and a Schmitt trigger input in the Initiator mode.

## 1/0

#### Input/Output (Input/Output, Schmitt Trigger)

This is a bidirectional signal with 48 mA output driver. It is an output in the Target mode and a Schmitt trigger input in the Initiator mode.

## ATN

#### Attention (Input/Output, Active Low, Schmitt Trigger)

This signal is a 48 mA output in the Initiator mode and a Schmitt trigger input in the Target mode. This signal will

be asserted when the Initiator detects a parity error or it can be asserted via certain Initiator commands.

## BSY

## Busy

## (Input, Active Low, Schmitt Trigger)

This is a SCSI input signal with a Schmitt trigger.

## SEL

## Select

(Input, Active Low, Schmitt Trigger)

This is a SCSI input signal with a Schmitt trigger.

## RST

## Reset

(Input, Active Low, Schmitt Trigger)

This is a SCSI input signal with a Schmitt trigger.

## REQ

## Request

(Input, Active Low, Schmitt Trigger)

This is a SCSI input signal with a Schmitt trigger.

## ACK

#### Acknowledge (Input, Active Low, Schmitt Trigger)

This is a SCSI input signal with a Schmitt trigger.

## BSYC

#### Busy Control (Output, Active Low, Open Drain)

This is a SCSI output with 48 mA drive. When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as a BSY output for the SCSI bus. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as the direction control for the external differential transceiver. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

## SELC

#### Select Control (Output, Active Low, Open Drain)

This is a SCSI output with 48 mA drive. When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as a SEL output for the SCSI bus. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as the direction control for the external differential transceiver. In this mode, a signal high state corresponds to an output to the SCSI bus and a low state corresponds to an input from the SCSI bus.

## 

## RSTC

#### Reset Control (Output, Active Low, Open Drain)

This is a SCSI output with 48 mA drive. The Reset SCSI command will cause the device to drive RSTC active for 25 ms–40 ms, which will depend on the CLK frequency and the conversion factor. When the device is configured in the Single Ended SCSI Mode (DFMODE inactive) this pin is defined as a RST output for the SCSI bus. When the device is configured in the Differential SCSI Mode (DFMODE active) this pin is defined as the direction control for the external differential transceiver. In this mode, a signal high state corresponds to an output to the SCSI bus.

## REQC

#### Request Control (Output, Active Low, Open Drain)

This is a SCSI output with 48 mA drive. This signal is activated only in the Target mode.

## ACKC

#### Acknowledge Control (Output, Active Low, Open Drain)

This is a SCSI output with 48 mA drive. This signal is activated only in the Initiator mode.

## ISEL

#### Initiator Select (Output, Active High)

This signal is available on the Am53CF96 only. This signal is active whenever the device is in the Initiator mode. In the differential mode this signal is used to enable the Initiator signals ACKC and ATN and the device also drives these signals.

## TSEL

#### Target Select (Output, Active High)

This signal is available on the Am53CF96 only. This signal is active whenever the device is in the Target mode. In the differential mode this signal is used to enable the Target signals REQC, MSG, C/D and I/O and the device also drives these signals.

## FUNCTIONAL DESCRIPTION

## **Register Map**

| Address<br>(Hex.) | Operation  | Register                                         | Address<br>(Hex.) | Operation  | Register                              |
|-------------------|------------|--------------------------------------------------|-------------------|------------|---------------------------------------|
| 00                | Read       | Current Transfer Count<br>Register Low           | 07                | Read       | Current FIFO/Internal State Register  |
| 00                | Write      | Start Transfer Count Register                    | 07                | Write      | Synchronous Offset Register           |
|                   |            | Low                                              | 08                | Read/Write | Control Register 1                    |
| 01                | Read       | Current Transfer Count                           | 09                | Write      | Clock Factor Register                 |
| 01                | Write      | Register Middle<br>Start Transfer Count Register | 0A                | Write      | Forced Test Mode Register             |
| 01                | WIILE      | Middle                                           | 0B                | Read/Write | Control Register 2                    |
| 02                | Read/Write | FIFO Register                                    | 0C                | Read/Write | Control Register 3                    |
| 03                | Read/Write | Command Register                                 | 0D                | Read/Write | Control Register 4                    |
| 04                | Read       | Status Register                                  | 0E                | Read       | Current Transfer Count                |
| 04                | Write      | SCSI Destination ID Register                     |                   |            | Register High                         |
| 05                | Read       | Interrupt Status Register                        | 0E                | Write      | Start Transfer Count<br>Register High |
| 05                | Write      | SCSI Timeout Register                            | 0F                | Write      | Data Alignment Register               |
| 06                | Read       | Internal State Register                          |                   |            |                                       |
| 06                | Write      | Synchronous Transfer Period<br>Register          |                   |            |                                       |

#### Note:

Not all registers in this device are both readable and writable. Some read only registers share the same address with write only registers. The registers can be accessed by asserting the CS signal and then asserting either RD or WR signal depending on the operation to be performed. Only the FIFO Register can be accessed by asserting either CS or DACK in conjunction with RD and WR signals or DMARD and DMAWR signals. The register address inputs are ignored when DACK is used but must be valid when CS is used.

## Current Transfer Count Register (00H, 01H, 0EH) Read Only

| Current CTCREC |           | Count F | Addre  |        | , 01н, оен<br>pe: Read |        |        |  |  |  |
|----------------|-----------|---------|--------|--------|------------------------|--------|--------|--|--|--|
| 23             | 22        | 21      | 20     | 19     | 18                     | 17     | 16     |  |  |  |
| CRVL23         | CRVL22    | CRVL21  | CRVL20 | CRVL19 | CRVL18                 | CRVL17 | CRVL16 |  |  |  |
| х              | х         | х       | х      | х      | х                      | х      | х      |  |  |  |
| 45             | 4.4       | 40      | 40     | 4.4    | 10                     | 0      |        |  |  |  |
| 15             | 14        | 13      | 12     | 11     | 10                     | 9      | 8      |  |  |  |
| CRVL15         | CRVL14    | CRVL13  | CRVL12 | CRVL11 | CRVL10                 | CRVL9  | CRVL8  |  |  |  |
| х              | х         | х       | х      | х      | х                      | х      | х      |  |  |  |
| 7              | 6         | 5       | 4      | 3      | 2                      | 1      | 0      |  |  |  |
| CRVL7          | CRVL6     | CRVL5   | CRVL4  | CRVL3  | CRVL2                  | CRVL1  | CRVL0  |  |  |  |
| х              | х         | х       | х      | х      | х                      | х      | х      |  |  |  |
|                | 17348B-16 |         |        |        |                        |        |        |  |  |  |

## CTCREG – Bits 23:0 – CRVL 23:0 – Current Value 23:0

This is a three-byte register which decrements to keep track of the number of bytes transferred during a DMA transfer. Reading these registers returns the current value of the counter. The counter will decrement by one for every byte and by two for every word transferred. The transaction is complete when the count reaches zero, and bit 4 of the Status Register (04H) is set. Should the sequence terminate early, the sum of the values in the Current FIFO (07H) and the Current Transfer Count Register reflect the number of bytes remaining.

The least significant byte is located at address 00H, the middle byte is located at address 01H, and the most significant byte is located at address 0EH. Register 0EH extends the total width of the register from 16 to 24 bits, and is only enabled when the Enable Features bit (bit 6) of Control Register Two is set to a value of '1'.

These registers are automatically loaded with the values in the Start Transfer Count Register every time a DMA command is issued. However, following a chip or power on reset, up until the time register 0EH is loaded, the Am53CF94/96's part-unique ID can be obtained by reading register 0EH.

In the Target mode, this counter is decremented by the active edge of DACK during the Data-In phase and by REQC during the Data-Out phase.

In the Initiator mode, the counter is decremented by the active edge of DACK during the Synchronous Data-In phase or by ACKC during the Asynchronous Data-In phase and by DACK during the Data-Out phase.

## Start Transfer Count Register (00H, 01H, 0EH) Write Only

| Start Tra<br>STCRE | ansfer Co<br>G | ount Reg      | A      |        | 00н–01<br>pe: Write |        |         |   |
|--------------------|----------------|---------------|--------|--------|---------------------|--------|---------|---|
| 23                 | 22             | 21            | 20     | 19     | 18                  | 17     | 16      | _ |
| STVL23             | STVL22         | STVL21        | STVL20 | STVL19 | STVL18              | STVL17 | STVL16  |   |
| х                  | х              | х             | х      | х      | х                   | х      | х       |   |
| 15                 | 14             | 13            | 12     | 11     | 10                  | 9      | 8       | - |
| STVL15             | STVL14         | STVL13        | STVL12 | STVL11 | STVL10              | STVL9  | STVL8   |   |
| х                  | x              | х             | х      | х      | х                   | х      | х       |   |
| 7                  | 6              | 6 5 4 3 2 1 0 |        |        |                     |        |         |   |
| STVL7              | STVL6          | STVL5         | STVL4  | STVL3  | STVL2               | STVL1  | STVL0   |   |
| х                  | х              | х             | х      | х      | х                   | х      | х       |   |
|                    |                |               |        |        |                     | 17     | 3/8B-17 | 7 |

17348B-17

## STCREG - Bits 15:0 - STVL 15:0 - Start Value 15:0

This is a three-byte register which contains the number of bytes to be transferred during a DMA operation. The value in the Start Transfer Count Register must be programmed prior to command execution.

The least significant byte is located at address 00H, the middle byte is located at address 01H, and the most significant byte is located at address 0EH. Register 0EH extends the total width of the register from 16 to 24 bits, and is only enabled when the Enable Features bit (bit 6) of Control Register Two is set to a value of '1'. This sets the maximum transfer count to 16.78 MBytes. When a value of '0' is written to these registers, the transfer count will be set to the maximum. A DMA NOP command must be issued before the transfer counter values can be written to 00H, 01H, and 0EH.

These registers retain their value until overwritten, and are therefore unaffected by a hardware or software reset. This reduces programming redundancy since it is no longer necessary to reprogram the count for subsequent DMA transfers of the same size.

## FIFO Register (02H) Read/Write

| FIFO Re<br>FREG | egister | Т   | Add<br>ype: Re | ress: 02<br>ead/Writ |     |     |     |   |
|-----------------|---------|-----|----------------|----------------------|-----|-----|-----|---|
| 7               | 6       | 5   | 4              | 3                    | 2   | 1   | 0   | _ |
| FF7             | FF6     | FF5 | FF4            | FF3                  | FF2 | FF1 | FF0 |   |
| 0               | 0       | 0   | 0              | 0                    | 0   | 0   | 0   |   |

17348B-18

## FFREG - Bits 7:0 - FF 7:0 - FIFO 7:0

The FIFO on the Am53CF94/96 is 16 bytes deep and is used to transfer SCSI data to and from the ESC. The bottom of the FIFO may be accessed via a read or write to this register. This is the only register that can also be accessed by DACK along with DMARD or DMAWR or with REQ or ACK. This register is reset to zero by hardware or software reset, or at the start of a selection or reselection sequence, or if Clear FIFO command is issued.

## Command Register (03H) Read/Write

|   | Commar<br>CMDRE | nd Regis<br>G | ter  |      |      |      | Adc<br>Type: R | lress: 03<br>ead/Wri |  |
|---|-----------------|---------------|------|------|------|------|----------------|----------------------|--|
| _ | 7               | 6             | 5    | 4    | 3    | 2    | 1              | 0                    |  |
|   | DMA             | CMD6          | CMD5 | CMD4 | CMD3 | CMD2 | CMD1           | CMD0                 |  |
| l | х               | х             | х    | х    | х    | х    | х              | х                    |  |
|   |                 |               |      |      |      |      |                | nmand 6:<br>ect Memo |  |

17348B-19

Commands to the ESC are issued by writing to this register which is two bytes deep. Commands may be queued, and will be read from the bottom of the queue. At the completion of the bottom command, the top command, if present, will drop to the bottom of the register to begin execution. All commands are executed within six clock cycles of dropping to the bottom of the Command Register, with the exception of the Reset SCSI Bus, Reset Device, and DMA Stop commands. These commands are not queued and are executed within four clock cycles of being loaded into the top this register.

Interrupts are sometimes generated upon command completion. Should both commands generate interrupts, and the first interrupt has not been serviced, the interrupt from the second (top) command will be stacked behind the first. The Status Register, Interrupt Register, and Internal State Register will be updated to apply to the second interrupt after the microprocessor services the first interrupt.

Reading this register will return the command currently being executed (or the last command executed if there are no pending commands). When this register is cleared, existing commands will be terminated and any queued commands will be ignored. However, it does not reset the register bits to '00H'.

#### CMDREG – Bit 7 – DMA – Direct Memory Access

When set, this bit notifies the device that the command is a DMA instruction, when reset it is a non-DMA instruction. For DMA instructions the Current Transfer Count Register (CTCREG) will be loaded with the contents of the Start Transfer Count Register (STCREG). The data is then transferred and the CTCREG is decremented for each byte until it reaches zero.

#### CMDREG - Bits 6:0 - CMD 6:0 - Command 6:0

These command bits decode the commands that the device needs to perform. There are a total of 31 commands grouped into four categories. The groups are Initiator Commands, Target Commands, Selection/ Reselection Commands and General Purpose Commands.

| AMD | 4 |
|-----|---|

| Initiator | Command | ds   |      |      |      |      |                                  |
|-----------|---------|------|------|------|------|------|----------------------------------|
| CMD6      | CMD5    | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | Command                          |
| 0         | 0       | 1    | 0    | 0    | 0    | 0    | Information Transfer             |
| 0         | 0       | 1    | 0    | 0    | 0    | 1    | Initiator Command Complete Steps |
| 0         | 0       | 1    | 0    | 0    | 1    | 0    | Message Accepted                 |
| 0         | 0       | 1    | 1    | 0    | 0    | 0    | Transfer Pad Bytes               |
| 0         | 0       | 1    | 1    | 0    | 1    | 0    | *Set ATN                         |
| 0         | 0       | 1    | 1    | 0    | 1    | 1    | *Reset ATN                       |

## **Target Commands**

| CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | Command                       |  |  |  |  |
|------|------|------|------|------|------|------|-------------------------------|--|--|--|--|
| 0    | 1    | 0    | 0    | 0    | 0    | 0    | Send Message                  |  |  |  |  |
| 0    | 1    | 0    | 0    | 0    | 0    | 1    | Send Status                   |  |  |  |  |
| 0    | 1    | 0    | 0    | 0    | 1    | 0    | Send Data                     |  |  |  |  |
| 0    | 1    | 0    | 0    | 0    | 1    | 1    | Disconnect Steps              |  |  |  |  |
| 0    | 1    | 0    | 0    | 1    | 0    | 0    | Terminate Steps               |  |  |  |  |
| 0    | 1    | 0    | 0    | 1    | 0    | 1    | Target Command Complete Steps |  |  |  |  |
| 0    | 1    | 0    | 0    | 1    | 1    | 1    | *Disconnect                   |  |  |  |  |
| 0    | 1    | 0    | 1    | 0    | 0    | 0    | Receive Message Steps         |  |  |  |  |
| 0    | 1    | 0    | 1    | 0    | 0    | 1    | Receive Command               |  |  |  |  |
| 0    | 1    | 0    | 1    | 0    | 1    | 0    | Receive Data                  |  |  |  |  |
| 0    | 1    | 0    | 1    | 0    | 1    | 1    | Receive Command Steps         |  |  |  |  |
| 0    | 0    | 0    | 0    | 1    | 0    | 0    | *DMA Stop                     |  |  |  |  |
| 0    | 0    | 0    | 0    | 1    | 0    | 1    | Access FIFO Command           |  |  |  |  |

## Idle Commands

| CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | Command                        |
|------|------|------|------|------|------|------|--------------------------------|
| 1    | 0    | 0    | 0    | 0    | 0    | 0    | Reselect Steps                 |
| 1    | 0    | 0    | 0    | 0    | 0    | 1    | Select without ATN Steps       |
| 1    | 0    | 0    | 0    | 0    | 1    | 0    | Select with ATN Steps          |
| 1    | 0    | 0    | 0    | 0    | 1    | 1    | Select with ATN and Stop Steps |
| 1    | 0    | 0    | 0    | 1    | 0    | 0    | *Enable Selection/Reselection  |
| 1    | 0    | 0    | 0    | 1    | 0    | 1    | Disable Selection/Reselection  |
| 1    | 0    | 0    | 0    | 1    | 1    | 0    | Select with ATN3 Steps         |
| 1    | 0    | 0    | 0    | 1    | 1    | 1    | Reselect with ATN3 Steps       |

## **General Commands**

| CMD6 | CMD5 | CMD4 | CMD3 | CMD2 | CMD1 | CMD0 | Command        |
|------|------|------|------|------|------|------|----------------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | *No Operation  |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | *Clear FIFO    |
| 0    | 0    | 0    | 0    | 0    | 1    | 0    | *Reset Device  |
| 0    | 0    | 0    | 0    | 0    | 1    | 1    | Reset SCSI Bus |

## Note:

\*Denotes commands which <u>do not</u> generate interrupts upon completion.

## Status Register (04H) Read



This read only register contains flags to indicate the status and phase of the SCSI transactions. It indicates whether an interrupt or error condition exists. It should be read every time the host is interrupted to determine which device is asserting an interrupt. If the ENF bit is set (CNTLREG2, bit 6), the SCSI bus phase of the last complete command (preceding the interrupt) will be latched until the Interrupt Status Register (INSTREG) is read. If the ENF bit is disabled, this register will reflect the current bus phase. If command stacking is used, two interrupts might occur. Reading this register will clear the status information for the first interrupt and update the Status Register for the second interrupt.

#### STATREG – Bit 7 – INT – Interrupt

The INT bit is set when the device asserts the interrupt output. This bit will be cleared by a hardware or software reset. Reading the Interrupt Status Register (INSTREG) will deassert the interrupt output and also clear this bit.

## STATREG – Bit 6 – IOE – Illegal Operation Error

The IOE bit is set when an illegal operation is attempted. This condition will not cause an interrupt, it will be detected by reading the Status Register (STATREG) while servicing another interrupt. The following conditions will cause the IOE bit to be set:

- DMA and SCSI transfer directions are opposite.
- FIFO overflows or data is overwritten.
- In Initiator mode an unexpected phase change detected during synchronous data transfer.
- Command Register overwritten.

This bit will be cleared by reading the Interrupt Status Register (INSTREG) or by a hard or soft reset.

## STATREG – Bit 5 – PE – Parity Error

The PE bit is set if any of the parity checking options are enabled and the device detects a parity error on bytes sent or received on the SCSI Bus. Parity options are controlled by bits 5:4 in Control Register One (CNTLREG1), and by bits 2:0 in Control Register Two (CNTLREG2). The combination of enabled options will determine if parity is generated from the data bytes internally by the chip, or if it is passed between buffer and SCSI Bus without being altered. Detection of a parity error condition will not cause an interrupt but will be reported with other interrupt causing conditions.

This bit will be cleared by reading the Interrupt Status Register (INSTREG) or by a hard or soft reset.

## STATREG - Bit 4 - CTZ - Count To Zero

The CTZ bit is set when the Current Transfer Count Register (CTCREG) has counted down to zero. This bit will be reset when the CTCREG is written with a nonzero value.

Reading the Interrupt Status Register (INSTREG) will not affect this bit. This bit will however be cleared by a hard or soft reset.

#### Note:

A non-DMA NOP will not reset the CTZ bit since it does not load the CTCREG. However, a DMA NOP will reset this bit since it loads the CTCREG.

## STATREG – Bit 3 – GCV – Group Code Valid

The GCV bit is set if the group code field in the Command Descriptor Block (CDB) is one that is defined by the ANSI Committee in their document X3.131 – 1986. If the SCSI-2 Feature Enable (S2FE) bit in the Control Register 2 (CNTLREG2) is set, Group 2 commands will be treated as ten byte commands and the GCV bit will be set. If S2FE is reset then Group 2 commands will be treated as reserved commands. Group 3 and 4 commands will always be considered reserved commands. The device will treat all reserved commands as six byte commands. Group 6 commands will always be treated as vendor unique six byte commands and Group 7 commands will always be treated as vendor unique ten byte commands.

The GCV bit is cleared by reading the Interrupt Status Register (INSTREG) or by a hard or soft reset.



STATREG – Bit 2 – MSG – Message

STATREG – Bit 1 – C/D – Command/Data

| STATREG - | Bit 0 – | I/O – Input/Output |
|-----------|---------|--------------------|
|-----------|---------|--------------------|

| Bit2<br>MSG | Bit1<br>C/D | Bit0<br>I/O | SCSI Phase  |
|-------------|-------------|-------------|-------------|
| 1           | 1           | 1           | Message In  |
| 1           | 1           | 0           | Message Out |
| 1           | 0           | 1           | Reserved    |
| 1           | 0           | 0           | Reserved    |
| 0           | 1           | 1           | Status      |
| 0           | 1           | 0           | Command     |
| 0           | 0           | 1           | Data_In     |
| 0           | 0           | 0           | Data_Out    |

## SCSI Destination ID Register (04H) Write

The MSG, C/D and I/O bits together can be referred to as the SCSI Phase bits. They indicate the phase of the SCSI bus. These bits may be latched or unlatched depending on whether or not the ENF bit in Control Register Two is set.

In the latched mode the SCSI phase bits are latched at the end of a command and the latch is opened when the Interrupt Status Register (INSTREG) is read. In the unlatched mode, they indicate the phase of the SCSI bus when this register is read.



## SDIDREG – Bits 7:3 – RES – Reserved

#### SDIDREG – Bits 2:0 – DID 2:0 – Destination ID 2:0

The DID 2:0 bits are the encoded SCSI ID of the device on the SCSI bus which needs to be selected or reselected.

At power-up the state of these bits is undefined. The DID 2:0 bits are not affected by reset.

| DID2 | DID1 | DID0 | SCSI ID |
|------|------|------|---------|
| 1    | 1    | 1    | 7       |
| 1    | 1    | 0    | 6       |
| 1    | 0    | 1    | 5       |
| 1    | 0    | 0    | 4       |
| 0    | 1    | 1    | 3       |
| 0    | 1    | 0    | 2       |
| 0    | 0    | 1    | 1       |
| 0    | 0    | 0    | 0       |

## Interrupt Status Register (05H) Read



The Interrupt Status Register (INSTREG) will indicate the reason for the interrupt. This register is used with the Status Register (STATREG) and Internal State Register (ISREG) to determine the reason for the interrupt. Reading the INSTREG will clear all three registers. Therefore the Status Register (STATREG) and Internal State Register (ISREG) should be examined prior to reading the INSTREG.

#### **INSTREG – Bit 7 – SRST – SCSI Reset**

The SRST bit will be set if a SCSI Reset is detected and SCSI reset reporting is enabled via the DISR (bit 6) of Control Register One (CNTLREG1).

#### **INSTREG – Bit 6 – ICMD – Invalid Command**

The ICMD bit will be set if the device detects an illegal command code. This bit is also set if a command code is detected from a mode that is different from the mode the device is currently in. Once this bit is set, and invalid command interrupt will be generated.

#### **INSTREG – Bit 5 – DIS – Disconnected**

The DIS bit can be set in the Target or the Initiator mode when the device disconnects from the SCSI bus. In the Target mode this bit will be set if a Terminate or a Command Complete steps causes the device to disconnect from the SCSI bus. In the Initiator mode this bit will be set if the Target disconnects; while in Idle mode, this bit will be set if a selection or reselection timeout occurs.

#### **INSTREG – Bit 4 – SR – Service Request**

The SR bit can be set in the Target or the Initiator mode when another device on the SCSI bus has a service

request. In the Target mode this bit will be set when the Initiator asserts the ATN signal. In the Initiator mode this bit is set when a Command Steps Successfully Completed Command is issued.

#### **INSTREG – Bit 3 – SO – Successful Operation**

The SO bit can be set in the Target or the Initiator mode when an operation has successfully completed. In the Target mode this bit will be set when any Target or Idle state command is completed. In the Initiator mode this bit is set after a Target has been successfully selected, after a command has successfully completed and after an information transfer command when the Target requests a Message In phase.

#### **INSTREG – Bit 2 – RESEL – Reselected**

The RESEL bit is set at the end of the reselection phase indicating that the device has been reselected as an Initiator.

#### **INSTREG – Bit 1 – SELA – Selected with Attention**

The SELA bit is set at the end of the selection phase indicating that the device has been selected as a Target by the Initiator and that the ATN signal was active during the selection.

#### **INSTREG – Bit 0 – SEL – Selected**

The SEL bit is set at the end of the selection phase indicating that the device has been selected as a Target by the Initiator and that the ATN signal was inactive during the selection.

## SCSI Timeout Register (05H) Write

| SCSI Timeout Register<br>STIMREG |       |       |       |       |       |       | dress: 0<br>ype: Wr |   |
|----------------------------------|-------|-------|-------|-------|-------|-------|---------------------|---|
| 7                                | 6     | 5     | 4     | 3     | 2     | 1     | 0                   | _ |
| STIM7                            | STIM6 | STIM5 | STIM4 | STIM3 | STIM2 | STIM1 | STIM0               |   |
| х                                | х     | х     | х     | х     | х     | х     | х                   |   |

17348B-23

This register determines how long the Initiator (Target) will wait for a response to a Selection (Reselection) before timing out. It should be set to yield 250 ms to comply with ANSI standards for SCSI, but the maximum time out period may be calculated using the following formulas.

Note: A hardware reset will clear this register.

STIMREG – Bits 7:0 – STIM 7:0 – SCSI Timer 7:0

The value loaded in STIM 7:0 can be calculated as shown below:

STIM 7:0 =

[(SCSI Time Out) (Clock Frequency) / (8192 (Clock Factor))]

Example:

SCSI Time Out (in seconds): 250 ms. (Recommended by the ANSI Standard) =  $250 \times 10-3 \text{ s}$ .

Clock Frequency: 20 MHz. (assume) = 20 x 106 Hz.

Clock Factor: CLKF 2:0 from Clock Conversion Register (09H) = 5

STIM 7:0 = (250 x 10–3) X (20 x 106) / (8192 (5)) = 122 decimal

## Internal State Register (06H) Read





The Internal State Register (ISREG) tracks the progress of a sequence-type command. It is updated after each successful completion of an intermediate operation. If an error occurs, the host can read this register to determine the point where the command failed and take the necessary procedure for recovery. Reading the Interrupt Status Register (INSTREG) while an interrupt is pending will clear this register. A hard or soft reset will also zero this register.

#### ISREG - Bits 7:4 - RES - Reserved

## ISREG – Bit 3 – SOF – Synchronous Offset Flag

The SOF is reset when the Synchronous Offset Register (SOFREG) has reached its maximum value.

### Note:

The SOF bit is active Low.

ISREG – Bits 2:0 – IS 2:0 – Internal State 2:0

The IS 2:0 bits along with the Interrupt Status Register (INSTREG) indicates the status of the successfully completed intermediate operation. Refer to the Status Decode section for more details.

|                                  | without ATN Steps                  |                                                                                                                                                                                                                            |
|----------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                                                                                                                                                                |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                                                                                                                                                            |
| 0                                | 20                                 | Arbitration steps completed. Selection time-out occurred, then disconnected                                                                                                                                                |
| 4                                | 18                                 | Selection without ATN steps fully executed                                                                                                                                                                                 |
| 3                                | 18                                 | Sequence halted during command transfer due to premature phase change (Target)                                                                                                                                             |
| 2                                | 18                                 | Arbitration and selection completed; sequence halted because Target failed to assert command phase                                                                                                                         |
| Initiator Select                 | with ATN Steps                     |                                                                                                                                                                                                                            |
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                                                                                                                                                                |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                                                                                                                                                            |
| 0                                | 20                                 | Arbitration steps completed. Selection time-out occurred then disconnected                                                                                                                                                 |
| 4                                | 18                                 | Selection with ATN steps fully executed                                                                                                                                                                                    |
| 3                                | 18                                 | Sequence halted during command transfer due to premature phase change; some CDB bytes may not have been sent; check FIFO flags                                                                                             |
| 2                                | 18                                 | Message out completed; sent one message byte with ATN true, then released ATN; sequence halted because Target failed to assert command phase after message byte was sent                                                   |
| 0                                | 18                                 | Arbitration and selection completed; sequence halted because Target did not assert message out phase; ATN still driven by ESC                                                                                              |
| Initiator Select                 | with ATN3 Steps                    |                                                                                                                                                                                                                            |
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                                                                                                                                                                |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                                                                                                                                                            |
| 0                                | 20                                 | Arbitration steps completed. Selection time-out occurred then disconnected                                                                                                                                                 |
| 4                                | 18                                 | Selection with ATN3 steps fully executed                                                                                                                                                                                   |
| 3                                | 18                                 | Sequence halted during command transfer due to premature phase change;<br>some CDB bytes may not have been sent; check FIFO flags                                                                                          |
| 2                                | 18                                 | One, two, or three message bytes sent; sequence halted because Target failed to assert command phase after third message byte, or prematurely released message out phase; ATN released only if third message byte was sent |
| 0                                | 18                                 | Arbitration and selection completed; sequence halted because Target failed to assert message out phase; ATN still driven by ESC                                                                                            |
| Initiator Select                 | with ATN and Stop                  | Steps                                                                                                                                                                                                                      |
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                                                                                                                                                                |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                                                                                                                                                            |
| 0                                | 20                                 | Arbitration steps completed. Selection time-out occurred then disconnected                                                                                                                                                 |
| 0                                | 18                                 | Arbitration and selection completed; sequence halted because Target failed to assert message out phase; ATN still asserted by ESC                                                                                          |
|                                  |                                    | Message out completed; one message byte sent; ATN on                                                                                                                                                                       |

| Target Select w                  | ithout ATN Steps                   |                                                                                                                                                                                 |
|----------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                                                                                                                     |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                                                                                                                 |
| 2                                | 11                                 | Selected; received entire CDB; check group code valid bit                                                                                                                       |
| 1                                | 11                                 | Sequence halted in command phase due to parity error; some CDB bytes may<br>not have been received; check FIFO flags; Initiator asserted ATN in command<br>phase                |
| 2                                | 01                                 | Selected; received entire CDB; check group code valid bit                                                                                                                       |
| 1                                | 01                                 | Sequence halted in command phase because of parity error; some CDB bytes may not have been received; check FIFO flags                                                           |
| 0                                | 01                                 | Selected; loaded bus ID into FIFO; null-byte message loaded into FIFO                                                                                                           |
| Target Select w                  | ith ATN Steps, SC                  | SI-2 Bit NOT SET                                                                                                                                                                |
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                                                                                                                     |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                                                                                                                 |
| 2                                | 12                                 | Selection complete; received one message byte and entire CDB; Initiator as-<br>serted ATN during command phase                                                                  |
| 1                                | 12                                 | Halted in command phase; parity error and ATN true                                                                                                                              |
| 0                                | 12                                 | Selected with ATN; stored bus ID and one message byte; sequence halted be-<br>cause ATN remained true after first message byte                                                  |
| 2                                | 02                                 | Selection completed; received one message byte and the entire CDB                                                                                                               |
| 1                                | 02                                 | Sequence halted in command phase because of parity error; some CDB bytes not received; check group code valid bit and FIFO flags                                                |
| 0                                | 02                                 | Selected with ATN; stored bus ID and one message byte; sequence halted be-<br>cause of parity error or invalid ID message                                                       |
| Target Select w                  | ith ATN Steps, SC                  | SI-2 Bit SET                                                                                                                                                                    |
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                                                                                                                     |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                                                                                                                 |
| 6                                | 12                                 | Selection completed; received three message bytes and entire CDB. ATN is true                                                                                                   |
| 5                                | 12                                 | Halted in command phase; parity error and ATN true                                                                                                                              |
| 4                                | 12                                 | ATN remained true after third message byte                                                                                                                                      |
| 2                                | 12                                 | Selection completed; Initiator deasserts ATN after receipt of one message byte; entire CDB received. ATN asserted during command phase                                          |
| 1                                | 12                                 | Sequence halted during command phase because of parity error; one message byte received; some bytes of CDB not received; parity error and ATN true                              |
| 0                                | 12                                 | Selected with $\overline{\text{ATN}}$ ; stored bus ID and one message byte; sequence halted be-<br>cause of parity error or invalid ID message; $\overline{\text{ATN}}$ is true |
| 6                                | 02                                 | Selection completed; received three message bytes and the entire CDB                                                                                                            |
| 5                                | 02                                 | Received three message bytes then halted in command phase because of parity error; some CDB bytes not received; check group code valid bit and FIFO flags                       |
| 4                                | 02                                 | Parity error during second or third message byte                                                                                                                                |
| 2                                | 02                                 | Selection completed; Initiator deasserts ATN after receipt of one message byte; entire CDB received                                                                             |
| 1                                | 02                                 | Sequence halted during command phase because of parity error; one message byte received; some bytes of CDB not received; check FIFO flags and group code valid bit              |
| 0                                | 02                                 | Selected with $\overline{\text{ATN}}$ ; stored bus ID and one message byte; sequence halted because of parity error or invalid ID message                                       |

| Target Receive                   | Command Steps                      |                                                                                        |  |  |
|----------------------------------|------------------------------------|----------------------------------------------------------------------------------------|--|--|
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                            |  |  |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                        |  |  |
| 2                                | 18                                 | Received entire CDB; Initiator asserted ATN                                            |  |  |
| 1                                | 18                                 | Sequence halted during command transfer due to parity error; ATN asserted by Initiator |  |  |
| 2                                | 08                                 | Received entire CDB                                                                    |  |  |
| 1                                | 08                                 | Sequence halted during command transfer due to parity error; check FIFO flags          |  |  |
| Target Disconnect Steps          |                                    |                                                                                        |  |  |
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                            |  |  |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                        |  |  |
| 2                                | 28                                 | Disconnect steps fully executed; disconnected; bus is free                             |  |  |
| 1                                | 18                                 | Two message bytes sent; sequence halted because Initiator asserted ATN                 |  |  |
| 0                                | 18                                 | One message byte sent; sequence halted because Initiator asserted ATN                  |  |  |
| Target Termina                   | te Steps                           |                                                                                        |  |  |
| Internal State<br>Register (06H) | Interrupt Status<br>Register (05H) | Explanation                                                                            |  |  |
| Bits 2:0 (Hex)                   | Bits 7:0 (Hex)                     |                                                                                        |  |  |
| 2                                | 28                                 | Terminate steps fully executed; disconnected; bus is free                              |  |  |
| 1                                | 18                                 | Status and message bytes sent; sequence halted because Initiator asserted ATN          |  |  |
| 0                                | 18                                 | Status byte sent; sequence halted because Initiator asserted $\overline{\text{ATN}}$   |  |  |

## Synchronous Transfer Period Register (06H) Write



The Synchronous Transfer Period Register (STPREG) contains a 5-bit value indicating the number of clock cycles each byte will take to be transferred over the SCSI bus in synchronous mode. The minimum value allowed is 4. The STPREG defaults to 5 clocks/byte after a hard or soft reset.

#### STPREG – Bits 7:5 – RES – Reserved

#### STPREG – Bits 4:0 – STP 4:0 – Synchronous Transfer Period 4:0

The STP 4:0 bits are programmed to specify the synchronous transfer period or the number of clock cycles for each byte transfer in the synchronous mode. The minimum value for STP 4:0 is 4 clocks/byte. Missing table entries follow the binary code.

| STP4 | STP3 | STP2 | STP1 | STP0 | Clocks/<br>Byte |
|------|------|------|------|------|-----------------|
| 0    | 0    | 1    | 0    | 0    | 4               |
| 0    | 0    | 1    | 0    | 1    | 5               |
| 0    | 0    | 1    | 1    | 0    | 6               |
| 0    | 0    | 1    | 1    | 1    | 7               |
| •    | •    | •    | •    | •    | •               |
| •    | •    | •    | •    | •    | •               |
| 1    | 1    | 1    | 1    | 1    | 31              |
| 0    | 0    | 0    | 0    | 0    | 32              |
| 0    | 0    | 0    | 0    | 1    | 33              |
| 0    | 0    | 0    | 1    | 0    | 34              |
| 0    | 0    | 0    | 1    | 1    | 35              |

## Current FIFO/Internal State Register (07H) Read

Current FIFO/Internal State Register CFISREG



Address: 07H

17348B-26

This register has two fields, the Current FIFO field and the Internal State field.

### CFISREG - Bits 7:5 - IS 2:0 - Internal State 2:0

The Internal State Register (ISREG) tracks the progress of a sequence-type command.

The IS 2:0 bits are duplicated from the IS 2:0 field in the Internal State Register (ISREG) in the normal mode. If the device is in the test mode, (see CNTLREG1, bit 3) IS 0 is set to indicate that the offset value is non-zero. A non-zero value indicates that synchronous data

Synchronous Offset Register (07H) Write

transfer can continue. A zero value indicates that the synchronous offset count has been reached and no more data can be transferred until an acknowledge is received.

## CFISREG – Bits 4:0 – CF 4:0 – Current FIFO 4:0

The CF 4:0 bits are the binary coded value of the number of bytes in the FIFO. These bits should not be read when the device is transferring data since this count may not be stable.



The Synchronous Offset Register (SOFREG) controls REQ/ACK deassertion/assertion delay and stores a 4-bit count of the number of bytes that can be sent to (or received from) the SCSI bus during synchronous transfers without an ACK (or REQ). Bytes exceeding the threshold will be sent one byte at a time (asynchronously). That is, each byte will require an ACK/REQ handshake. To set up an asynchronous transfer, the SOFREG is set to zero. The SOFREG is set to zero after a hard or soft reset.

#### SOFREG - Bits 7:6 - RAD 1:0

These bits may be programmed to control the deassertion delay of the REQ and ACK signals during synchronous transfers. Deassertion delay is expressed as input clock cycles, and depends on the implementation of FASTCLK. (See CNTLREG3, bit 3)

SOFREG

Bits 5:4

00

01

10

11

Offset 3:0

transfer.

**Assertion Delay** 

Input CLK Cycles

Default - 0 cycles

1 1/2 cycles delay

1/2 cycle delay

1 cycle delay

The SO 3:0 bits are the binary coded value of the number of bytes that can be sent to (or received from) the

SCSI bus without an ACK (or REQ) signal. A zero value designates Asynchronous xfer, while a non-zero value

designates the number of bytes for synchronous

SOFREG - Bits 3:0 - SO 3:0 - Synchronous

**REQ/ACK** 

| SOFREG<br>Bits 7:6 | FASTCLK<br>Ctrl 3, Bit 3 | Deassertion Delay<br>REQ/ACK<br>Input CLK Cycles |
|--------------------|--------------------------|--------------------------------------------------|
| 00                 | 0                        | Default – 0 cycles                               |
| 01                 | 0                        | 1/2 cycle early                                  |
| 10                 | 0                        | 1 cycle delay                                    |
| 11                 | 0                        | 1/2 cycle delay                                  |
| 00                 | 1                        | Default – 0 cycles                               |
| 01                 | 1                        | 1/2 cycle delay                                  |
| 10                 | 1                        | 1 cycle delay                                    |
| 11                 | 1                        | 1 1/2 cycles delay                               |
|                    |                          |                                                  |

## SOFREG – Bits 5:4 – RAA 1:0

These bits may be programmed to control the assertion delay of the REQ and ACK signals during synchronous transfers. Unlike deassertion delay, assertion delay is independent of the FASTCLK setting.

## Control Register One (08H) Read/Write



The Control Register 1 (CNTLREG1) sets up the device with various operating parameters.

#### CNTLREG1 – Bit 7 – ETM – Extended Timing Mode

Enabling this feature will increase the minimum setup time for data being transmitted on the SCSI bus. This bit should only be set if the external cabling conditions produce SCSI timing violations. FASTCLK operation is unaffected by this feature.

#### CNTLREG1 – Bit 6 – DISR – Disable Interrupt on SCSI Reset

The DISR bit masks the reporting of the SCSI reset. When the DISR bit is set and a SCSI reset is asserted, the device will disconnect from the SCSI bus and remain idle without interrupting the host processor. When the DISR bit is reset and a SCSI reset is asserted the device will respond by interrupting the host processor. The DISR bit is reset to zero by a hard or soft reset.

## CNTLREG1 - Bit 5 - PTE - Parity Test Enable

The PTE bit is for test use only. When the PTE bit is set the parity on the output (SCSI or host processor) bus is forced to the value of the MSB (bit 7) of the output data from the internal FIFO. This allows parity errors to be created to test the hardware and software. The PTE bit is reset to zero by a hard or soft reset. This bit should not be set in normal operation.

#### CNTLREG1 – Bit 4 – PERE – Parity Error Reporting Enable

The PERE bit enables the checking and reporting of parity errors on incoming SCSI bytes during the information transfer phase. When the PERE bit set and bad parity is detected, the PE bit in the STATREG is will be set but an interrupt will not be generated. In the Initiator mode the ATN signal will also be asserted on the SCSI bus. When the PERE bit is reset and bad parity occurs it is not detected and no action is taken.

## CNTLREG1 - Bit 3 - STE - Self Test Enable

The STE bit is for test use only. When the STE bit is set the device is placed in a test mode which enables the device to access the test register at address 0AH. To reset this bit and to resume normal operation the device must be issued a hard or soft reset.

## **Clock Factor Register (09H) Write**

#### **Clock Factor Register** Address: 09H CLKFREG Type: Write 7 6 5 4 3 2 0 RES RES RES RES RES CLKF2 CLKF1 CLKF0 x x x х 0 1 0 x Clock Factor 2:0 Reserved Reserved Reserved Reserved Reserved

The Clock Factor Register (CLKFREG) must be set to indicate the input frequency range of the device. This value is crucial for controlling various timings to meet the SCSI specification. The value of bits CLKF 2:0 can be calculated by rounding off the quotient of (Input Clock Frequency in MHz)/(5 MHz). The device has a frequency range of 10 to 40 MHz.

#### CLKFREG – Bits 7:3 – RES – Reserved

#### CLKFREG – Bits 2:0 – CLKF 2:0 – Clock Factor 2:0

The CLKF 2:0 bits specify the binary coded value of the clock factor. The CLKF 2:0 bits will default to a value of 2 by a hard or soft reset.

| CLKF2 | CLKF1 | CLKF0 | Input Clock<br>Frequency in MHz |
|-------|-------|-------|---------------------------------|
| 0     | 1     | 0     | 10                              |
| 0     | 1     | 1     | 10.01 to 15                     |
| 1     | 0     | 0     | 15.01 to 20                     |
| 1     | 0     | 1     | 20.01 to 25                     |
| 1     | 1     | 0     | 25.01 to 30                     |
| 1     | 1     | 1     | 30.01 to 35                     |
| 0     | 0     | 0     | 35.01 to 40                     |

17348B-29

## CNTLREG1 – Bit 2:0 – CID 2:0 – Chip ID 2:0

The Chip ID 2:0 bits specify the binary coded value of the device ID on the SCSI bus. The device will arbitrate with this ID and will respond to Selection or Reselection to this ID. At power-up the state of these bit are undefined. These bits are not affected by hard or soft reset.

## Forced Test Mode Register (0AH) Write



The Forced Test Mode Register (FTMREG) is for test use only. The STE bit in the Control Register One (CNTLREG1) must be set for the FTMREG to operate.

#### FTMREG – Bits 7:3 – RES – Reserved

## FTMREG – Bit 2 – FHI – Forced High Impedance Mode

The FHI bit when set places all the output and bidirectional pins into a high impedance state. It is zeroed by a hardware or chip reset.

#### FTMREG – Bit 1 – FIM – Forced Initiator Mode

The FIM bit when set forces the ESC into the Initiator mode. As an Initiator, the device will drive SCSI data lines, and ACK or ATN (depending on the bus phase and

the command loaded in the Command Register). The ESC will remain in this mode for as long as BSY is asserted, or until a Reset SCSI Bus or Reset Device command occurs. During normal operation this bit must not be set.

## FTMREG – Bit 0 – FTM – Forced Target Mode

The FTM bit when set forces the ESC into the Target mode. As a Target, the device does not assert BSY; rather, it drives SCSI data lines, REQ, MSG, C/D or I/O (depending on the command loaded in the Command Register). The ESC will remain in this mode until a Disconnect Steps, Reset SCSI Bus, or Reset Device command occurs. During normal operation this bit must not be set.



The Control Register Two (CNTLREG2) sets up the device with various operating parameters.

## CNTLREG2 – Bit 7 – DAE – Data Alignment Enable

The DAE bit is used in the Initiator Synchronous Data-In phase only. When the DAE bit is set one byte is reserved at the bottom of the FIFO when the phase changes to the Synchronous Data-In phase. The contents of this byte will become the lower byte of the DMA word (16-bit) transferred to the memory, the upper byte being the first byte of the first word received from the SCSI bus.

#### Note:

If an interrupt is received for a misaligned boundary on a phase change to synchronous data the following recovery procedure may be followed. The host processor should copy the byte at the start address in the host memory to the Data Alignment Register 0FH (DALREG) and then issue an information transfer command. The first word the device will write to the memory (via DMA) will consists of the lower byte from the DALREG and the upper byte from the first byte received from the SCSI bus.

The DAE bit must be set before the phase changes to the Synchronous Data-In. The DAE bit is reset to zero by a hard or soft reset or by writing the DALREG when interrupted in the Synchronous Data-In phase.

### CNTLREG2 – Bit 6 – ENF – Enable Features

A software or hardware reset will clear this bit to its default value of '0'; a SCSI reset will leave this bit unaffected. When set to a value of '1', this bit activates the following product enhancements:

- The Current Transfer Count Register High (0EH) will be enabled, extending the transfer counter from 16 to 24 bits to allow for larger transfers.
- Following a chip or power on reset, up until the point where the Current Transfer Count Register High (0EH) is loaded with a value, it is possible to read the part-unique ID from this register.
- The SCSI phase will be latched at the completion of each command by bits 2:0 in the Status Register (STATREG). When this bit is '0', the Status Register (STATREG) will reflect real-time SCSI phases.
- 4) The enable signal for the differential drivers may be delayed to avoid bus contention on the SCSI differential lines when the direction for I/O is switching. When the SCSI bus changes direction from input to output, the output drivers are not asserted for two clock cycles to avoid bus contention. When the bus changes from output to input, SDC7:0 are given time to switch direction before the SCSI drivers are asserted.

## CNTLREG2 - Bit 5 - SBO - Select Byte Order

The SBO bit is used only when the BUSMD 1:0 = 10 to enable or disable the byte control on the DMA interface. When SBO is set and the BUSMD 1:0 = 10, the byte control inputs BHE and AS0 control the byte positions. When SBO is reset the byte control inputs BHE and AS0 are ignored.

#### CNTLREG2 – Bit 4 – TSDR – Tri-State DMA Request

The TSDR bit when set sends the DREQ output signal to high impedance state and the device ignores all activity on the DMA request (DREQ) input. This is useful for wiring-OR several devices that share a common DMA request line. When the TSDR bit is reset the DREQ output is driven to TTL levels.

#### CNTLREG2 – Bit 3 – S2FE – SCSI-2 Features Enable

The S2FE bit allows the device to recognize two SCSI-2 features: the extended message feature and the Group 2 command recognition. (These features can also be controlled independently by bits 6:5 in CNTLREG3).

Extended Message Feature: When the S2FE bit is set and the device is selected with attention, the device will monitor the ATN signal at the end of the first message byte. If the ATN signal is active, the device will request two more message bytes before switching to the command phase. If the ATN signal is inactive the device will switch to the Command phase. When the S2FE bit is reset as a Target the device will request a single message byte. As an Initiator, the device will abort the selection sequence if the Target does not switch to the Command phase after receiving a single message byte.

Group 2 Command Recognition: When the S2FE bit is set, the GCV (Group Code Valid) bit in the STATREG (04H) is set, allowing the Group 2 commands to be recognized as 10 byte commands. When the S2FE bit is reset, the GCV bit in the STATREG is not set, and the device will interpret the Group 2 commands as reserved commands and will request 6 byte commands.

#### CNTLREG2 – Bit 2 – ACDPE – Abort on Command/ Data Parity Error

The ACDPE bit when set allows the device to abort a command or data transfer when a parity error is detected. When the ACDPE bit is reset parity error is ignored.

#### CNTLREG2 – Bit 1 – PGRP – Pass Through/Generate Register Parity

The PGRP bit, when set, allows parity from DMAP1–0 to pass during register writes to the FIFO. Enabling this bit also causes parity checking as data is unloaded from the FIFO to the SCSI bus.

When this bit is reset to zero, parity is generated for register writes to the FIFO, however no additional checking will be done as FIFO data is unloaded to the SCSI bus unless the PGDP bit is set.

#### CNTLREG2 – Bit 0 – PGDP – Pass Through/Generate Data Parity

The PGDP bit, when set, allows parity from DMAP1–0 to pass during DMA writes to the FIFO. Parity checking will also be performed as data is unloaded from the FIFO to the SCSI bus.

When this bit is reset to zero, parity is generated during DMA Writes to the FIFO, however no additional checking will be done as FIFO data is unloaded, unless the PGRP bit is set.

## Control Register Three (0CH) Read/Write



#### CNTLREG3 – Bit 7 – ADIDCHK – Additional ID Check

Enables additional check on ID message during businitiated Select or Reselect with ATN. The ESC will check bits 7, **and** bits 5:3 in the first byte of the ID message during Selection of Reselection. An interrupt will be generated if bit 7 is '0', or if bits 5, 4, or 3 are '1'.

#### CNTLREG3 – Bit 6 – QTAG – QTAG Control

This bit controls the Queue Tag feature in the ESC. When enabled, the ESC is capable of receiving 3-byte messages during bus-initiated Select/Reselect with  $\overline{\text{ATN}}$ . (Bit 3, Control Register Two also enables this feature). The 3-byte message consists of one byte Identify Message and two bytes of Queue Tag message. The ESC will check the second byte for values of 20h, 21h, and 22h. If this condition is not satisfied, the sequence halts and the ESC generates an interrupt.

When the QTAG feature is not enabled, the ESC halts the Selected with ATN sequence following the receipt of one ID message byte if ATN is still true.

#### CNTLREG3 – Bit 5 – G2CB – Group 2 Command Block

When this bit is set, the ESC is capable of recognizing 10-byte Group 2 Commands as valid CDBs (Command Descriptor Blocks). (This feature is also controlled by bit 3 of CNTLREG2). When this feature is enabled, the Target receives 10 bytes of Group 2 commands, and sets the group code valid bit (bit 3) in Status Register (STATREG). When this feature is disabled, the Target receives only 6 bytes of command code, and does not set bit 3 in register (04H).

This bit may be programmed in conjunction with bit 6 (described above) to send 1 or 3 byte messages with 6 or 10 byte CDBs. The following table illustrates the transmission options:

## CNTLREG3 - Bit 4 - FASTSCSI - Fast SCSI

#### CNTLREG3 – Bit 3 – FASTCLK – Fast SCSI Clocking

These bits configure the ESC's state machine to support both Fast SCSI timings and SCSI-1 timings. These bits will affect the SCSI transfer rate, and must be considered in conjunction with the ESC's clock frequency and mode of operation.

| CNTLREG3<br>Bit 6<br>QTAG | CNTLREG3<br>Bit 5<br>G2CB | CNTLREG2<br>Bit 3<br>S2FE | Enabled<br>Features               |
|---------------------------|---------------------------|---------------------------|-----------------------------------|
|                           | —                         | 1                         | 10-byte CDB,<br>3-byte<br>message |
| 1                         | 0                         | 0                         | 3-byte<br>message                 |
| 0                         | 1                         | 0                         | 10-byte CDB                       |
| 1                         | 1                         | 0                         | 10-byte CDB,<br>3-byte<br>message |
| 0                         | 0                         | 0                         | Features disabled                 |

— = don't care

| CNTLREG3<br>FASTSCSI<br>Bit 4 | CNTLREG3<br>FASTCLK<br>Bit 3 | Clock<br>Frequency | Mode of<br>Operation            |
|-------------------------------|------------------------------|--------------------|---------------------------------|
| 1                             | 1                            | 25–40 MHz          | 10 MBytes/<br>sec,<br>Fast SCSI |
| 0                             |                              |                    | 5 MBytes/sec,<br>SCSI-1         |
| -                             | 0                            | < = 25 MHz         | 5 MBytes/sec,<br>SCSI-1         |

— = don't care

#### CNTLREG3 – Bit 2 – LBTM – Last Byte Transfer Mode

The LBTM bit specifies how the last byte in an odd byte transfer is handled during 16-bit DMA transfers (modes 1, 2, 3). This mode is not used if byte control is selected via BUSMD 1:0 = 10 and SBO (Select Byte Order) bit in the CNTLREG2 is set to '1'. This mode has no affect during 8-bit DMA transfers (mode 0) and on transfers on the SCSI bus.

When the LBTM bit is set the DREQ signal will not be asserted for the last byte, instead the host will read or write the last byte from or to the FIFO. When the LBTM bit is reset the DREQ signal will be asserted for the last byte and the following 16-bit DMA transfer will contain the last byte on the lower bus. While the upper bus (DMA 15:8/DMAP 1) will be all ones.

The LBTM bit is reset by hard or soft reset.

#### CNTLREG3 - Bit 1 - MDM - Modify DMA Mode

The MDM bit is used to modify the timing of the DACK signal with respect to the DMARD and DMAWR signals. The MDM bit is used in conjunction with the Burst Size 8 (BS8) bit in the CNTLREG3. Both bits have to be set for proper operation.

When the MDM bit is set and the device is in a DMA read or write mode the DACK signal will remain asserted while the data is strobed by the DMARD or DMAWR signals. In the DMA read mode when BUSMD 1:0 = 11 the DACK signal will toggle for every DMA read.

When the MDM bit is reset and the device is in a DMA read or write mode the DACK signal will toggle every time the data is strobed by the DMARD or DMAWR signals.

## CNTLREG3 - Bit 0 - BS8 - Burst Size 8

The BS8 bit is used to modify the timing of the DREQ signal with respect to the DMARD and DMAWR signals.

The BS8 bit is used in conjunction with the Modify DMA Mode (MDM) bit in the CNTLREG3. Both bits have to be set for proper operation.

When the BS8 bit is set the device delays the assertion of the DREQ signal until 8 bytes or 4 words transfer is possible.

When the BS8 bit is set and the device is in a DMA write mode the DREQ signal will be asserted only when 8 byte locations are available for writing. In the DMA read mode the DREQ signal will go active under the following circumstances:

At the end of a transfer,

- In the Target mode,
  - when the transfer is complete
  - or
  - when the ATN signal is active
- In the Initiator mode,
  - when the Current Transfer Register (CTCREG) is decremented to zero
  - or
  - after any phase change

In the middle of a transfer

- In the Initiator mode,
  - when the last 8 bytes of the FIFO are full
  - during Synchronous Data-In transfer when the Event Transfer Count Register is greater than 7 and the last 8 bytes of the FIFO are full.

When the BS8 bit is reset and the device is in a DMA read or write mode the DREQ signal will toggle every time the data is strobed by the DMARD or DMAWR signals.

Using (Bit 0 (BS8) and Bit 1 (MDM) of Control Register Three (CNTLREG3), one can enable the different combination modes shown in the table below.

| (MDM)<br>Bit 1 | (BS8)<br>Bit 0 | Function          | Maximum<br>Synchronous<br>Offset |
|----------------|----------------|-------------------|----------------------------------|
| 0              | 0              | Normal DMA Mode   | 15                               |
| 0              | 1              | Burst Size 8 Mode | 7                                |
| 1              | 0              | Reserved          | -                                |
| 1              | 1              | Modified DMA Mode | 7                                |

**Control Register Four (0DH)** 



This register is used to control several AMD proprietary features implemented in the Am53CF94/96. At power up, this register will show a '0' value on all bits except bit 4.

## CNTLREG4 - Bit 7:6 - GE1:0 - GLITCH EATER

The GLITCH EATER circuitry has been implemented on all SCSI input lines and are controlled by bits 7and 6. The valid signal window may be adjusted by setting the bits in the combinations listed below.

| CNTLREG4<br>Bit 7<br>GE1 | CNTLREG4<br>Bit 6<br>GE0 | Single-<br>ended | Differential |
|--------------------------|--------------------------|------------------|--------------|
| 0                        | 0                        | 12 ns            | 0 ns         |
| 1                        | 0                        | 25 ns            | 25 ns        |
| 0                        | 1                        | 35 ns            | 35 ns        |
| 1                        | 1                        | 0 ns             | 12 ns        |

#### CNTLREG4 – Bit 5 – PWD – Power-Down Feature

Setting this bit to '1' will enable AMD's exclusive powerdown feature. This will turn off the input buffers on all the SCSI bus signal lines to reduce power consumption during the chip's sleep mode.

## CNTLREG4 - Bit 4 - RES

This bit is reserved for internal use.

#### CNTLREG4 – Bit 3 (Read Only) – RES

This bit is reserved for internal use.

## CNTLREG4 – Bit 3 (Write Only) – RAE – Active Negation Control

## CNTLREG4 – Bit 2 – RADE – Active Negation Control

Bits 2 and 3 control the Active Negation Drivers which may be enabled on REQ, ACK, or DATA lines. The following table shows the programming options for this feature:

| CNTLREG4<br>Bit 3<br>RAE | CNTLREG4<br>Bit 2<br>RADE | Function Selected                      |
|--------------------------|---------------------------|----------------------------------------|
| 0                        | 0                         | Active Negation<br>Disabled            |
| 1                        | 0                         | Active Negation on<br>REQ and ACK only |
|                          | 1                         | Active Negation on REQ, ACK and DATA   |

— = don't care

#### CNTLREG4 - Bit 1 - RES

This bit is reserved for internal use.

#### CNTLREG4 - Bit 0 - NU - Not Used

The NCR53CF94/96 uses this bit to control back-toback transfers. This bit may be read or written but is not used by the Am53CF94/96. Back-to-Back transfers are always enabled.

## Data Alignment Register (0FH) Write

| Data Alignment Register<br>DALREG |     |     |     |     |     |     | ss: OF I<br>be: Writ |  |
|-----------------------------------|-----|-----|-----|-----|-----|-----|----------------------|--|
| 7                                 | 6   | 5   | 4   | 3   | 2   | 1   | 0                    |  |
| DA7                               | DA6 | DA5 | DA4 | DA3 | DA2 | DA1 | DA0                  |  |
| 0                                 | 0   | 0   | 0   | 0   | 0   | 0   | 0                    |  |
|                                   |     |     |     |     |     |     |                      |  |

17348B-34

The Data Alignment Register (DALREG) is used if the first byte of a 16-bit DMA transfer from the SCSI bus to the host processor is misaligned. Prior to issuing an information transfer command, the host processor must set the Data Alignment Enable (DAE) bit in Control Register Two (CNTLREG2).

This register may be loaded immediately following the phase change to Synchronous Data In. This byte will become the LSB of the first word transmitted from the FIFO to the DMA controller. The MSB will be comprised of the first byte received over the SCSI bus. Together, these bytes constitute the first 16-bit word transferred to memory.

#### DALREG - Bits 7:0 - DA 7:0 - Data Alignment 7:0

## Part-Unique ID Register (0EH) Read Only

This register extends the transfer counter from 16 to 24 bits and is only enabled when the ENF bit is set (bit 6, Control Register Two). The descriptions accompanying the Start Transfer Count Registers and the Current Count Registers should be referenced for more information regarding the transfer counter.

This register is also used to store the part-unique ID code for the Am53CF94/96. This information may be accessed when all of the following are true:

- 1) A value has not been loaded into this register
- 2) A DMA NOP command has been issued (code 80h)
- 3) Bit 6 in Control Register Two is set (ENF bit)
- 4) A power up or chip reset has taken place

When the above conditions are satisfied, the following bit descriptions apply:

|               | ID |
|---------------|----|
| Am53CF94, 3 V | 12 |
| Am53CF94, 5 V | 12 |

The device commands can be broadly divided into two categories, DMA commands and non-DMA commands. DMA commands are those which cause data movement between the host memory and the SCSI bus while non-

DMA commands are those that cause data movement between the device FIFO and the SCSI bus. The MSB of the command byte differentiate the DMA from the non-DMA commands.

|                                  | Command Code<br>(Hex.)<br>Non-<br>DMA DMA<br>Mode Mode |          |                                | Command Cod<br>(Hex.) |             |
|----------------------------------|--------------------------------------------------------|----------|--------------------------------|-----------------------|-------------|
| Command                          |                                                        |          | Command                        | Non-<br>DMA<br>Mode   | DMA<br>Mode |
| Initiator Commands               |                                                        |          | Idle State Commands            |                       |             |
| Information Transfer             | 10                                                     | 90       | Reselect Steps                 | 40                    | C0          |
| Initiator Command Complete Steps | 11                                                     | 91       | Select without ATN Steps       | 41                    | C1          |
| Message Accepted                 | 12                                                     | _        | Select with ATN Steps          | 42                    | C2          |
| Transfer Pad Bytes               | 18                                                     | 98       | Select with ATN and Stop Steps | 43                    | C3          |
| Set ATN                          | 1A                                                     | _        | Enable Selection/Reselection   | 44                    | C4          |
| Reset ATN                        | 1B                                                     | _        | Disable Selection/Reselection  | 45                    | C5          |
|                                  |                                                        |          | Select With ATN3 Steps         | 46                    | C6          |
| Target Commands<br>Send Message  | 20                                                     | A0       | Reselect with ATN3 Steps       | 47                    | C7          |
| Send Message<br>Send Status      | 20                                                     | AU<br>A1 | General Commands               |                       |             |
| Send Data                        | 21                                                     | A2       | No Operation                   | 00                    | 80          |
| Disconnect Steps                 | 22                                                     | A3       | Clear FIFO                     | 01                    | 81          |
| Terminate Steps                  | 23                                                     | A4       | Reset Device                   | 02                    | 82          |
| Target Command Complete Steps    | 25                                                     | A5       | Reset SCSI bus                 | 03                    | 83          |
| Disconnect                       | 27                                                     | A7       |                                |                       |             |
| Receive Message                  | 28                                                     | A8       |                                |                       |             |
| Receive Command Steps            | 29                                                     | A9       |                                |                       |             |
| Receive Data                     | 28<br>2A                                               | AA       |                                |                       |             |
| Receive Command Steps            | 2B                                                     | AB       |                                |                       |             |
| DMA Stop Command                 | 04                                                     | 84       |                                |                       |             |

05

85

Access FIFO Command

# COMMAND DESCRIPTION

### Initiator Commands

Initiator commands are executed by the device when it is in the Initiator mode. If the device is not in the Initiator mode and an Initiator command is received the device will ignore the command, generate an Invalid Command interrupt and clear the Command Register (CMDREG).

Should the Target disconnect from the SCSI bus by deasserting the BSY signal line while the ESC (Initiator) is waiting for the Target to assert  $\overline{REQ}$ , a Disconnected Interrupt will be issued 1.5 to 3.5 clock cycles following BSY going false.

Upon receipt of the last byte during Msg In phase, ACK will remain asserted to prevent the Target from issuing any additional bytes, while the Initiator decides to accept/reject the message. If non-DMA commands are used, the last byte signals the FIFO is empty. If DMA commands are used, the transfer counter signals the last byte.

If parity checking is enabled in the Initiator mode and an error is detected,  $\overline{\text{ATN}}$  will be asserted for the erroneous byte before deasserting  $\overline{\text{ACK}}$ . An exception to this is following a phase change to Synchronous Data In.

To program Synchronous Transfer, the Synchronous Offset Register (SOFREG) must be set to a non-zero value. While in this mode, if the phase changes to Data In, the DMA interface is disabled, and parity generation is delayed. The Data In phase will latch the FIFO flags to indicate the number of bytes in the FIFO, clear the FIFO, load the FIFO with the first byte of Data In, generate an interrupt, and continue to load the FIFO with incoming bytes up to the synchronous offset.

#### Information Transfer Command (Command Code 10H/90H)

The Information Transfer command is used to transfer information bytes over the SCSI bus. This command may be issued during any SCSI Information Transfer phase. Synchronous data transmission requires use of the DMA mode.

The device will continue to transfer information until it is terminated by any one of the following conditions:

- The Target changes the SCSI bus phase before the expected number of bytes are transferred. The device clears the Command Register (CMDREG), and generates a service interrupt when the Target asserts REQ.
- Transfer is successfully complete. If the phase is Message Out, the device deasserts ATN before asserting ACK for the last byte of the message. When the Target asserts REQ, a service interrupt is generated.
- In the Message In phase when the device receives the last byte. The device keeps the ACK signal asserted and generates a Successful Operation interrupt.

During synchronous data Transfers the Target may send up to the maximum synchronous threshold number of REQ pulses to the Initiator. If it is the Synchronous Data-In phase then the Target sends the data and the REQ pulses. These bytes are stored by the Initiator in the FIFO as they are received.

Information Transfer Command, when issued during the following SCSI phases and terminated in synchronous data phases, is handled as described below:

- Message In/Status Phase When a phase change to Synchronous Data-In or Synchronous Data-Out is detected by the device, the Command Register (CMDREG) is cleared and the DMA interface is disabled to disallow any transfer of data phase bytes. If the phase change is to Synchronous Data-In and bad parity is detected on the data bytes coming in, it is not reported since the Status Register (STATREG) will report the status of the command just completed. The parity error flag and the ATN signal will be asserted when the Transfer Information command begins execution.
- Message Out/Command Phase When a phase change to Synchronous Data-In or Synchronous Data-Out is detected by the device, the Command Register (CMDREG) is cleared and the DMA interface is disabled to disallow any transfer of data phase bytes. If the phase change is to Synchronous Data-In and bad parity is detected on the data bytes coming in, it is not reported since the Status Register (STATREG) will report the status of the command just completed. The parity error flag and the ATN signal will be asserted when the Transfer Information command begins execution. The FIFO Register (FFREG) will be latched and will remain in that condition until the next command begins execution. The value in the FFREG indicates the number of bytes in the FIFO when the phase changed to Synchronous Data-In. These bytes are cleared from the FIFO, which now contains only the incoming data bytes.
- In the Synchronous Data-Out phase, the threshold counter is incremented as REQ pulses are received. The transfer is completed when the FIFO is empty and the Current Transfer Count Register (CTCREG) is zero. The threshold counter will not be zero.
- In the Synchronous Data-In phase, the Current Transfer Count Register (CTCREG) is decremented as bytes are read from the FIFO rather than being decremented when the bytes are being written to the FIFO. The transfer is completed when Current Transfer Count Register (CTCREG) is zero but the FIFO may not be empty.

#### Initiator Command Complete Steps (Command Code 11H/91H)

The Initiator Command Complete Steps command is normally issued when the SCSI bus is in the Status In phase. One Status byte followed by one Message byte is transferred if this command completes normally. After receiving the message byte the device will keep the ACK signal asserted to allow the Initiator to examine the message and assert the ATN signal if it is unacceptable. The command terminates early if the Target does not switch to the Message In phase or if the Target disconnects from the SCSI bus.

#### Message Accepted Command (Command Code 12H)

The Message Accepted Command is used to release the  $\overline{ACK}$  signal. This command is normally used to complete a Message In handshake. Upon execution of this command the device generates a service request interrupt after  $\overline{REQ}$  is asserted by the Target.

After the device has received the last byte of message, it keeps the ACK signal asserted. This allows the device to either accept or reject the message. To accept the message, Message Accepted Command is issued. To reject the message the ATN signal must be asserted (with the help of the Set ATN Command) before issuing the Message Accepted Command. In either case the Message Accepted Command has to be issued to release the ACK signal.

# Transfer Pad Bytes Command (Command Code 18H/98H)

The Transfer Pad Bytes Command is used to recover from an error condition. This command is similar to the Information Transfer Command, only the information bytes consists of null data. It is used when the Target expects more data bytes than the Initiator has to send. It is also used when the Initiator receives more information than expected from the Target.

When sending data to the SCSI bus, the FIFO is loaded with null bytes which are sent out to the SCSI bus. Although an actual DMA request is not made, DMA must be enabled when pad bytes are transmitted since the ESC uses Current Transfer Count Register (CTCREG) to terminate transmission.

When receiving data from the SCSI bus, the device will receive the pad bytes and place them on the top of the FIFO and unload them from the bottom of the FIFO.

This command terminates under the same conditions as the Information Transfer Command, but the device does not keep the ACK signal asserted during the last byte of the Message In phase. Should this command terminate prematurely due to a disconnect or a phase change, (before the Current Transfer Count Register (CTCREG) decrements to zero), the FIFO may contain residual pad bytes.

### Set ATN Command (Command Code 1AH)

The Set ATN Command is used to drive the ATN signal active on the SCSI bus. An interrupt is not generated at

the end of this command. The  $\overline{\text{ATN}}$  signal is deasserted before asserting the  $\overline{\text{ACK}}$  signal during the last byte of the Message Out phase.

#### Note:

The ATN signal is asserted by the device without this command in the following cases:

- If any select with ATN command is issued and the arbitration is won.
- An Initiator needs the Target's attention to send a message. The <u>ATN</u> signal is asserted before deasserting the <u>ACK</u> signal.

#### Reset ATN Command (Command Code 1BH)

The Reset ATN Command is used to deassert the ATN signal on the SCSI bus. An interrupt is not generated at the end of this command. This command is used only when interfacing with devices that do not support the Common Command Set (CCS). These older devices do not deassert their ATN signal automatically on the last byte of the Message Out phase. This device does deassert its ATN signal automatically on the last byte of the Message Out phase.

## **Target Commands**

Target commands are executed by the device when it is in the Target mode. If the device is not in the Target mode and a Target command is received the device will ignore the command, generate an Invalid Command interrupt and clear the Command Register (CMDREG).

A SCSI bus reset during any Target command will cause the device to abort the command sequence, flag a SCSI bus reset interrupt (if the interrupt is enabled) and disconnect from the SCSI bus.

Normal or successful completion of a Target command will cause a <u>Successful</u> Operation interrupt to be flagged. If the <u>ATN</u> signal is asserted during a Target command sequence the Service Request bit is asserted in the Interrupt Status Register (INSTREG). If the <u>ATN</u> signal is asserted when the device is in an Idle state a Service Request interrupt will be generated, the <u>Successful</u> Operation bit in the Interrupt Status Register (INSTREG) will be reset and the Command Register (CMDREG) cleared.

#### Send Message Command (Command Code 20H/A0H)

The Send Message Command is used by the Target to inform the Initiator to receive a message. The SCSI bus phase lines are set to the Message In Phase and message bytes are transferred from the device FIFO to the buffer memory.

#### Send Status Command (Command Code 21H/A1H)

The Send Status Command is used by the Target to inform the Initiator to receive status information. The SCSI bus phase lines are set to the Status Phase and status bytes are transferred from the Target device to the Initiator device.

#### Send Data Command (Command Code 22H/A2H)

The Send Data Command is used by the Target to inform the Initiator to receive data bytes. The SCSI bus phase lines are set to the Data-In Phase and data bytes are transferred from the Target device to the Initiator device.

#### Disconnect Steps Command (Command Code 23H/A3H)

The Disconnect Steps Command is used by the Target to disconnect from the SCSI bus. This command is executed in two steps. In the Message In phase, the Target sends two bytes of the Save Data Pointers commands. Following transmission, the Target disconnects from the SCSI bus. Successful Operation and Disconnected bits are set in the Interrupt Status Register (INSTREG) upon command completion. If ATN signal is asserted by the Initiator then Successful Operation and Service Request bits are set in the INSTREG, the Command Register (CMDREG) is cleared and Disconnect Steps Command terminates without disconnecting.

#### Terminate Steps Command (Command Code 24H/A4H)

The Terminate Steps Command is used by the Target to disconnect from the SCSI bus. This command is executed in three steps. While in Status phase, the Target first sends a 1 byte status message. Following the Status phase the Target moves to the Message In phase and sends another 1 byte message. Lastly, the Target disconnects from the SCSI bus. The Disconnected bit is set in the Interrupt Status Register (INSTREG) upon command completion. If ATN signal is asserted by the Initiator, then Successful Operation and Service Request bits are set in the INSTREG, an interrupt is generated and the Command Register (CMDREG) is cleared and Terminate Steps Command terminates without disconnecting.

# Target Command Complete Steps Command (Command Code 25H/A5H)

The Target Command Complete Steps Command is used by the Target to inform the Initiator of a linked command completion. This command consists of two steps. In the first step, the Target sends one status byte to the Initiator in the Status Phase. The Target then sends one message byte to the Initiator in the Message In Phase. The Successful Operation bit is set in the Interrupt Status Register (INSTREG) upon command completion. If ATN signal is asserted by the Initiator then Successful Operation and Service Request bits are set in the INSTREG, the Command Register (CMDREG) is cleared and Target Command Complete Steps Command terminates prematurely.

#### Disconnect Command (Command Code 27H/A7H)

The Disconnect Command is used by the Target to disconnect from the SCSI bus. All SCSI bus signals except RSTC are released and the device returns to the Disconnected state. The RSTC signal is driven active for about 25 micro seconds (depending on clock frequency and clock factor). Interrupt is not generated to the microprocessor.

# Receive Message Steps Command (Command Code 28H/A8H)

The Receive Message Steps Command is used by the Target to request message bytes from the Initiator. The Target receives the message bytes from the Initiator while the SCSI bus is in the Message Out Phase. The Successful Operation bit is set in the Interrupt Status Register (INSTREG) upon command completion. If ATN signal is asserted by the Initiator then Successful Operation and Service Request bits are set in the IN-STREG, the Command Register (CMDREG) is cleared, but if a parity error is detected, the device ignores the received message bytes until ATN signal is deasserted, the Successful Operation bit is set in the INSTREG, and the CMDREG is cleared.

#### Receive Commands Command (Command Code 29H/A9H)

The Receive Commands Command is used by the Target to request command bytes from the Initiator. The Target receives the command bytes from the Initiator while the SCSI bus is in the Command Phase. The Successful Operation bit is set in the Interrupt Status Register (INSTREG) upon command completion. If ATN signal is asserted by the Initiator then Successful Operation and Service Request bits are set in the INSTREG, the Command Register (CMDREG) is cleared and the command terminates prematurely. If a parity error is detected, the device continues to receive command bytes until the transfer is complete. However, if the Abort on Command Data/Parity Error (ACDPE) bit in Control Register Two (CNTLREG2) bit is set, the command is terminated immediately. The Parity Error (PE) bit in the Status Register (STATREG) is set and CMDREG is cleared.

#### Receive Data Command (Command Code 2AH/AAH)

The Receive Data Command is used by the Target to request data bytes from the Initiator. During this command the Target receives the data bytes from the Initiator while the SCSI bus is in the Data-Out Phase. The Successful Operation bit is set in the Interrupt Status Register (INSTREG) upon command completion. If ATN signal is asserted by the Initiator then Successful Operation and Service Request bits are set in the INSTREG, the Command Register (CMDREG) is cleared and the command terminates prematurely. If a parity error is detected, the device continues to receive data bytes until the transfer is complete (Abort on Command/Data Parity Error (ACDPE) bit in Control Register Two (CNTLREG2) is reset). If the ACDPE bit is set, the command is terminated immediately. The Parity Error (PE) bit in the Status Register (STATREG) is set and CMDREG is cleared.

# Receive Command Steps Command (Command Code 2BH/ABH)

The Receive Command Steps Command is used by the Target to request command information bytes from the Initiator. During this command the Target receives the command information bytes from the Initiator while the SCSI bus is in the Command Phase.

The Target device determines the command block length from the first byte. If an unknown length is received, the Start Transfer Count Register (STCREG) is loaded with five and the Group Code Valid (GCV) bit in the Status Register (STATREG) is reset. If a valid length is received, the STCREG is loaded with the appropriate value and the GCV bit in the STATREG is set. If ATN signal is asserted by the Initiator then the Service Request bit is set in the Interrupt Status Register (INSTREG), and the Command Register (CMDREG) is cleared. If a parity error is detected, the command is terminated prematurely and the CMDREG is cleared.

#### DMA Stop Command (Command Code 04H/84H)

The DMA Stop Command is used by the Target to allow the microprocessor to discontinue data transfers due to a lack of activity on the DMA channel. This command is executed from the top of the command queue. If there is a queued command waiting execution, it will be overwritten and the Illegal Operation Error (IOE) bit in the Status Register (STATREG) will be set. This command is cleared from the command queue once it is decoded.

Caution must be exercised when using this command. The following conditions must be true:

- The DMA Stop Command can be used only during DMA Target Send Data Command or DMA Target Receive Data Command execution. In both cases the DMA controller and the ESC must be in the idle state.
- During a DMA Target Send Data Command: the FIFO is empty or the Current FIFO (CF 4:0) bits in the Current FIFO/Internal State Register (CFISREG) are zero.
- During a DMA Synchronous Target Receive Data Command: the Current Transfer Count Register (CTCREG) is zero, (indicated by the Count to Zero (CTZ) bit of the Status Register (STATREG)), or the Synchronous Offset Register (SOFREG) has reached its maximum value (indicated by the Synchronous Offset Flag (SOF) bit of the Internal State Register (ISREG)).
- During a DMA Asynchronous Target Receive Data Command: the FIFO is full (CF 4:0 set to '1' in the Current FIFO/Internal State Register (CFISREG)), or Current Transfer Count Register (CTCREG) is zero (indicated by the Count to Zero (CTZ) bit of the Status Register (STATREG)).

When conditions are satisfied, the ESC halts, asserts DREQ, and then waits for the DMA channel. If the ESC halted during Synchronous Transfer, the ACK pulses not received from the SCSI bus remain outstanding.

Upon receipt of the DMA Stop Command, the ESC resets the DMA interface and DREQ pin, then terminates the command in progress. Ongoing SCSI sequences are completed as follows:

- Synch Data Send: completes when CTZ bit in Status Register is '1'.
- Synch Data Receive: when all outstanding ACKs received, command completes
- Asynchronous Data Send: immediately completes
- Asynchronous Data Receive: immediately completes. Remaining data in FIFO should be removed by microprocessor.

#### Access FIFO Command (Command Code 05H/85H)

The host may issue the Access FIFO command following a Target Abort DMA or abort due to parity error. This command will give the DMA controller access to the data remaining in the FIFO. The following shall be true depending on the status of the DAE bit in CNTRLREG2:

#### DAE=1:

DREQ will be asserted if the FIFO has two or more bytes of data, and will deassert if the FIFO contains one or zero bytes of data.

#### DAE=0:

DREQ will be asserted if the FIFO is not empty, and will deassert when the FIFO is empty.

While DREQ is asserted, the DMA controller may read the data. This command is supported only in normal DMA mode.

#### **Idle State Commands**

The Idle State Commands can be issued to the device only when the device is disconnected from the SCSI bus. If these commands are issued to the device when it is logically connected to the SCSI bus, the commands are ignored, and the device will generate an Invalid Command interrupt and clear the Command Register (CMDREG).

#### Reselect Steps Command (Command Code 40H/C0H)

The Reselect Steps Command is used by the Target device to reselect an Initiator device. When this command is issued the device arbitrates for the control of the SCSI bus. If the device wins arbitration, it Reselects the Initiator device and transfers a single byte identify message. Before issuing this command the SCSI Timeout Register (STIMREG), the Control Register One (CNTLREG1) and the SCSI Destination ID Register (SDIDREG) must be set to the proper values. If DMA is enabled, the Start Transfer Count Register (STCREG) must be set to one. If DMA is not enabled, the single byte identify message must be loaded into the FIFO before issuing this command. This command will be terminated early if the SCSI Timeout Register times out, or if sequence terminates normally, a Successful Operation interrupt will be issued. This command also resets the Internal State Register (ISREG).

# Select without ATN Steps Command (Command Code 41H/C1H)

AMD

The Select without ATN Steps Command is used by the Initiator to select a Target. When this command is issued the device arbitrates for the control of the SCSI bus. When the device wins arbitration, it selects the Target device and transfers the Command Descriptor Block (CDB). Before issuing this command the SCSI Timeout Register (STIMREG), the Control Register One (CNTLREG1) and the SCSI Destination ID Register (SDIDREG) must be set to the proper values. If DMA is enabled, the Start Transfer Count Register (STCREG) must be set to the total length of the command. If DMA is not enabled, the data must be loaded into the FIFO before issuing this command. This command will be terminated early if the SCSI Timeout Register times out or if the Target does not go to the Command Phase following the Selection Phase or if the Target exits the Command Phase prematurely. A Successful Operation interrupt will be generated following normal command execution.

# Select with ATN Steps Command (Command Code 42H/C2H)

The Select with ATN Steps Command is used by the Initiator to select a Target. When this command is issued the device arbitrates for the control of the SCSI bus. When the device wins arbitration, it selects the Target device with the ATN signal asserted and transfers the Command Descriptor Block (CDB) and a one byte message. Before issuing this command the SCSI Timeout Register (STIMREG), the Control Register One (CNTLREG1) and the SCSI Destination ID Register (SDIDREG) must be set to the proper values. If DMA is enabled, the Start Transfer Count Register (STCREG) must be set to the total length of the command and message. If DMA is not enabled, the data must be loaded into the FIFO before issuing this command. This command will be terminated early in the following situations:

- The SCSI Timeout Register times out
- The Target does not go to the Message Out Phase following the Selection Phase
- The Target exits the Message Phase early
- The Target does not go to the Command Phase following the Message Out Phase
- The Target exits the Command Phase early

A Successful Operation/Service Request interrupt is generated when this command is completed successfully.

# Select with ATN and Stop Steps Command (Command Code 43H/C3H)

The Select with ATN and Stop Steps Command is used by the Initiator to send messages with lengths other than 1 or 3 bytes. When this command is issued, the device executes the Selection process, transfers the first message byte, then STOPS the sequence. ATN is not deasserted at this time, allowing the Initiator to send additional message bytes after the ID message. To send these additional bytes, the Initiator must write the transfer counter with the number of bytes which will follow, then issue an information transfer command. (Note: the Target is still in the message out phase when this command is issued). ATN will remain asserted until the transfer counter decrements to zero.

The SCSI Timeout Register (STIMREG), Control Register One (CNTLREG1), and the SCSI Destination ID Register (SDIDREG) must be set to the proper values before beginning the Initiator issues this command. This command will be terminated early if the STIMREG times out or if the Target does not go to the Message Out Phase following the Selection Phase.

# Enable Selection/Reselection Command (Command Code 44H/C4H)

The Enable Selection/Reselection Command is used by the Target to respond to a bus-initiated Selection or Reselection. Upon disconnecting from the bus the Selection/Reselection circuit is automatically disabled by device. This circuit has to be enabled for the device to respond to subsequent reselection attempts and the Enable Selection/Reselection Command is issued to do that. This command is normally issued within 250 ms (select/reselect timeout) after the device disconnects from the bus. If DMA is enabled the device loads the received data to the buffer memory, but if the DMA is disabled, the received data stays in the FIFO.

# Disable Selection/Reselection Command (Command Code 45H/C5H)

The Disable Selection/Reselection Command is used by the Target to disable response to a bus-initiated Reselection. When this command is issued before a bus initiated Selection or Reselection is initiated, it resets the internal mode bits previously set by the Enable Selection/Reselection Command. The device also generates a function complete interrupt to the processor. If however, this command is issued after a bus initiated Selection/Reselection has already begun the command is ignored since the Command Register (CMDREG) is held reset and all incoming commands are ignored. The device generates a selected or reselected interrupt when the sequence is complete.

#### Select with ATN3 Steps Command (Command Code 46H/C6H)

The Select with ATN3 Steps Command is used by the Initiator to select a Target. This command is similar to the Select with ATN Steps Command, except that it sends exactly three message bytes. When this command is issued the ESC arbitrates for the control of the SCSI bus. When the device wins arbitration, it selects the Target device with the ATN signal asserted and transfers the Command Descriptor Block (CDB) and three message bytes. Before issuing this command the SCSI Timeout Register (STIMREG), the Control Register One (CNTLREG1) and the SCSI Destination ID Register (SDIDREG) must be set to the proper values. If DMA is enabled, the Start Transfer Count Register (STCREG) must be set to the total length of the command. If DMA is not enabled, the data must be loaded

AMD

into the FIFO before issuing this command. This command will be terminated early in the following situations:

- The SCSI Timeout Register times out
- The Target does not go to the Message Out Phase following the Selection Phase
- The Target removes Command Phase early
- The Target does not go to the Command Phase following the Message Out Phase
- The Target exits the Command Out Phase early

A Successful Operation/Service Request interrupt is generated when this command is executed successfully.

# Reselect with ATN3 Steps Command (Command Code 47H/C7H)

The Queue Tag feature of the Select with ATN3 command has been implemented in the Reselection command. Therefore, a Target reselecting an Initiator can use the QTAG feature of ATN3. Following Reselection, one message byte and 2 bytes QTAG will be sent. The three message bytes must be loaded into the FIFO before this command is issued if DMA is not enabled.

### **General Commands**

#### No Operation Command (Command Code 00H/80H)

The No Operation Command administers no operation, therefore an interrupt is not generated upon completion. This command is issued following the Reset Device Command to clear the Command Register (CMDREG). A No Operation Command in the DMA mode may be used to verify the contents of the Start Transfer Count Register (STCREG). After the STCREG is loaded with the transfer count and a DMA No Operation Command is issued, reading the Current Transfer Count Register (CTCREG) will give the transfer count value.

#### Clear FIFO Command (Command Code 01H/81H)

The Clear FIFO Command is used to initialize the FIFO to the empty condition. The Current FIFO Register (CFISREG) reflects the empty FIFO status and the bottom of the FIFO is set to zero. No interrupt is generated at the end of this command.

#### Reset Device Command (Command Code 02H/82H)

The Reset Device Command immediately stops any device operation and resets all the functions of the device. It returns the device to the disconnected state and it also generates a hard reset. The Reset Device Command remains on the top of the Command Register FIFO holding the device in the reset state until the No Operation Command is loaded. The No Operation command serves to enable the Command Register.

#### Reset SCSI Bus Command (Command Code 03H/83H)

The Reset SCSI Bus Command forces the  $\overline{\text{RSTC}}$  signal active for a period of 25  $\mu$ s, and drives the chip to the Disconnected state. An interrupt is not generated upon command completion, however, if bit 6 is not disabled in Control Register One (CNTLREG1), a SCSI reset interrupt will be issued.

# ABSOLUTE MAXIMUM RATINGS

| Storage Temperature                                                                            |
|------------------------------------------------------------------------------------------------|
| Ambient Temperature                                                                            |
| Under Bias55°C to +125°C                                                                       |
| $V_{\text{DD}}$                                                                                |
| DC Voltage Applied                                                                             |
| to Any Pin                                                                                     |
| Input Static Discharge Protection 4K V pin-to-pin (Human body model: 100 pF at 1.5K $\Omega$ ) |
|                                                                                                |

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

## **OPERATING RANGES**

#### **Commercial Devices**

| Ambient Temperature (T | A) 0°C to +70°C         |
|------------------------|-------------------------|
| Supply Voltage (VDD) . | $\ldots$ 4.5 V to 5.5 V |

Operating ranges define those limits between which the functionality of the device is guaranteed.

AMD

| Parameter<br>Symbol | Parameter Description   | Pin Names                                                                                                    | Test Conditions                                                   | Min       | Max                   | Unit |
|---------------------|-------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------|-----------------------|------|
| IDDS                | Static Supply Current   |                                                                                                              | Vdd max                                                           |           | 4.0                   | mA   |
| Iddd                | Dynamic Supply Current  |                                                                                                              | VDD MAX                                                           |           | 30                    | mA   |
| ILU                 | Latch Up Current        | All I/O                                                                                                      | $V_{LU} \le 10 \text{ V}$                                         | - 100     | +100                  | mA   |
| С                   | Capacitance             | All Pins                                                                                                     |                                                                   |           | 10                    | pF   |
| SCSI Pins           |                         |                                                                                                              |                                                                   |           |                       |      |
| VIH                 | Input High Voltage      | All SCSI Inputs                                                                                              |                                                                   | 2.0       | V <sub>DD</sub> + 0.5 | V    |
| VIL                 | Input Low Voltage       | All SCSI Inputs                                                                                              |                                                                   | Vss-0.5   | 0.8                   | V    |
| VIHST               | Input Hysterisis        | All SCSI Inputs                                                                                              | 4.5 V < V <sub>DD</sub> < 5.5 V                                   | 300       |                       | mV   |
| Vон                 | Output High Voltage     | <u>SD</u> 7–0, <u>SD</u> P                                                                                   | I <sub>OH</sub> = – 2 mA                                          | 2.4       | V <sub>DD</sub>       | V    |
| VSOL1               | SCSI Output Low Voltage | <u>SD</u> 7–0, <u>SD</u> P                                                                                   | lo∟= 4 mA                                                         | Vss       | 0.4                   | V    |
| VSOL2               | SCSI Output Low Voltage | <u>SDC</u> 7–0, <u>SDC</u> P,<br><u>MSG, C/D</u> , I/O,<br>ATN, RSTC,<br><u>SELC, BSYC,</u><br>ACKC and REQC | I <sub>OL</sub> = 48 mA                                           | Vss       | 0.5                   | V    |
| lı∟                 | Input Low Leakage       |                                                                                                              | 0.0 V < V <sub>IN</sub> < 2.7 V                                   | -10       | +10                   | μA   |
| Ін                  | Input High Leakage      |                                                                                                              | 2.7 V < VIN < VDD                                                 | -10       | +10                   | μA   |
| loz                 | High Impedance Leakage  |                                                                                                              | 0 V < V <sub>OUT</sub> < V <sub>DD</sub>                          | -10       | +10                   | μA   |
| Bidirection         | al Pins                 |                                                                                                              |                                                                   |           |                       |      |
| Vін                 | Input High Voltage      |                                                                                                              |                                                                   | 2.0       | V <sub>DD</sub> + 0.5 | V    |
| VIL                 | Input Low Voltage       |                                                                                                              |                                                                   | Vss - 0.5 | 0.8                   | V    |
| V <sub>OH</sub>     | Output High Voltage     | DMA 15–0 and<br>DMAP 1–0<br>AD 7–0                                                                           | I <sub>OH</sub> = – 2 mA<br>I <sub>OH</sub> = – 1 mA              | 2.4       | V <sub>DD</sub>       | V    |
| Vol                 | Output Low Voltage      | DMA 15–0 and<br>DMAP 1–0<br>AD 7–0                                                                           | $I_{OL} = 4 \text{ mA}$<br>$I_{OL} = 2 \text{ mA}$                | Vss       | 0.4                   | V    |
| lι∟                 | Input Low Leakage       | DMA 15–0,<br>DMAP 1–0 and<br>AD 7–0                                                                          | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{IL}}$ | - 10      | +10                   | μA   |
| Ін                  | Input High Leakage      | DMA 15–0,<br>DMAP 1–0 and<br>AD 7–0                                                                          | $V_{\text{IH}} \leq V_{\text{IN}} \leq V_{\text{DD}}$             | -10       | +10                   | μA   |
| loz                 | High Impedance Leakage  |                                                                                                              | 0 V < V <sub>OUT</sub> < V <sub>DD</sub>                          | -10       | +10                   | μA   |
| Output Pin          | S                       |                                                                                                              |                                                                   |           |                       |      |
| Vон                 | Output High Voltage     | DREQ <u>, ISEL,</u><br><u>TSEL,</u> REQC*,<br>ACKC*                                                          | Іон = – 2 mA                                                      | 2.4       | V <sub>DD</sub>       | V    |
| Vol                 | Output Low Voltage      | DREQ <u>, ISEL,</u><br><u>TSEL, REQC</u> *,                                                                  | I <sub>OL</sub> = 4 mA                                            | Vss       | 0.4                   | V    |
|                     |                         | ACKC*                                                                                                        |                                                                   |           |                       |      |

# **DC OPERATING CHARACTERISTICS**

\*REQC and ACKC in Differential Mode only.

| Parameter<br>Symbol | Parameter Description | Pin Names                                                                     | Test Conditions                                       | Min      | Мах                   | Unit |
|---------------------|-----------------------|-------------------------------------------------------------------------------|-------------------------------------------------------|----------|-----------------------|------|
| Input Pins          |                       | _                                                                             |                                                       | -        |                       |      |
| V <sub>IH</sub>     | Input High Voltage    | A 3-0, CS, RD, WR,<br>DMAWR, CLK,<br>BUSMD 1–0, DACK,<br>RESET, and<br>DFMODE |                                                       | 2.0      | V <sub>DD</sub> + 0.5 | V    |
| Vil                 | Input Low Voltage     | A 3-0, CS, RD, WR,<br>DMAWR, CLK,<br>BUSMD 1–0, DACK,<br>RESET, and<br>DFMODE |                                                       | Vss +0.5 | 0.8                   | V    |
| lι∟                 | Input Low Voltage     | A 3-0, CS, RD, WR,<br>DMAWR, CLK,<br>BUSMD 1–0, DACK,<br>RESET, and<br>DFMODE | $0 \leq VIN \leq VIL$                                 | -10      | +10                   | μA   |
| Цн                  | Input High Voltage    | A 3-0, CS, RD, WR,<br>DMAWR, CLK,<br>BUSMD 1–0, DACK,<br>RESET, and<br>DFMODE | $V_{\text{IH}} \leq V_{\text{IN}} \leq V_{\text{DD}}$ | -10      | +10                   | μA   |

# DC OPERATING CHARACTERISTICS (continued)

## SWITCHING TEST CIRCUIT



### SWITCHING TEST WAVEFORMS



#### Am53CF94/Am53CF96

46

# **KEY TO SWITCHING WAVEFORMS**

| WAVEFORM | INPUTS                                 | OUTPUTS                                             |
|----------|----------------------------------------|-----------------------------------------------------|
|          | Must be<br>Steady                      | Will be<br>Steady                                   |
|          | May<br>Change<br>from H to L           | Will be<br>Changing<br>from H to L                  |
|          | May<br>Change<br>from L to H           | Will be<br>Changing<br>from L to H                  |
|          | Don't Care,<br>Any Change<br>Permitted | Changing,<br>State<br>Unknown                       |
|          | Does Not<br>Apply                      | Center<br>Line is High-<br>Impedance<br>"Off" State |

KS000010



#### FastClk Disabled (Control Register Three (0CH) bit 3=0)

| No. | Parameter<br>Symbol | Parameter Description              | Test Conditions | Min   | Max                    | Unit |
|-----|---------------------|------------------------------------|-----------------|-------|------------------------|------|
| 1   | t⊳w∟ <sup>1</sup>   | Clock Pulse Width Low              |                 | 14.58 | 0.65 • tcp             | ns   |
| 2   | t <sub>CP</sub>     | Clock period (1 ÷ Clock Frequency) |                 | 40    | 100                    | ns   |
| 3   | t∟                  | Synchronization latency            |                 | 54.58 | tpwL + tcp             | ns   |
| 4   | tрwн <sup>1</sup>   | Clock Pulse Width High             |                 | 14.58 | 0.65 • t <sub>CP</sub> | ns   |

Note:

Clock Frequency Range for Fast Clk disabled.

= 10 MHz to 25 MHz for Asynchronous transmission

= 12 MHz to 25 MHz for Synchronous transmission

<sup>1</sup>For Synchronous data transmissions, the following conditions must be true:

 $2t_{CP} + t_{PWL} \ge 97.92 \text{ ns}$  $2t_{CP} + t_{PWH} \ge 97.92 \text{ ns}$ 

### FastClk Enabled (Control Register Three (0CH) bit 3=1)

| No. | Parameter<br>Symbol | Parameter Description              | Test Conditions | Min                   | Max                   | Unit |
|-----|---------------------|------------------------------------|-----------------|-----------------------|-----------------------|------|
| 1   | tpwL                | Clock Pulse Width Low              |                 | 0.4 • t <sub>CP</sub> | 0.6 • t <sub>CP</sub> | ns   |
| 2   | t <sub>CP</sub>     | Clock period (1 ÷ Clock Frequency) |                 | 25                    | 50                    | ns   |
| ЗA  | t∟                  | Synchronization latency            |                 | 54.58                 | 2 • t <sub>CP</sub>   | ns   |
| 4   | tрwн                | Clock Pulse Width High             |                 | 0.4 • tcp             | 0.6 • tcp             | ns   |

#### Note:

Clock Frequency Range for Fast Clk enabled.

= 20 MHz to 40 MHz for Asynchronous Transmission

= 20 MHz to 40 MHz for Synchronous Transmission



17348B-38



| No. | Parameter<br>Symbol | Parameter Description  | Test Conditions | Min | Max | Unit |
|-----|---------------------|------------------------|-----------------|-----|-----|------|
| 5   | tрwн                | Reset Pulse Width High |                 | 500 |     | ns   |

#### Note:

There is a one-to-one relationship between every AMD and Emulex Parameter (refer to Appendix B).



17348B-39

#### Interrupt Output

| No. | Parameter<br>Symbol | Parameter Description     | Test Conditions | Min | Max | Unit |
|-----|---------------------|---------------------------|-----------------|-----|-----|------|
| 6   | ts                  | INT L to RD L Set Up Time |                 | 0   |     | ns   |
| 7   | t <sub>PD</sub>     | RD L to INT 🖌 Delay       |                 | 0   | 100 | ns   |
| 8   | <b>t</b> PWL        | RD Pulse Width Low        |                 | 50  |     | ns   |
| 9   | t <sub>PD</sub>     | RD <b>_</b> f to INT      |                 | t∟  |     | ns   |

#### Note:



17348B-40

Register Read with Non-Multiplexed Address Data Bus



Register Write with Non-Multiplexed Address Data Bus

| No. | Parameter<br>Symbol | Parameter Description        | Test Conditions | Min | Max | Unit |
|-----|---------------------|------------------------------|-----------------|-----|-----|------|
| 10  | ts                  | Address to CS L Set Up Time  |                 | 0   |     | ns   |
| 11  | tн                  | Address to CS ℃ Hold Time    |                 | 30  |     | ns   |
| 12  | ts                  | CS L to RD L Set Up Time     |                 | 0   |     | ns   |
| 13  | tpd                 | CS L to Data Valid Delay     |                 |     | 65  | ns   |
| 14  | <b>t</b> PWL        | RD Pulse Width Low           |                 | 30  |     | ns   |
| 15  | tPD                 | RD L to Data Valid Delay     |                 |     | 30  | ns   |
| 16  | tн                  | RD f to CS f Hold Time       |                 | 0   |     | ns   |
| 17  | tz                  | RD f to Data High Impedance  |                 |     | 30  | ns   |
| 18  | tH                  | RD_ to Data Hold Time        |                 | 2   |     | ns   |
| 19  | tрwн                | CS Pulse Width High          |                 | 30  |     | ns   |
| 20  | ts                  | RD f to CS L Set Up Time     |                 | 40  |     | ns   |
| 21  | tн                  | CS f to Data Hold Time       |                 | 2   |     | ns   |
| 22  | tz                  | CS_ f to Data High Impedance |                 |     | 30  | ns   |
| 23  | ts                  | CS L to WR L Set Up Time     |                 | 0   |     | ns   |
| 24  | <b>t</b> PWL        | WR Pulse Width Low           |                 | 30  |     | ns   |
| 25  | ts                  | Data to WR Set Up Time       |                 | 15  |     | ns   |
| 26  | tн                  | WR f to CS Hold Time         |                 | 0   |     | ns   |
| 27  | ts                  | WR f to CS L Set Up Time     |                 | 30  |     | ns   |
| 28  | tрwн                | WR Pulse Width High          |                 | 40  |     | ns   |
| 29  | t <sub>H</sub>      | Data to WR J Hold Time       |                 | 0   |     | ns   |
| 30  | t⊢                  | CS 🖌 to Data Hold            |                 | 30  |     | ns   |
| 31  | ts                  | Data to CS Setup Time        |                 | 10  |     | ns   |

#### Register Read/Write with Non-Multiplexed Address Data Bus

### Note:



Register Read with Muliplexed Address Data Bus



**Register Write with Multiplexed Address Data Bus** 

| No. | Parameter<br>Symbol | Parameter Description           | Test Conditions | Min | Max | Unit |
|-----|---------------------|---------------------------------|-----------------|-----|-----|------|
| 32  | tрwн                | ALE Pulse Width High            |                 | 20  |     | ns   |
| 33  | ts                  | Address to ALE L Set Up Time    |                 | 10  |     | ns   |
| 34  | tH                  | Address to ALE LHold Time       |                 | 10  |     | ns   |
| 35  | ts                  | ALE L to CS LSet Up Time        |                 | 10  |     | ns   |
| 36  | <b>t</b> PD         | CS  え to Data Valid Delay       |                 |     | 65  | ns   |
| 37  | ts                  | CS                              |                 | 0   |     | ns   |
| 38  | tpd                 | RD                              |                 |     | 30  | ns   |
| 39  | t <sub>PWL</sub>    | RD Pulse Width Low              |                 | 30  |     | ns   |
| 40  | tн                  | RD <b>f</b> to Data Hold Time   |                 | 2   |     | ns   |
| 41  | t <sub>H</sub>      | RD f to CS f Hold Time          |                 | 0   |     | ns   |
| 42  | tz                  | RD f to Data High Impedance     |                 |     | 30  | ns   |
| 43  | ts                  | CS 🖌 to ALE 🖌 Set Up Time       |                 | 50  |     | ns   |
| 44  |                     | PARAMETER DOES NOT EXIST        |                 |     |     |      |
| 45  |                     | PARAMETER DOES NOT EXIST        |                 |     |     |      |
| 46  | tpd                 | CS 🖌 to Data Hold Time          |                 | 2   |     | ns   |
| 47  | tz                  | CS f to Data High Impedance     |                 |     | 30  | ns   |
| 48  | ts                  | CS T to WR T Set Up Time        |                 | 0   |     | ns   |
| 49  | <b>t</b> PWL        | WR Pulse Width Low              |                 | 30  |     | ns   |
| 50  | ts                  | Data to WR <b>F</b> Set Up Time |                 | 15  |     | ns   |
| 51  | ts                  | WR f to ALE f Set Up Time       |                 | 50  |     | ns   |
| 52  | t <sub>H</sub>      | Data to WR 🖌 Hold Time          |                 | 0   |     | ns   |
| 53  | tн                  | WR f to CS f Hold Time          |                 | 0   |     | ns   |
| 54  | tн                  | CS 🖌 to Data Hold Time          |                 | 30  |     | ns   |
| 55  |                     | PARAMETER DOES NOT EXIST        |                 |     |     |      |
| 56  |                     | PARAMETER DOES NOT EXIST        |                 |     |     |      |
| 57  | ts                  | Data Setup to CS                |                 | 10  |     | ns   |

#### Register Read/Write with Multiplexed Address Data Bus

### Note:



**DMA Write without Byte Control** 

Am53CF94/Am53CF96

Downloaded from Elcodis.com electronic components distributor

| Na  | Parameter    | Devenueten Deserintien          | Test Canditians | Min   | Max | 11   |
|-----|--------------|---------------------------------|-----------------|-------|-----|------|
| No. | Symbol       | Parameter Description           | Test Conditions | Min   | Max | Unit |
| 58  | tpd          | DACK 🗶 to DREQ 🕑 Valid Delay    |                 |       | 30  | ns   |
| 59  | tP           | DACK L to DACK L period         |                 | 95    |     | ns   |
| 60  | <b>t</b> PWL | DACK Pulse Width Low            |                 | 45    |     | ns   |
| 61  | <b>t</b> PD  | DACK Lto Data Valid Delay       |                 |       | 30  | ns   |
| 62  | <b>t</b> PD  | DACK 🖌 to DREQ 🖌 Valid Delay    |                 |       | 30  | ns   |
| 63  | t₽           | DACK I to DACK I period         |                 | t∟+25 |     | ns   |
| 64  | <b>t</b> PWH | DACK Pulse Width High           |                 | 12    |     | ns   |
| 65  | tz           | DACK I to Data High Impedance   |                 |       | 25  | ns   |
| 66  | tн           | DACK <b>f</b> to Data Hold Time |                 | 2     |     | ns   |
| 67  |              | PARAMETER DOES NOT EXIST        |                 |       |     |      |
| 68  | ts           | DACK L to DMAWR L Set Up Time   |                 | 0     |     | ns   |
| 69  | <b>t</b> PWL | DMAWR Pulse Width Low           |                 | 30    |     | ns   |
| 70  | ts           | Data to DMAWR 🖌 Set Up Time     |                 | 15    |     | ns   |
| 71  | tн           | DMAWR to DACK Hold Time         |                 | 0     |     | ns   |
| 72  | tрwн         | DMAWR Pulse Width High          |                 | 25    |     | ns   |
| 73  | tн           | Data to DMAWR I Hold Time       |                 | 0     |     | ns   |
| 74  | ts           | Data to DACK 🖌 Set Up Time      |                 | 10    |     | ns   |
| 75  | tн           | DACK <b>f</b> to Data Hold Time |                 | 10    |     | ns   |

### DMA Read/Write without Byte Control

### Note:



**DMA Read with Byte Control** 



**DMA Write with Byte Control** 

| No. | Parameter<br>Symbol | Parameter Description                     | Test Conditions | Min     | Мах | Unit |
|-----|---------------------|-------------------------------------------|-----------------|---------|-----|------|
| 76  | tpd                 | DACK L to DREQ LValid Delay               |                 |         | 30  | ns   |
| 77  | tP                  | DACK L to DACK L period                   |                 | 95      |     | ns   |
| 78  | <b>t</b> PWL        | DACK Pulse Width Low                      |                 | 45      |     | ns   |
| 79  | ts                  | DACK Lto DMARD LSet Up Time               |                 | 0       |     | ns   |
| 80  | ts                  | BHE, AS0 to DMARD LSet Up Time            |                 | 20      |     | ns   |
| 81  | <b>t</b> PWL        | DMARD Pulse Width Low                     |                 | 35      |     | ns   |
| 82  | <b>t</b> PD         | DMARD L to Data Valid Delay               |                 |         | 35  | ns   |
| 83  | tн                  | BHE, AS0 to DMARD I Hold Time             |                 | 20      |     | ns   |
| 84  | tн                  | DMARD I to DACK I Hold Time               |                 | 0       |     | ns   |
| 85  | tz                  | DMARD to Data High Impedance              |                 |         | 35  | ns   |
| 86  | t <sub>H</sub>      | DMARD <b>I</b> to Data Hold Time          |                 | 2       |     | ns   |
| 87  | t <sub>PD</sub>     | DACK f to DREQ Valid Delay                |                 |         | 30  | ns   |
| 88  | tP                  | DACK I to DACK I period                   |                 | t∟ + 25 |     | ns   |
| 89  | tрwн                | DACK Pulse Width High                     |                 | 12      |     | ns   |
| 90  |                     | PARAMETER DOES NOT EXIST                  |                 |         |     |      |
| 91  | tpd                 | DACK Lto Data Valid Delay                 |                 |         | 30  | ns   |
| 92  | tн                  | DACK <b>F</b> to Data Hold Time           |                 | 2       |     | ns   |
| 93  | tz                  | DACK f to Data High Impedance             |                 |         | 25  | ns   |
| 94  | ts                  | DACK to DMAWR LSet Up Time                |                 | 0       |     | ns   |
| 95  | ts                  | BHE, AS0 to DMAWR L Set Up Time           |                 | 20      |     | ns   |
| 96  | <b>t</b> PWL        | DMAWR Pulse Width Low                     |                 | 30      |     | ns   |
| 97  | ts                  | Data to DMAWR 🖌 Set Up Time               |                 | 15      |     | ns   |
| 98  | tн                  | BHE, AS0 to DMAWR I Hold Time             |                 | 20      |     | ns   |
| 99  | tн                  | DMAWR <b>f</b> to DACK <b>f</b> Hold Time |                 | 0       |     | ns   |
| 100 | tрwн                | DMAWR Pulse Width High                    |                 | 25      |     | ns   |
| 101 | tн                  | Data to DMAWR _ Hold Time                 |                 | 0       |     | ns   |
| 102 | t <sub>H</sub>      | DACK _ to Data Hold Time                  |                 | 10      |     | ns   |
| 103 | ts                  | Data to DACK Set Up Time                  |                 | 10      |     | ns   |

#### DMA Read/Write with Byte Control

#### Note:



Burst DMA Read without Byte Control—Modes 0 and 1



Burst DMA Write without Byte Control-Modes 0 and 1

| No. | Parameter<br>Symbol | Parameter Description                       | Test Conditions | Min | Max   | Unit |
|-----|---------------------|---------------------------------------------|-----------------|-----|-------|------|
| NO. | Symbol              | •                                           | Test Conditions |     | IVIAX |      |
| 104 | <b>t</b> PD         | DACK Lto DREQ LValid Delay                  |                 |     | 30    | ns   |
| 105 | tPWL                | DACK Pulse Width Low                        |                 | 70  |       | ns   |
| 106 | ts                  | DACK L to RD L Set Up Time                  |                 | 0   |       | ns   |
| 107 | tP                  | RD f to DACK f Hold Time                    |                 | 0   |       | ns   |
| 108 | <b>t</b> PD         | RD 🕻 to Data Valid Delay                    |                 |     | 55    | ns   |
| 109 | t <sub>PWH</sub>    | RD Pulse Width High                         |                 | 60  |       | ns   |
| 110 | <b>t</b> PWL        | RD Pulse Width Low                          |                 | 70  |       | ns   |
| 111 |                     | PARAMETER DOES NOT EXIST                    |                 |     |       |      |
| 112 | t <sub>PD</sub>     | RD 🖌 to DREQ 化 Valid Delay                  |                 |     | 90    | ns   |
| 113 | tz                  | RD f to Data High Impedance                 |                 |     | 45    | ns   |
| 114 | tн                  | RD f to Data Hold Time                      |                 | 2   |       | ns   |
| 115 | <b>t</b> PD         | DACK f to DREQ f Valid Delay                |                 |     | 30    | ns   |
| 116 | tрwн                | DACK Pulse Width High                       |                 | 60  |       | ns   |
| 117 | t <sub>PD</sub>     | DACK L to Data Valid Delay                  |                 |     | 35    | ns   |
| 118 | tн                  | DACK 🖌 to Data Hold Time                    |                 | 2   |       | ns   |
| 119 | tz                  | DACK 🖌 to Data High Impedance               |                 |     | 25    | ns   |
| 120 | ts                  | DACK Lto DMAWR LSet Up Time                 |                 | 0   |       | ns   |
| 121 | tрwн                | DMAWR Pulse Width High                      |                 | 60  |       | ns   |
| 122 | <b>t</b> PWL        | DMAWR Pulse Width Low                       |                 | 70  |       | ns   |
| 123 | ts                  | Data to DMAWR 🖌 Set Up Time                 |                 | 15  |       | ns   |
| 124 | t <sub>PD</sub>     | DMAWR <b>f</b> to DREQ <b>L</b> Valid Delay |                 |     | 90    | ns   |
| 125 | t <sub>H</sub>      | Data to DMAWR I Hold Time                   |                 | 0   |       | ns   |
| 126 | tн                  | DMAWR <b>f</b> to DACK <b>f</b> Hold Time   |                 | 0   |       | ns   |

#### Burst DMA Read/Write Mode 0, 1

#### Note:



Burst DMA Read with Byte Control—Mode 2



Burst DMA Write with Byte Control—Mode 2

|     | A–Mode 2<br>Parameter |                                           |                 |     |     |      |
|-----|-----------------------|-------------------------------------------|-----------------|-----|-----|------|
| No. | Symbol                | Parameter Description                     | Test Conditions | Min | Max | Unit |
| 127 | <b>t</b> PD           | DACK Lto DREQ LValid Delay                |                 |     | 30  | ns   |
| 128 | <b>t</b> PWL          | DACK Pulse Width Low                      |                 | 70  |     | ns   |
| 129 | ts                    | BHE, AS0 to DMARD LSet Up Time            |                 | 20  |     | ns   |
| 130 | ts                    | DACK L to DMARD L Set Up Time             |                 | 0   |     | ns   |
| 131 | tpd                   | DMARD L to Data Valid Delay               |                 |     | 55  | ns   |
| 132 | tрwн                  | DMARD Pulse Width High                    |                 | 60  |     | ns   |
| 133 | <b>t</b> PWL          | DMARD Pulse Width Low                     |                 | 70  |     | ns   |
| 134 | tн                    | BHE, AS0 to DMARD I Hold Time             |                 | 20  |     | ns   |
| 135 | <b>t</b> PD           | DMARD f to DREQ L Valid Delay             |                 |     | 90  | ns   |
| 136 | tz                    | DMARD <b>f</b> to Data High Impedance     |                 |     | 45  | ns   |
| 137 | tн                    | DMARD <b>f</b> to Data Hold Time          |                 | 2   |     | ns   |
| 138 | t <sub>PD</sub>       | DACK f to DREQ Valid Delay                |                 |     | 30  | ns   |
| 139 | tрwн                  | DACK Pulse Width High                     |                 | 60  |     | ns   |
| 140 | tн                    | DMARD f to DACK Hold Time                 |                 | 0   |     | ns   |
| 141 |                       | PARAMETER DOES NOT EXIST                  |                 |     |     |      |
| 142 | <b>t</b> PD           | DACK Lto Data Valid Delay                 |                 |     | 35  | ns   |
| 143 | tн                    | DACK I to Data Hold Time                  |                 | 2   |     | ns   |
| 144 | tz                    | DACK 🖌 to Data High Impendance            |                 |     | 25  | ns   |
| 145 | ts                    | DACK L to DMAWR L Set Up Time             |                 | 0   |     | ns   |
| 146 | ts                    | BHE, AS0 to DMAWR L Set Up Time           |                 | 20  |     | ns   |
| 147 | tрwн                  | DMAWR Pulse Width High                    |                 | 60  |     | ns   |
| 148 | <b>t</b> PWL          | DMAWR Pulse Width Low                     |                 | 70  |     | ns   |
| 149 | tн                    | BHE, AS0 to DMAWR I Hold Time             |                 | 20  |     | ns   |
| 150 | tpd                   | DMAWR 🖌 to DREQ 🖌 Valid Delay             |                 |     | 90  | ns   |
| 151 | tн                    | Data to DMAWR I Hold Time                 |                 | 0   |     | ns   |
| 152 | ts                    | Data to DMAWR <b>F</b> Set Up Time        |                 | 15  |     | ns   |
| 153 | tн                    | DMAWR <b>f</b> to DACK <b>f</b> Hold Time |                 | 0   |     | ns   |

#### Note:





| Burst DM | Burst DMA Mode 3    |                                 |                 |     |     |      |  |  |  |  |
|----------|---------------------|---------------------------------|-----------------|-----|-----|------|--|--|--|--|
| No.      | Parameter<br>Symbol | Parameter Description           | Test Conditions | Min | Max | Unit |  |  |  |  |
| 154      | tpd                 | DACK Lto DREQ LValid Delay      |                 |     | 30  | ns   |  |  |  |  |
| 155      | t <sub>PWL</sub>    | DACK Pulse Width Low            |                 | 70  |     | ns   |  |  |  |  |
| 156      | tpd                 | DACK Lto Data Valid Delay       |                 |     | 35  | ns   |  |  |  |  |
| 157      | tpd                 | DACK 🖌 to DREQ 🖌 Valid Delay    |                 |     | 30  | ns   |  |  |  |  |
| 158      | tрwн                | DACK Pulse Width High           |                 | 60  |     | ns   |  |  |  |  |
| 159      | tz                  | DACK I to Data High Impedance   |                 |     | 25  | ns   |  |  |  |  |
| 160      | tн                  | DACK <b>f</b> to Data Hold Time |                 | 2   |     | ns   |  |  |  |  |
| 161      |                     | PARAMETER DOES NOT EXIST        |                 |     |     |      |  |  |  |  |
| 162      | ts                  | DACK L to DMAWR L Set Up Time   |                 | 0   |     | ns   |  |  |  |  |
| 163      | <b>t</b> PWL        | DMAWR Pulse Width Low           |                 | 70  |     | ns   |  |  |  |  |
| 164      | ts                  | Data to DMAWR J Set Up Time     |                 | 15  |     | ns   |  |  |  |  |
| 165      | t <sub>H</sub>      | DMAWR f to DACK f Hold Time     |                 | 0   |     | ns   |  |  |  |  |
| 166      | tрwн                | DMAWR Pulse Width High          |                 | 60  |     | ns   |  |  |  |  |
| 167      | tн                  | Data to DMAWR J Hold Time       |                 | 0   |     | ns   |  |  |  |  |
| 168      | t <sub>PD</sub>     | DACK f to DREQ Valid Delay      |                 |     | 90  | ns   |  |  |  |  |

Note:





### Single Ended:

| No. | Parameter<br>Symbol | Parameter Description               | Test Conditions | Min | Max | Unit |
|-----|---------------------|-------------------------------------|-----------------|-----|-----|------|
| 169 | ts                  | Data to ACKC L Set Up Time          |                 | 60  |     | ns   |
| 170 | tpd                 | REQ <b>f</b> to Data Delay          |                 | 5   |     | ns   |
| 171 | tpd                 | REQ <b>f</b> to ACKC <b>f</b> Delay |                 |     | 50  | ns   |
| 172 | tpd                 | REQ L to ACKC L Delay               |                 |     | 50  | ns   |

#### Differential:

| No. | Parameter<br>Symbol | Parameter Description               | Test Conditions | Min | Max | Unit |
|-----|---------------------|-------------------------------------|-----------------|-----|-----|------|
| 169 | ts                  | Data to ACKC L Set Up Time          |                 | 70  |     | ns   |
| 170 | tpd                 | REQ <b>I</b> to Data Delay          |                 | 5   |     | ns   |
| 171 | tPD                 | REQ <b>I</b> to ACKC <b>I</b> Delay |                 |     | 25  | ns   |
| 172 | tpd                 | REQ L to ACKC L Delay               |                 |     | 30  | ns   |

#### Note:



Asynchronous Initiator Receive

#### Single Ended:

| No. | Parameter<br>Symbol | Parameter Description               | Test Conditions | Min | Max | Unit |
|-----|---------------------|-------------------------------------|-----------------|-----|-----|------|
| 173 | t <sub>PD</sub>     | REQ <b>f</b> to ACKC <b>f</b> Delay |                 |     | 50  | ns   |
| 174 | t <sub>PD</sub>     | REQ Lto ACKC L Delay                |                 |     | 50  | ns   |
| 175 | ts                  | Data to REQ L Set Up Time           |                 | 0   |     | ns   |
| 176 | t <sub>H</sub>      | REQ Lto Data Hold Time              |                 | 18  |     | ns   |

### Differential:

| No. | Parameter<br>Symbol | Parameter Description               | Test Conditions | Min | Max | Unit |
|-----|---------------------|-------------------------------------|-----------------|-----|-----|------|
| 173 | tpd                 | REQ <b>f</b> to ACKC <b>f</b> Delay |                 |     | 25  | ns   |
| 174 | t <sub>PD</sub>     | REQ Lto ACKC L Delay                |                 |     | 30  | ns   |
| 175 | ts                  | Data to REQ Set Up Time             |                 | 0   |     | ns   |
| 176 | tH                  | REQ Lto Data Hold Time              |                 | 18  |     | ns   |

#### Note:



Asynchronous Target Send

#### Single Ended:

| No. | Parameter<br>Symbol | Parameter Description      | Test Conditions | Min | Max | Unit |
|-----|---------------------|----------------------------|-----------------|-----|-----|------|
| 177 | ts                  | Data to REQC 🗶 Set Up Time |                 | 60  |     | ns   |
| 178 | tн                  | ACK L to Data Hold Time    |                 | 5   |     | ns   |
| 179 | <b>t</b> PD         | ACK 🔥 to REQC 🖌 Delay      |                 |     | 50  | ns   |
| 180 | <b>t</b> PD         | ACK _ to REQC L Delay      |                 |     | 45  | ns   |

# Differential:

| No. | Parameter<br>Symbol | Parameter Description      | Test Conditions | Min | Max | Unit |
|-----|---------------------|----------------------------|-----------------|-----|-----|------|
| 177 | ts                  | Data to REQC L Set Up Time |                 | 70  |     | ns   |
| 178 | tн                  | ACK L to Data Hold Time    |                 | 5   |     | ns   |
| 179 | <b>t</b> PD         | ACK 📜 to REQC 🖌 Delay      |                 |     | 30  | ns   |
| 180 | t <sub>PD</sub>     | ACK 🖌 to REQC 🚹 Delay      |                 |     | 30  | ns   |

#### Note:



#### **Asynchronous Target Receive**

## Single Ended:

| No. | Parameter<br>Symbol | Parameter Description    | Test Conditions | Min | Max | Unit |
|-----|---------------------|--------------------------|-----------------|-----|-----|------|
| 181 | <b>t</b> PD         | ACK L to REQC J Delay    |                 |     | 50  | ns   |
| 182 | <b>t</b> PD         | ACK I to REQC L Delay    |                 |     | 45  | ns   |
| 183 | ts                  | Data to ACK LSet Up Time |                 | 0   |     | ns   |
| 184 | tн                  | ACK L to Data Hold Time  |                 | 18  |     | ns   |

#### **Differential:**

| No. | Parameter<br>Symbol | Parameter Description    | Test Conditions | Min | Max | Unit |
|-----|---------------------|--------------------------|-----------------|-----|-----|------|
| 181 | tpd                 | ACK Lto REQC J Delay     |                 |     | 30  | ns   |
| 182 | <b>t</b> PD         | ACK I to REQC L Delay    |                 |     | 30  | ns   |
| 183 | ts                  | Data to ACK LSet Up Time |                 | 0   |     | ns   |
| 184 | tн                  | ACK L to Data Hold Time  |                 | 18  |     | ns   |

#### Note:



Synchronous Initiator Target Transmit

#### 17348B-58

#### Normal SCSI: (Single Ended)

| No. | Parameter<br>Symbol | Parameter Description            | Test Conditions | Min | Max | Unit |
|-----|---------------------|----------------------------------|-----------------|-----|-----|------|
| 185 | ts                  | ACKC or REQC                     |                 | 55  |     | ns   |
| 186 | <b>t</b> PWL        | REQC or ACKC Pulse Width Low     |                 | 90  |     | ns   |
| 187 | t <sub>₽WH</sub>    | REQC or ACKC Pulse Width High    |                 | 90  |     | ns   |
| 188 | tн                  | ACKC or REQC L to Data Hold Time |                 | 100 |     | ns   |

#### Fast SCSI: (Single Ended)

| No. | Parameter<br>Symbol | Parameter Description            | Test Conditions | Min | Max | Unit |
|-----|---------------------|----------------------------------|-----------------|-----|-----|------|
| 185 | ts                  | ACKC or REQC                     |                 | 25  |     | ns   |
| 186 | t <sub>PWL</sub>    | REQC or ACKC Pulse Width Low     |                 | 30  |     | ns   |
| 187 | tрwн                | REQC or ACKC Pulse Width High    |                 | 30  |     | ns   |
| 188 | tн                  | ACKC or REQC L to Data Hold Time |                 | 35  |     | ns   |

#### Normal SCSI: (Differential)

| No. | Parameter<br>Symbol | Parameter Description            | Test Conditions | Min | Max | Unit |
|-----|---------------------|----------------------------------|-----------------|-----|-----|------|
| 185 | ts                  | ACKC or REQC                     |                 | 65  |     | ns   |
| 186 | <b>t</b> PWL        | REQC or ACKC Pulse Width Low     |                 | 96  |     | ns   |
| 187 | t <sub>PWH</sub>    | REQC or ACKC Pulse Width High    |                 | 96  |     | ns   |
| 188 | tH                  | ACKC or REQC L to Data Hold Time |                 | 110 |     | ns   |

#### Fast SCSI: (Differential)

| No. | Parameter<br>Symbol | Parameter Description            | Test Conditions | Min | Max | Unit |
|-----|---------------------|----------------------------------|-----------------|-----|-----|------|
| 185 | ts                  | ACKC or REQC                     |                 | 35  |     | ns   |
| 186 | <b>t</b> PWL        | REQC or ACKC Pulse Width Low     |                 | 40  |     | ns   |
| 187 | tрwн                | REQC or ACKC Pulse Width High    |                 | 40  |     | ns   |
| 188 | tн                  | ACKC or REQC L to Data Hold Time |                 | 45  |     | ns   |

\* The minimum values have a wide range since they depend on the Synchronization latency. The synchronization latency, in turn, depends on the operating frequency of the device.

#### Note:



Synchronous Initiator Target Receive

| No. | Parameter<br>Symbol | Parameter Description         | Test Conditions | Min | Max | Unit |
|-----|---------------------|-------------------------------|-----------------|-----|-----|------|
| 189 | <b>t</b> PWL        | REQ Pulse Width Low           |                 | 27  |     | ns   |
| 189 | <b>t</b> PWL        | ACK Pulse Width Low           |                 | 20  |     | ns   |
| 190 | t <sub>PWH</sub>    | REQ Pulse Width High          |                 | 20  |     | ns   |
| 190 | tрwн                | ACK Pulse Width High          |                 | 20  |     | ns   |
| 191 | ts                  | Data to REQor ACK Set Up Time |                 | 5   |     | ns   |
| 192 | tн                  | REQ or ACK to Data Hold Time  |                 | 15  |     | ns   |

#### Note:

| APPENDIX A                                  |
|---------------------------------------------|
| Pin Connection Cross Reference for Am53CF94 |

| Pin# | AMD             | Emulex          | Pin# | AMD             | Emulex   |
|------|-----------------|-----------------|------|-----------------|----------|
| 1    | DMAP0           | DBP0            | 43   | RSTC            | RSTON    |
| 2    | Vss             | Vss             | 44   | Vss             | Vss      |
| 3    | DMA8            | DB8             | 45   | SEL             | SELIN    |
| 4    | DMA9            | DB9             | 46   | BSY             | BSYIN    |
| 5    | DMA10           | DB10            | 47   | REQ             | REQIN    |
| 6    | DMA11           | DB11            | 48   | ACK             | ACKIN    |
| 7    | DMA12           | DB12            | 49   | RST             | RSTIN    |
| 8    | DMA13           | DB13            | 50   | BUSMD 1         | MODE 1   |
| 9    | DMA14           | DB14            | 51   | BUSMD 0         | MODE 0   |
| 10   | DMA15           | DB15            | 52   | INT             | INTN     |
| 11   | DMAP1           | DBP1            | 53   | RESET           | RESET    |
| 12   | SD0             | SDION           | 54   | WR              | WRN      |
| 13   | SD1             | SDI1N           | 55   | RD              | RDN      |
| 14   | SD2             | SDI2N           | 56   | CS              | CSN      |
| 15   | SD3             | SDI3N           | 57   | ASO [A0]        | A0/SA0   |
| 16   | SD4             | SDI4N           | 58   | BHE [A1]        | A1/BHE   |
| 17   | SD5             | SDI5N           | 59   | DMARD [A2]      | A2/DBRDN |
| 18   | SD6             | SDI6N           | 60   | ALE [A3]        | A3/ALE   |
| 19   | SD7             | SDI7N           | 61   | CLK             | СК       |
| 20   | SDP             | SDIPN           | 62   | V <sub>DD</sub> | Vdd      |
| 21   | Vdd             | Vdd             | 63   | AD0             | PAD0     |
| 22   | Vss             | Vss             | 64   | AD1             | PAD1     |
| 23   | SDC0            | SDOON           | 65   | AD2             | PAD2     |
| 24   | SDC1            | SDO1N           | 66   | AD3             | PAD3     |
| 25   | SDC2            | SDO2N           | 67   | Vss             | Vss      |
| 26   | SDC3            | SDO3N           | 68   | AD4             | PAD4     |
| 27   | Vss             | Vss             | 69   | AD5             | PAD5     |
| 28   | SDC4            | SDO4N           | 70   | AD6             | PAD6     |
| 29   | SDC5            | SDO5N           | 71   | AD7             | PAD7     |
| 30   | SDC6            | SDO6N           | 72   | DREQ            | DREQ     |
| 31   | SDC7            | SDO7N           | 73   | DACK            | DACKN    |
| 32   | SDCP            | SDOPN           | 74   | DMAWR           | DBWRN    |
| 33   | Vss             | V <sub>SS</sub> | 75   | V <sub>SS</sub> | Vss      |
| 34   | SELC            | SELON           | 76   | Vss             | Vss      |
| 35   | BSYC            | BSYON           | 77   | DMA0            | DB0      |
| 36   | REQC            | REQON           | 78   | DMA1            | DB1      |
| 37   | ACKC            | ACKON           | 79   | DMA2            | DB2      |
| 38   | Vss             | Vss             | 80   | DMA3            | DB3      |
| 39   | MSG             | MSGION          | 81   | DMA4            | DB4      |
| 40   | C/D             | CDION           | 82   | DMA5            | DB5      |
| 41   | $\frac{0}{1/O}$ | IOION           | 83   | DMA6            | DB6      |
| 42   | ATN             | ATNION          | 84   | DMA7            | DB7      |
|      |                 | -               |      |                 |          |

# APPENDIX A Pin Connection Cross Reference for Am53CF96

| Pin# | AMD          | Emulex          | Pin#     | AMD        | Emulex   |
|------|--------------|-----------------|----------|------------|----------|
| 1    | DACK         | DACKN           | 51       | SDC 7      | SDO7N    |
| 2    | DMAWR        | DBWRN           | 52       | SDC P      | SDOPN    |
| 3    | NC           | NC              | 53       | NC         | NC       |
| 4    | ISEL         | IGS             | 54       | Vss        | Vss      |
| 5    | Vss          | Vss             | 55       | Vss        | Vss      |
| 6    | TSEL         | TGS             | 56       | SELC       | SELON    |
| 7    | Vss          | Vss             | 50<br>57 | BSYC       | BSYON    |
| 8    | DMA0         | DB0             | 58       | REQC       | REQON    |
| 9    | DMA0<br>DMA1 | DB0<br>DB1      |          | ACKC       |          |
|      |              |                 | 59       |            | ACKON    |
| 10   | DMA2         | DB2             | 60       | Vss        | Vss      |
| 11   | DMA3         | DB3             | 61       | Vss        | Vss      |
| 12   | DMA4         | DB4             | 62       | MSG        | MSGION   |
| 13   | DMA5         | DB5             | 63       | C/D        | CDION    |
| 14   | DMA6         | DB6             | 64       | Ī/O        | IOION    |
| 15   | DMA7         | DB7             | 65       | ATN        | ATNION   |
| 16   | DMAP0        | DBP0            | 66       | RSTC       | RSTON    |
| 17   | Vss          | Vss             | 67       | Vss        | Vss      |
| 18   | Vss          | Vss             | 68       | Vss        | Vss      |
| 19   | DMA8         | DB8             | 69       | SEL        | SELIN    |
| 20   | DMA9         | DB9             | 70       | BSY        | BSYIN    |
| 21   | DMA10        | DB10            | 71       | REQ        | REQIN    |
| 22   | DMA11        | DB11            | 72       | ACK        | ACKIN    |
| 23   | DMA12        | DB12            | 73       | RST        | RSTIN    |
| 24   | DMA13        | DB13            | 74       | BUSMD 1    | MODE 1   |
| 25   | DMA14        | DB14            | 75       | BUSMD 0    | MODE 0   |
| 26   | DMA15        | DB15            | 76       |            | INTN     |
| 27   | DMAP1        | DBP1            | 77       | RESET      | RESET    |
| 28   | NC           | NC              | 78       | NC         | NC       |
| 29   | SD0          | SDION           | 79       | WR         | WRN      |
| 30   | SD1          | SDI1N           | 80       | RD         | RDN      |
| 31   | SD2          | SDI2N           | 81       |            | CSN      |
| 32   | SD3          | SDI3N           | 82       | ASO [A0]   | A0/SA0   |
| 33   | SD4          | SDI4N           |          |            |          |
| 34   | SD5          | SDI4N<br>SDI5N  | 83       | BHE [A1]   | A1/BHE   |
| 35   | SD6          | SDI6N           | 84       | DMARD [A2] | A2/DBRDN |
| 36   | SD7          | SDI0N<br>SDI7N  | 85       | ALE [A3]   | A3/ALE   |
| 37   | SDP          | SDIPN           | 86       | CLK        | CK       |
|      |              |                 | 87       | DFMODE     | DIFFMN   |
| 38   |              |                 | 88       | VDD        | VDD      |
| 39   | NC           | NC              | 89       | NC         | NC       |
| 40   | Vss          | V <sub>SS</sub> | 90       | AD0        | PAD0     |
| 41   | Vss          | Vss             | 91       | AD1        | PAD1     |
| 42   | SDC0         | SDO0N           | 92       | AD2        | PAD2     |
| 43   | SDC1         | SDO1N           | 93       | AD3        | PAD3     |
| 44   | SDC2         | SDO2N           | 94       | Vss        | Vss      |
| 45   | SDC3         | SDO3N           | 95       | Vss        | Vss      |
| 46   | Vss          | Vss             | 96       | AD4        | PAD4     |
| 47   | Vss          | V <sub>SS</sub> | 97       | AD5        | PAD5     |
| 48   | SDC4         | SDO4N           | 98       | AD6        | PAD6     |
| 49   | SDC5         | SDO5N           | 99       | AD7        | PAD7     |
| 50   | SDC6         | SDO6N           | 100      | DREQ       | DREQ     |
|      |              |                 |          |            |          |

# APPENDIX B Emulex to AMD Timing Parameters Cross Reference

| Emulex<br>Parameter #            | AMD<br>Parameter # | Emulex<br>Parameter # | AMD<br>Parameter # | Emulex<br>Parameter #        | AMD<br>Parameter #     |
|----------------------------------|--------------------|-----------------------|--------------------|------------------------------|------------------------|
| Clock Input, R<br>Interrupt Outp |                    | DMA Interface         |                    | Alternate DM<br>Timing: (Con |                        |
| · · ·                            |                    | 1                     | 58, 76             |                              | 1                      |
| 1                                | 2                  | 2                     | 62, 87             | 15                           | 118, 143,<br>160 (min) |
| 2                                | 4                  | 3                     | 64, 89             |                              | 119, 144,              |
| 3                                | 1                  | 4                     | 60, 78             |                              | 159 (max)              |
| 4                                | 5                  | 5                     | 59, 77             | 16                           | 114, 137 (min)         |
| 5                                | 7                  | 6                     | 63, 88             |                              | 113, 136 (max)         |
| 6                                | 9                  | 7                     | 80                 | 17                           | 146                    |
| Register Inter                   | face Timing:       | 8                     | 83                 | 18                           | 149                    |
| 1                                | 10                 | 9                     | 79                 | 19                           | 120, 145, 162          |
| 2                                | 11                 | 10                    | 81                 | 20                           | 122, 148, 163          |
| 3                                | 33                 | 11                    | 84                 | 21                           | 126, 153, 165          |
| 4                                | 34                 | 12                    | None               | 22                           | 124, 150, 168          |
| 5                                | 32                 | 13                    | 61, 91             | 23                           | 121, 147, 166          |
| 6                                | 35                 | 14                    | 82                 | 24                           | 123, 152, 164          |
| 7                                | 43                 | 15                    | 66, 92 (min)       | 25                           | 125, 151, 167          |
| 8                                | 19                 |                       | 65, 93 (max)       | Asynchronou                  | s Timina <sup>.</sup>  |
| 9                                | 12, 37             | 16                    | 86 (min)           | 1                            | 179, 181               |
| 10                               | 14, 39             | 47                    | 85 (max)           | 2                            | 180, 182               |
| 11                               | 16, 41             | 17                    | 95<br>98           | 3                            | 171, 173               |
| 12                               | 20                 | 18<br>19              |                    | 4                            | 172, 174               |
| 13                               | 13, 36             |                       | 68, 94             | 5 (REQON)                    | 172, 174               |
| 14                               | 15, 38             | 20                    | 69, 96<br>71, 00   | 5 (ACKON)                    | 169                    |
| 15                               | 21, 46 (min)       | 21                    | 71, 99             | 6 (REQIN)                    | 170                    |
|                                  | 22, 47 (max)       | 22                    | 72, 100            | 6 (ACKIN)                    | 178                    |
| 16                               | 18, 40 (min)       | 23                    | 70, 97             | 7 (REQIN)                    | 175                    |
|                                  | 17, 42 (max)       | 24                    | 73,101             | 7 (REQIN)<br>7 (ACKIN)       | 183                    |
| 17                               | 23, 48             | 25                    | 74, 103            | 8 (REQIN)                    | 176                    |
| 18                               | 24, 49             | 26                    | 75, 102            | 8 (ACKIN)                    | 184                    |
| 19                               | 26, 53             | Alternate DMA         | A Interface        |                              | •                      |
| 20                               | 27                 | Timing:               |                    | Synchronous                  |                        |
| 21                               | 28                 | 1                     | 104, 127, 154      | 1                            | 186                    |
| 22                               | 51                 | 2                     | 115, 138, 157      | 2                            | 187                    |
| 23                               | 25, 50             | 3                     | 116, 139, 158      | 3                            | 185                    |
| 24                               | 29, 52             | 4                     | 105, 128, 155      | 4                            | 188                    |
| 25                               | 31, 57             | 5                     | 129                | 5                            | 189                    |
| 26                               | 30, 54             | 6                     | 134                | 6                            | 190                    |
|                                  |                    | 7                     | 106, 130           | 7                            | 189                    |
|                                  |                    | 8                     | 110, 133           | 8                            | 190                    |
|                                  |                    | 9                     | 107, 140           | 9                            | 191                    |
|                                  |                    | 10                    | 112, 135           | 10                           | 192                    |
|                                  |                    | 11                    | 109, 132           |                              |                        |
|                                  |                    | 12                    | None               |                              |                        |
|                                  |                    | 13                    | 117, 142, 156      |                              |                        |
|                                  |                    | 14                    | 108, 131           |                              |                        |
|                                  |                    |                       |                    |                              |                        |
|                                  |                    |                       |                    |                              |                        |
| L                                |                    | L                     | 1                  | L                            | ł                      |

### Am53CF94/Am53CF96

#### PHYSICAL DIMENSIONS\* PL 084 Plastic Leaded Chip Carrier (measured in inches)



PRELIMINARY

\* For reference only. BSC is an ANSI standard for Basic Space Centering.

### PHYSICAL DIMENSIONS\* PQR100 Plastic Quad Flatpack Trimmed and Formed (measured in millimeters)



\* For reference only. BSC is an ANSI standard for Basic Space Centering.

#### PHYSICAL DIMENSIONS\* PQR100 Plastic Quad Flatpack with Molded Carrier Ring (measured in millimeters)



\* For reference only. Not drawn to scale. BSC is an ANSI standard for Basic Space Centering.

#### Trademarks

Copyright  $\ensuremath{\mathbb{C}}$  1993 Advanced Micro Devices. All rights reserved.

AMD and Am386 are registered trademarks of Advanced Micro Devices, Inc.

GLITCH EATER is a trademark of Advanced Micro Devices, Inc.

Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.