# INTEGRATED CIRCUITS

# DATA SHEET

# TDA1313; TDA1313T Stereo continuous calibration DAC (CC-DAC)

Objective specification File under Integrated Circuits, IC01 July 1993





# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

#### **FEATURES**

- 4/8 × oversampling (multiplexed/simultaneous input) possible
- Voltage output (capable of driving headphone)
- Space saving package (SO16 or DIL16)
- Low power consumption
- Wide dynamic range (16-bit resolution)
- Continuous Calibration concept
- · Easy application:
  - single 3 to 5.5 V supply rail
  - output voltage is proportional to the supply voltage
  - integrated current-to-voltage converter
- Internal bias current ensures maximum dynamic range
- Wide operating temperature range (-40 °C to +85 °C)
- Compatible with most current Japanese input format multiplexed/simultaneous, two's complement and CMOS)
- · No zero crossing distortion
- · Cost efficient
- · High signal-to-noise ratio
- Low total harmonic distortion.

#### **GENERAL DESCRIPTION**

The TDA1313; 1313T is a voltage driven digital-to-analog converter, and is of a new generation of DACs which incorporates the innovative technique of Continuous Calibration (CC). The largest bit-currents are repeatedly generated from one single current reference source. This duplication is based upon an internal charge storage principle having an accuracy which is insensitive to ageing, temperature and process variations.

The TDA1313; 1313T is fabricated in a 1.0 µm CMOS process and features an extremely low power dissipation, small package size and easy application. Furthermore, the accuracy of the intrinsic high coarse-current combined with the implemented symmetrical offset decoding method preclude zero-crossing distortion and ensures high quality audio reproduction. Therefore, the CC-DAC is eminently suitable for use in (portable) digital audio equipment.

### **ORDERING INFORMATION**

| EXTENDED TYPE NUMBER    |      | PAC          | CKAGE    |          |
|-------------------------|------|--------------|----------|----------|
| EXTENDED TIPE NUMBER    | PINS | PIN POSITION | MATERIAL | CODE     |
| TDA1313 <sup>(1)</sup>  | 16   | DIL          | plastic  | SOT38GG  |
| TDA1313T <sup>(2)</sup> | 16   | SO16         | plastic  | SOT109AG |

### Notes

1. SOT38-1; 1996 August 15.

2. SOT109-1; 1996 August 15.

# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

## **QUICK REFERENCE DATA**

| SYMBOL           | PARAMETER                                                                                 | CONDITIONS                           | MIN. | TYP.  | MAX.  | UNIT    |
|------------------|-------------------------------------------------------------------------------------------|--------------------------------------|------|-------|-------|---------|
| $V_{DD}$         | supply voltage                                                                            |                                      | 3.0  | 5.0   | 5.5   | V       |
| I <sub>DD</sub>  | supply current                                                                            | V <sub>DD</sub> = 5 V; at code 0000H | _    | 8     | 9.5   | mA      |
| V <sub>FS</sub>  | full scale output voltage                                                                 | V <sub>DD</sub> = 5 V                | 3.8  | 4.2   | 4.6   | V       |
| (THD+N)/S        | total harmonic distortion                                                                 | at 0 dB signal level                 | _    | -88   | -81   | dB      |
|                  | plus noise                                                                                |                                      | _    | 0.004 | 0.009 | %       |
|                  |                                                                                           | at 0 dB signal level;                | _    | -70   | _     | dB      |
|                  |                                                                                           | see Fig.8                            | _    | 0.03  | _     | %       |
|                  |                                                                                           | at -60 dB signal level               | _    | -36   | -28   | dB      |
|                  |                                                                                           |                                      | _    | 1.6   | 4.0   | %       |
|                  |                                                                                           | at -60 dB; A-weighted                | _    | -38   | _     | dB      |
|                  |                                                                                           |                                      | _    | 1.3   | _     | %       |
| S/N              | signal-to-noise ratio at bipolar zero                                                     | A-weighted at code 0000H             | 93   | 98    | _     | dB      |
| t <sub>CS</sub>  | current setting time to ±1LSB                                                             |                                      | _    | 0.2   | _     | μs      |
| BR               | input bit rate at data input                                                              |                                      | _    | _     | 18.4  | Mbits/s |
| f <sub>BCK</sub> | clock frequency at clock input                                                            |                                      | _    | _     | 18.4  | MHz     |
| TC <sub>FS</sub> | full scale temperature coefficient at analog outputs (V <sub>OL</sub> ; V <sub>OR</sub> ) |                                      | _    | 400   | -     | ppm     |
| T <sub>amb</sub> | operating ambient temperature                                                             |                                      | -40  | _     | +85   | °C      |
| P <sub>tot</sub> | total power dissipation                                                                   | V <sub>DD</sub> = 5 V; at code 0000H | _    | 40    | 53    | mW      |
|                  |                                                                                           | V <sub>DD</sub> = 3 V; at code 0000H | _    | 15    | _     | mW      |

# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T



# Stereo continuous calibration DAC (CC-DAC)

## TDA1313; TDA1313T

#### **PINNING**

| SYMBOL           | PIN | DESCRIPTION                     |
|------------------|-----|---------------------------------|
| LRSEL/RSI        | 1   | left/right select; right serial |
|                  |     | input                           |
| SI/LSI           | 2   | serial input; left serial input |
| 4/8FSSEL         | 3   | 4/8 oversampling select         |
| $V_{REF}$        | 4   | reference voltage output        |
| $V_{SSO}$        | 5   | operational amplifier ground    |
| $V_{DDO}$        | 6   | operational amplifier supply    |
|                  |     | voltage                         |
| RIN              | 7   | right analog input              |
| ROUT             | 8   | right analog output             |
| LOUT             | 9   | left analog output              |
| LIN              | 10  | left analog input               |
| $V_{DDA}$        | 11  | analog supply voltage           |
| V <sub>SSA</sub> | 12  | analog ground                   |
| V <sub>SSD</sub> | 13  | digital ground                  |
| $V_{DDD}$        | 14  | digital supply voltage          |
| WS               | 15  | word select                     |
| BCK              | 16  | bit clock input                 |



#### **FUNCTIONAL DESCRIPTION**

The basic operation of the continuous calibration DAC is illustrated in Fig.3. The figure shows the calibration and operation cycle. During calibration of the MOS current source (Fig.3a) transistor M1 is connected as a diode by applying a reference current. The voltage  $V_{gs}$  on the intrinsic gate-source capacitance  $C_{gs}$  of M1 is then determined by the transistor characteristics. After calibration of the drain current to the reference value  $I_{REF}$ , the switch S1 is opened and S2 is switched to the other position (Fig.3b). The gate-to-source voltage  $V_{gs}$  of M1 is not changed because the charge on  $C_{gs}$  is preserved. Therefore, the drain current of M1 will still be equal to  $I_{REF}$  and this exact duplicate of  $I_{REF}$  is now available at the  $I_{O}$  terminal.

In the TDA1313; 1313T, 32 current sources and one spare current source are continuously calibrated (see Fig.1). The spare current source is included to allow continuous

converter operation. The output of one calibrated source is connected to an 11-bit binary current devider which consists of 2048 transistors. A symmetrical offset decoding principle is incorporated and arranges the bit switching in such a way that the zero-crossing is performed by switching only the LSB currents.

The TDA1313; T (CC-DAC) accepts serial input data format of 16 bit word length. The most significant bit (bit 1) must always be first. The timing is illustrated in Fig.4 and the input data formats are illustrated in Figs 5 and 6.

Data is placed in the right and left input registers (Fig.1). The data in the input registers is simultaneously latched to the output registers which control the bit switches.

 $V_{REF}$  and  $V_{FS}$  are proportional to  $V_{DD}$ .

Where:  $V_{DD1}/V_{DD2} = V_{FS1}/V = V_{REF1}/V_{REF2}$ 

# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T



Table 1 Mode application

| 4/8FSSEL | LRSEL/RSI  | MODE            | FIGURE |
|----------|------------|-----------------|--------|
| 0        | 1          | 4FS/left = HIGH | 6      |
| 0        | 0          | 4FS/left = LOW  | 6      |
| 1        | data right | 8FS             | 5      |

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL            | PARAMETER                     | CONDITIONS | MIN.  | MAX.  | UNIT |
|-------------------|-------------------------------|------------|-------|-------|------|
| $V_{DD}$          | supply voltage                |            | _     | 6.0   | V    |
| T <sub>XTAL</sub> | maximum crystal temperature   |            | _     | +150  | Ô    |
| T <sub>stg</sub>  | storage temperature           |            | -55   | +150  | °C   |
| T <sub>amb</sub>  | operating ambient temperature |            | -40   | +85   | °C   |
| V <sub>ES</sub>   | electrostatic handling        | note 1     | -2000 | +2000 | V    |
|                   |                               | note 2     | -200  | +200  | V    |

### Notes

- 1. Human body model: C = 100 pF;  $R = 1500 \Omega$ ; 3 zaps positive and negative.
- 2. Machine model: C = 200 pF; L = 0.5  $\mu$ H; R = 10  $\Omega$ ; 3 zaps positive and negative.

## THERMAL RESISTANCE

| SYMBOL              | PARAMETER                            | THERMAL RESISTANCE |
|---------------------|--------------------------------------|--------------------|
| R <sub>th j-a</sub> | from junction to ambient in free air |                    |
|                     | DIL16                                | 75 K/W             |
|                     | SO16                                 | 120 K/W            |

# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

## **CHARACTERISTICS**

 $V_{DDD} = V_{DDA} = V_{DDO} = 5 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}; \text{ measured in Fig.7}; \text{ unless otherwise specified.}$ 

| SYMBOL              | PARAMETER                            | CONDITIONS                      | MIN. | TYP. | MAX. | UNIT    |
|---------------------|--------------------------------------|---------------------------------|------|------|------|---------|
| Supply              |                                      |                                 |      | •    |      |         |
| V <sub>DD</sub>     | supply voltage                       |                                 | 3.0  | 5.0  | 5.5  | V       |
| I <sub>DD</sub>     | total supply current                 | at code 0000H                   | _    | 8.0  | 9.5  | mA      |
| I <sub>DDD</sub>    | digital supply current               | at code 0000H; no clock running | _    | 0.2  | _    | mA      |
| I <sub>DDA</sub>    | analog supply current                |                                 | _    | 4.6  | 5.5  | mA      |
| I <sub>DDO</sub>    | operational amplifier supply current |                                 | _    | 3.4  | 4    | mA      |
| PSRR                | power supply ripple rejection        | at code 0000H; note 1           | _    | 30   | _    | dB      |
| Digital inputs      | s; pins WS, BCK, 4/8FSSEL, L         | RSEL/RSI and SI/LSI             |      |      |      |         |
| I <sub>IL</sub>     | input leakage current LOW            | V <sub>I</sub> = 0.V            | _    | _    | 10   | μΑ      |
| I <sub>IH</sub>     | input leakage current HIGH           | V <sub>I</sub> = 5.5 V          | _    | _    | 10   | μΑ      |
| f <sub>BCK</sub>    | clock frequency                      |                                 | _    | _    | 18.4 | MHz     |
| BR                  | bit rate data input                  |                                 | _    | _    | 18.4 | Mbits/s |
| f <sub>WS</sub>     | word select input frequency          |                                 | _    | _    | 384  | kHz     |
| Timing (see F       | Fig.4)                               |                                 |      |      |      |         |
| t <sub>r</sub>      | rise time                            |                                 | _    | _    | 12   | ns      |
| t <sub>f</sub>      | fall time                            |                                 | _    | _    | 12   | ns      |
| t <sub>CY</sub>     | bit clock cycle time                 |                                 | 54   | _    | _    | ns      |
| t <sub>BCKH</sub>   | bit clock pulse width HIGH           |                                 | 15   | _    | _    | ns      |
| t <sub>BCKL</sub>   | bit clock pulse width LOW            |                                 | 15   | _    | _    | ns      |
| t <sub>SU;DAT</sub> | data set-up time                     |                                 | 12   | _    | _    | ns      |
| t <sub>HD:DAT</sub> | data hold time to bit clock          |                                 | 10   | _    | _    | ns      |
| t <sub>HD:WS</sub>  | word select hold time                |                                 | 10   | _    | _    | ns      |
| t <sub>SU;WS</sub>  | word select set-up time              |                                 | 12   | _    | _    | ns      |

# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

| SYMBOL           | PARAMETER                                     | CONDITIONS                   | MIN. | TYP.  | MAX.  | UNIT |
|------------------|-----------------------------------------------|------------------------------|------|-------|-------|------|
| Analog outp      | uts; pins V <sub>OL</sub> and V <sub>OR</sub> |                              | •    | '     |       | '    |
| V <sub>FS</sub>  | full-scale voltage                            |                              | 3.8  | 4.2   | 4.6   | V    |
| TC <sub>FS</sub> | full-scale temperature coefficient            |                              | _    | ±400  | _     | ppm  |
| R <sub>L</sub>   | load resistance                               |                              | 3    | _     | _     | kΩ   |
| C <sub>L</sub>   | load capacitance                              |                              | -    | _     | 200   | pF   |
| V <sub>REF</sub> | reference output voltage                      |                              | 3.16 | 3.33  | 3.5   | V    |
| $V_{DC}$         | output DC voltage                             |                              | 2.25 | 2.5   | 2.75  | V    |
| (THD+N)/S        | total harmonic distortion plus                | at 0 dB signal level; note 2 | -    | -88   | -81   | dB   |
|                  | noise                                         |                              | _    | 0.004 | 0.009 | %    |
|                  |                                               | at 0 dB signal level; see    | _    | -70   | _     | dB   |
|                  |                                               | Fig.8                        | _    | 0.03  | _     | %    |
|                  |                                               | at -60 dB signal level;      | _    | -36   | -28   | dB   |
|                  |                                               | note 2                       | _    | 1.6   | 4.0   | %    |
|                  |                                               | at -60 dB signal level;      | _    | -38   | _     | dB   |
|                  |                                               | A-weighted; note 2           | _    | 1.3   | _     | %    |
|                  |                                               | at 0 dB signal level;        | _    | -84   | -70   | dB   |
|                  |                                               | f = 20 Hz to 20 kHz          | _    | 0.006 | 0.03  | %    |
| t <sub>cs</sub>  | current settling time to ±1 LSB               |                              | _    | 0.2   | -     | μs   |
| α                | channel separation                            |                              | 86   | 95    | _     | dB   |
|                  |                                               | see Fig.8                    | _    | 70    | _     | dB   |
| δl <sub>O</sub>  | unbalance between outputs                     | note 2                       | _    | 0.2   | 0.3   | dB   |
| t <sub>d</sub>   | time delay between outputs                    |                              | _    | ±0.2  | _     | μs   |
| S/N              | signal-to-noise ratio at bipolar zero         | A-weighted; at code 0000H    | 93   | 98    | _     | dB   |

### Notes

- 1.  $V_{ripple} = 1\%$  of the supply voltage;  $f_{ripple} = 100$  Hz.
- 2. Measured with 1 kHz sinewave generated at a sampling rate of 384 kHz.

### **QUALITY SPECIFICATION**

In accordance with UZW-BO/FQ-0601.

# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

### **TEST AND APPLICATION INFORMATION**



# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T



# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

### **APPLICATION INFORMATION**





# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

### **PACKAGE OUTLINES**

DIP16: plastic dual in-line package; 16 leads (300 mil); long body

SOT38-1



#### Note

inches

0.19

0.020

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

0.15

1.14

0.055

0.021

0.015

| OUTLINE |        | REFERENCES |      |  | EUROPEAN ISSUE DAT |                                 |
|---------|--------|------------|------|--|--------------------|---------------------------------|
| VERSION | IEC    | JEDEC      | EIAJ |  | PROJECTION         | ISSUE DATE                      |
| SOT38-1 | 050G09 | MO-001AE   |      |  |                    | <del>92-10-02</del><br>95-01-19 |

0.86

0.10

0.30

0.013

0.009

3.4

0.37

0.01

0.087

July 1993 12

# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

### SO16: plastic small outline package; 16 leads; body width 3.9 mm

SOT109-1



#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |         | REFERENCES |      |  | EUROPEAN ISSUE DATI |                                 |
|----------|---------|------------|------|--|---------------------|---------------------------------|
| VERSION  | IEC     | JEDEC      | EIAJ |  | PROJECTION          | ISSUE DATE                      |
| SOT109-1 | 076E07S | MS-012AC   |      |  |                     | <del>91-08-13</del><br>95-01-23 |

# Stereo continuous calibration DAC (CC-DAC)

# TDA1313; TDA1313T

#### **SOLDERING**

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

#### DIP

#### SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (T<sub>stg max</sub>). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300  $^{\circ}\text{C}$  it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400  $^{\circ}\text{C}$ , contact may be up to 5 seconds.

#### SO

### REFLOW SOLDERING

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at  $45\,^{\circ}\text{C}$ .

#### WAVE SOLDERING

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300  $^{\circ}$ C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

# Stereo continuous calibration DAC (CC-DAC)

TDA1313; TDA1313T

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |

### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.