DAC1218/DAC1219 12-Bit Binary Multiplying D/A Converte

# 12-Bit Binary Multiplying D/A Converter

# **General Description**

The DAC1218 and the DAC1219 are 12-bit binary, 4-quadrant multiplying D to A converters. The linearity, differential non-linearity and monotonicity specifications for these converters are all guaranteed over temperature. In addition, these parameters are specified with standard zero and fullscale adjustment procedures as opposed to the impractical best fit straight line guarantee.

This level of precision is achieved though the use of an advanced silicon-chromium (SiCr) R-2R resistor ladder network. This type of thin-film resistor eliminates the parasitic diode problems associated with diffused resistors and allows the applied reference voltage to range from -25V to 25V, independent of the logic supply voltage.

CMOS current switches and drive circuitry are used to achieve low power consumption (20 mW typical) and minimize output leakage current errors (10 nA maximum). Unique digital input circuitry maintains TTL compatible input threshold voltages over the full operating supply voltage

The DAC1218 and DAC1219 are direct replacements for the AD7541 series, AD7521 series, and AD7531 series with a significant improvement in the linearity specification. In applications where direct interface of the D to A converter to

a microprocessor bus is desirable, the DAC1208 and DAC1230 series eliminate the need for additional interface

### **Features**

- Linearity specified with zero and full-scale adjust only
- Logic inputs which meet TTL voltage level specs (1.4V logic threshold)
- Works with ±10V reference—full 4-quadrant multiplication
- All parts guaranteed 12-bit monotonic

# **Key Specifications**

■ Current Settling Time 1 μs ■ Resolution 12 Bits

Linearity (Guaranteed 12 Bits (DAC1218) 11 Bits (DAC1219) over temperature)

Gain Tempco 1.5 ppm/°C 20 mW Low Power Dissipation

■ Single Power Supply 5  $V_{DC}$  to 15  $V_{DC}$ 

# **Typical Application**

# **Connection Diagram** DIGITAL INPUT





where: AN = 1 if digital input is high AN = 0 if digital input is low



# **Ordering Information**

| Temperati | ure Range | 0°C to +70°C | -40°C to +85°C | Package Outline |
|-----------|-----------|--------------|----------------|-----------------|
| Non       | 0.012%    | DAC1218LCJ-1 | DAC1218LCJ     | J18A Cerdip     |
| Linearity | 0.024%    |              | DAC1219LCJ     | J18A Cerdip     |

BI-FET™ is a trademark of National Semiconductor Corp

RRD-B30M115/Printed in U. S. A.

# Absolute Maximum Ratings (Notes 1 and 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

(Note 4)

Lead Temp. (Soldering, 10 seconds) 300°C ESD Susceptibility (Note 11) 800V

# **Operating Conditions**

# **Electrical Characteristics**

 $V_{REF} = 10.000 \ V_{DC}, V_{CC} = 11.4 \ V_{DC} \ to \ 15.75 \ V_{DC} \ unless \ otherwise \ noted.$  Boldface limits apply from  $T_{MIN}$  to  $T_{MAX}$  (see Note 9); all other limits  $T_A = T_J = 25^{\circ}C$ .

| Parameter                                                        | Conditions                                                                                                       | Notes   | Typ<br>(Note 10) | Tested<br>Limit<br>(Note 11) | Design<br>Limit<br>(Note 12) | Units                                |  |
|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------|------------------|------------------------------|------------------------------|--------------------------------------|--|
| Resolution                                                       |                                                                                                                  |         | 12               | 12                           | 12                           | Bits                                 |  |
| Linearity Error<br>(End Point Linearity)                         | Zero and Full-Scale<br>Adjusted<br>DAC1218<br>DAC1219                                                            | 4, 5, 9 |                  | ±0.018                       | ±0.018<br>±0.024             | % of FSR<br>% of FSR                 |  |
| Differential Non-Linearity                                       | Zero and Full-Scale<br>Adjusted<br>DAC1218<br>DAC1219                                                            | 4, 5, 9 |                  | ±0.018                       | ±0.018                       | % of FSR<br>% of FSR                 |  |
| Monotonicity                                                     |                                                                                                                  | 4       | 12               | 12                           | 12                           | Bits                                 |  |
| Gain Error (Min)                                                 | Using Internal R <sub>Fb</sub> ,                                                                                 | 5       | -0.1             | 0.0                          |                              | % of FSR                             |  |
| Gain Error (Max)                                                 | $V_{REF} = \pm 10V, \pm 1V$                                                                                      | 5       | -0.1             | -0.2                         |                              | % of FSR                             |  |
| Gain Error Tempco                                                |                                                                                                                  | 5       | ±1.3             |                              | ± <b>6.0</b>                 | ppm of FS/°C                         |  |
| Power Supply Rejection                                           | All Digital Inputs High                                                                                          | 5       | ±3.0             | ±30                          |                              | ppm of FSR/V                         |  |
| Reference Input Resistance                                       | (Min)                                                                                                            | 9       | 15               | 10                           | 10                           | kΩ                                   |  |
|                                                                  | (Max)                                                                                                            | 9       | 15               | 20                           | 20                           | kΩ                                   |  |
| Output Feedthrough Error                                         | V <sub>REF</sub> = 120 Vp-p, f = 100 kHz<br>All Data Inputs Low                                                  | 6       | 3.0              |                              |                              | mVp-p                                |  |
| Output Capacitance                                               | All Data Inputs I <sub>OUT1</sub> High I <sub>OUT2</sub> All Data Inputs I <sub>OUT1</sub> Low I <sub>OUT2</sub> |         |                  |                              | 200<br>70<br>70<br>200       | pF<br>pF<br>pF<br>pF                 |  |
| Supply Current Drain                                             |                                                                                                                  | 9       |                  | 2.0                          | 2.5                          | mA                                   |  |
| Output Leakage Current<br>I <sub>OUT1</sub><br>I <sub>OUT2</sub> | All Data Inputs Low<br>All Data Inputs High                                                                      | 7, 9    |                  | 10<br>10                     | 10<br>10                     | nA<br>nA                             |  |
| Digital Input Threshold                                          | Low Threshold<br>High Threshold                                                                                  | 9       |                  | 0.8<br>2.2                   | 0.8<br>2.2                   | V <sub>DC</sub><br>V <sub>DC</sub>   |  |
| Digital Input Currents                                           | Digital Inputs < 0.8V<br>Digital Inputs > 2.2V                                                                   | 9       |                  | -200<br>10                   | -200<br>10                   | μΑ <sub>DC</sub><br>μΑ <sub>DC</sub> |  |
| t <sub>s</sub> Current Settling Time                             | $R_L = 100\Omega$ , Output Settled to 0.01%, All Digital Inputs Switched Simultaneously                          |         | 1                |                              |                              | μs                                   |  |

# **Electrical Characteristics Notes**

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions.

Note 2: All voltages are measured with respect to GND, unless otherwise specified.

Note 3: This 500 mW specification applies for all packages. The low intrinsic power dissipation of this part (and the fact that there is no way to significantly modify the power dissipation) removes concern for heat sinking.

Note 4: Both  $I_{OUT1}$  and  $I_{OUT2}$  must go to ground or the virtual ground of an operational amplifier. The linearity error is degraded by approximately  $V_{OS} \div V_{REF}$ . For example, if  $V_{REF} = 10V$  then a 1 mV offset,  $V_{OS}$ , on  $I_{OUT1}$  or  $I_{OUT2}$  will introduce an additional 0.01% linearity error.

Note 5: The unit FSR stands for full-scale range. Linearity Error and Power Supply Rejection specs are based on this unit to eliminate dependence on a particular  $V_{REF}$  value to indicate the true performance of the part. The Linearity Error specification of the DAC118 is 0.012% of FSR. This guarantees that after performing a zero and full-scale adjustment, the plot of the 4096 analog voltage outputs will each be within  $0.012\% \times V_{REF}$  of a straight line which passes through zero and full-scale. The unit ppm of FSR (parts per million of full-scale range) and ppm of FS (parts per million of full-scale) are used for convenience to define specs of very small percentage values, typical of higher accuracy converters. 1 ppm of FSR= $V_{REF}/10^6$  is the conversion factor to provide an actual output voltage quantity. For example, the gain error tempco spec of  $\pm 6$  ppm of FS/°C represents a worst-case full-scale gain error change with temperature from  $-40^\circ$ C to  $\pm 85^\circ$ C of  $\pm (6)(V_{REF}/10^6)(125^\circ$ C) or  $\pm 0.75\%$  of  $V_{REF}$  which is  $\pm 0.075\%$  of  $V_{REF}$ .

Note 6: To achieve this low feedthrough in the D package, the user must ground the metal lid. If the lid is left floating the feedthrough is typically 6 mV.

Note 7: A 10 nA leakage current with  $R_{Fb}$ =20k and  $V_{REF}$ =10V corresponds to a zero error of  $(10\times10^{-9}\times20\times10^{3})\times100\%$  10V or 0.002% of FS.

Note 8: Human body model, 100 pF discharged through 1.5 k $\Omega$  resistor.

Note 9: Tested limit for -1 suffix parts applies only at 25°C.

Note 10: Typicals are at 25°C and represent the most likely parametric norm.

Note 11: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 12: Design limits are guaranteed but not 100% production tested. These limits are not used to calculate outgoing quality levels.

# **Typical Performance Characteristics**









TL/H/5691-2

# **Definition of Package Pinouts**

(A1-A12): Digital Inputs. A12 is the least significant digital input (LSB) and A1 is the most significant digital input (MSB).

 $l_{OUT1}$ : DAC Current Output 1.  $l_{OUT1}$  is a maximum for a digital input of all 1s, and is zero for a digital input of all 0s.

 $I_{OUT2}$ : DAC Current Output 2.  $I_{OUT2}$  is a constant minus  $I_{OUT1}$ , or  $I_{OUT1} + I_{OUT2} =$  constant (for a fixed reference voltage).

**R<sub>Fb</sub>:** Feedback Resistor. The feedback resistor is provided on the IC chip for use as the shunt feedback resistor for the external op amp which is used to provide an output voltage for the DAC. This on-chip resistor should always be used (not an external resistor) since it matches the resistors in the on-chip R-2R ladder and tracks these resistors over temperature.

 $V_{REF}$ : Reference Voltage Input. This input connects to an external precision voltage source to the internal R-2R ladder.  $V_{REF}$  can be selected over the range of 10V to -10V. This is also the analog voltage input for a 4-quadrant multiplying DAC application.

 $\rm \textbf{V}_{CC}\textsc{:}$  Digital Supply Voltage. This is the power supply pin for the part.  $\rm V_{CC}$  can be from 5  $\rm V_{DC}$  to 15  $\rm V_{DC}$ . Operation is optimum for 15  $\rm V_{DC}$ .

GND: Ground. This is the ground for the circuit.

### **Definition of Terms**

**Resolution:** Resolution is defined as the reciprocal of the number of discrete steps in the DAC output. It is directly related to the number of switches or bits within the DAC. For example, the DAC1218 has 212 or 4096 steps and therefore has 12-bit resolution.

Linearity Error: Linearity error in the maximum deviation from a straight line passing through the endpoints of the

*DAC transfer characteristic.* It is measured after adjusting for zero and full scale. Linearity error is a parameter intrinsic to the device and cannot be externally adjusted.

National's linearity test (a) and the best straight line test (b) used by other suppliers are illustrated below. The best straight line (b) requires a special zero and FS adjustment for each part, which is almost impossible for the user to determine. The end point test uses a standard zero FS adjustment procedure and is a much more stringent test for DAC linearity.

**Power Supply Sensitivity:** Power supply sensitivity is a measure of the effect of power supply changes on the DAC full-scale output.

Settling Time: Full-scale current settling time requires zero to full-scale or full-scale to zero output change. Settling time is the time required from a code transition until the DAC output reaches within  $\pm\ 1/2\ LSB$  of the final output value.

**Full-scale Error:** Full-scale error is a measure of the output error between an ideal DAC and the actual device output. Ideally, for the DAC1218 full-scale is  $V_{REF}-1$  LSB. For  $V_{REF}=10V$  and unipolar operation,  $V_{FULL-SCALE}=10.0000V-2.44$  mV=9.9976V. Full-scale error is adjustable to zero.

**Differential Non-Linearity:** The difference between any two consecutive codes in the transfer curve from the theoretical 1 LSB is differential non-linearity.

**Monotonic:** If the output of a DAC increases for increasing digital input code, then the DAC is monotonic. A 12-bit DAC which is monotonic to 12 bits simply means that input increasing digital input codes will produce an increasing analog output.

### a) End point test after zero and FS adjust



### b) Shifting FS adjust to pass best straight line test



### **Application Hints**

The DAC1218 and DAC1219 are pin-for-pin compatible with the DAC1220 series but feature 12 and 11-bit linearity specifications. To preserve this degree of accuracy, care must be taken in the selection and adjustments of the output amplifier and reference voltage. Careful PC board layout is important, with emphasis made on compactness of components to prevent inadvertent noise pickup and utilization of single point grounding and supply distribution.

#### 1.0 BASIC CIRCUIT DESCRIPTION

Figure 1 illustrates the R-2R current switching ladder network used in the DAC1218 and DAC1219. As a function of the logic state of each digital input, the binarily weighted current in each leg of the ladder is switched to either  $I_{OUT1}$  or  $I_{OUT2}$ . The voltage potential at  $I_{OUT1}$  and  $I_{OUT2}$  must be at zero volts to keep the current in each leg the same, independent of the switch state.

The switches operate with a small voltage drop across them and can therefore conduct currents of either polarity. This permits the reference to be positive or negative, thereby allowing 4-quadrant multiplication by the digital input word. The reference can be a stable DC source or a bipolar AC signal within the range of  $\pm$ 10V, for specified accuracy, with an absolute maximum range of  $\pm$ 25V. The reference can also exceed the applied  $V_{CC}$  of the DAC.

The maximum output current from either  $I_{\mbox{\scriptsize OUT1}}$  or  $I_{\mbox{\scriptsize OUT2}}$  is equal to

$$\frac{V_{REF(max)}}{R} \left( \frac{4095}{4096} \right)$$

where R is the reference input resistance (typically 15 k $\Omega$ ). A high level on any digital input steers current to  $I_{OUT1}$  and a low level steers current to  $I_{OUT2}$ .

Note: Switches shown in digital high state

# 2.0 CREATING A UNIPOLAR OUTPUT VOLTAGE (A DIGITAL ATTENUATOR)

To generate an output voltage and keep the potential at the current output terminals at 0V, an op amp current to voltage converter is used. As shown in  $\it Figure~2$ , the current from  $\it IoUT1$  flows through the feedback resistor, forcing a proportional voltage at the amplifier output. The voltage at  $\it IoUT1$  is held at a virtual ground potential. The feedback resistor is provided on the chip and should always be used as it matches and tracks the R value of the R-2R ladder. The output voltage is the opposite polarity of the applied reference voltage.

### 2.1 Amplifier Considerations

To maintain linearity of the output voltage with changing digital input codes the input offset voltage of the amplifier must be nulled. The resistance from  $I_{OUT1}$  to ground  $(R_{I_{OUT1}})$  varies non-linearly with the applied digital code from a minimum of R with all ones applied to the input to near  $\infty$  with an all zeros code. Any offset voltage between the amplifier inputs appears at the output with a gain of

$$1 + \frac{R_F}{R_{IOUT1}}.$$

Since  $R_{IOUT1}$  varies with the input code, any offset will degrade output linearity. (See Note 4 of Electrical Characteristics.)

If the desired amplifier does not have offset balancing pins available (it could be part of a dual or quad package) the nulling circuit of  $\it{Figure~3}$  can be used. The voltage at the non-inverting input will be set to - VOS initially to force the inverting input to 0V. The common technique of summing current into the amplifier summing junction cannot be used as it directly introduces a zero code output current error.



FIGURE 1. The R-2R Current Switching Ladder Network



FIGURE 2. Unipolar Output Voltage



FIGURE 3. Zeroing an Amplifier Which Does Not Have Balancing Provisions

The selected amplifier should have as low an input bias current as possible since input bias current contributes to the current flowing through the feedback resistor. BI-FETTM op amps such as the LF356 or LF351 or bipolar op amps with super  $\beta$  input transistors like the LM11 or LM308A produce negligible errors.

### 2.2 Zero and Full-Scale Adjustments

The fundamental purpose is to make the output voltages as near 0  $V_{\rm DC}$  as possible. This is accomplished in the circuit of Figure 2 by shorting out the amplifier feedback resistance, and adjusting the  $V_{\rm OS}$  nulling potentiometer of the op amp until the output reads zero volts. This is done, of course, with an applied digital input of all zeros if  $I_{\rm OUT1}$  is driving the op amp (all ones for  $I_{\rm OUT2}$ ). The feedback short is then removed and the converter is zero adjusted.

A unique characteristic of these DACs is that any full-scale or gain error is always negative. This means that for a full-scale input code the output voltage, if not inherently correct, will always be less than what it should be. This ensures that adding an appropriate resistance in series with the internal feedback resistor,  $R_{\text{Fb}}$ , will always correct for any gain error. The  $50\Omega$  potentiometer in Figure 2 is all that is needed to adjust the worst case DAC gain error.

Conversion accuracy is only as good as the applied reference voltage, so providing a source that is stable over time and temperature is important.

### 2.3 Output Settling Time

The output voltage settling time for this circuit in response to a change of the digital input code (a full-scale change is the worst case) is a combination of the DAC's output current settling characteristics and the settling characteristics of the output amplifier. The amplifier settling is further degraded by a feedback pole formed by the feedback resistance and the DAC output capacitance (which varies with the digital code). First order compensation for this pole is achieved by adding a feedback zero with capacitor  $C_{\mathbb{C}}$  shown in Figure 2.

TL/H/5691-5

In many applications output response time and settling is just as important as accuracy. It can be difficult to find a single op amp that combines excellent DC characteristics (low V<sub>OS</sub>, V<sub>OS</sub> drift and bias current) with fast response and settling time. BI-FET op amps offer a reasonable compromise of high speed and good DC characteristics. The circuit of Figure 4 illustrates a composite amplifier connection that combines the speed of a BI-FET LF351 with the excellent DC input characteristics of the LM11. If output settling time is not so critical, the LM11 can be used alone.

Figure 5 is a settling time test circuit for the complete voltage output DAC circuit. The circuit allows the settling time of the DAC amplifier to be measured to a resolution of 1 mV out of a zero to  $\pm\,10V$  full-scale output change on an oscilloscope. Figure 6 summarizes the measured settling times for several output amplifiers and feedback compensation capacitors.



FIGURE 4. Composite Output Amplifier Connection

TL/H/5691-7



FIGURE 5. DAC Settling Time Test Circuit

| Amplifier               | cc    | Settling Time to 0.01% |  |  |  |
|-------------------------|-------|------------------------|--|--|--|
| LM11                    | 20 pF | 30 μs                  |  |  |  |
| LF351                   | 15 pF | 8 μs                   |  |  |  |
| LF351                   | 30 pF | 5 μs                   |  |  |  |
| Composite<br>LM11-LF351 | 20 pF | 8 µs                   |  |  |  |
| LF356                   | 15 pF | 6 μs                   |  |  |  |

FIGURE 6. Some Measured Settling Times

# 3.0 OBTAINING A BIPOLAR OUTPUT VOLTAGE FROM A FIXED REFERENCE

The addition of a second op amp to the circuit of *Figure 2* can generate a bipolar output voltage from a fixed reference voltage (*Figure 7*). This, in effect gives sign significance to the MSB of the digital input word to allow two quadrant multiplication of the reference voltage. The polarity of the reference voltage can also be reversed to realize full 4-quadrant multiplication.

The output responds in accordance to the following expression:

$$V_{O} = V_{REF} \left( \frac{D - 2048}{2048} \right), 0 \le D \le 4095$$

where D is the decimal equivalent of the true binary input word. This configuration inherently accepts a code (half-scale or D=2048) to provide 0V out without requiring an external 1/2 LSB offset as needed by other bipolar multiplying DAC circuits.

Only the offset voltage of amplifier A1 need be nulled to preserve linearity. The gain setting resistors around A2 must match and track each other. A thin film, 4-resistor network available from Beckman Instruments, Inc. (part no. 694-3-R10K-D) is ideally suited for this application. Two of the four resistors can be paralleled to form R and the other two can be used separately as the resistors labeled 2R.

Operation is summarized in the table below:

| Applied Digital Input |   |   |   |   |   |   |   |   | Decimal<br>Equivalent | V <sub>OUT</sub> |     |         |                         |                            |
|-----------------------|---|---|---|---|---|---|---|---|-----------------------|------------------|-----|---------|-------------------------|----------------------------|
| MSB                   |   |   |   |   |   |   |   |   |                       |                  | LSB | qa.ra.o | THEF                    | THEF                       |
| 1                     | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1                     | 1                | 1   | 4095    | V <sub>REF</sub> -1 LSB | - V <sub>REF</sub> + 1 LSB |
| 1                     | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                     | 0                | 0   | 3072    | V <sub>REF</sub> /2     | - V <sub>REF</sub>  /2     |
| 1                     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                     | 0                | 0   | 2048    | 0                       | 0                          |
| 0                     | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1                     | 1                | 1   | 2047    | −1 LSB                  | +1 LSB                     |
| 0                     | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                     | 0                | 0   | 1024    | -V <sub>REF</sub> /2    | + V <sub>REF</sub>  /2     |
| 0                     | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0                     | 0                | 0   | 0       | $-V_{REF}$              | $+ V_{REF} $               |

Where 1 LSB = 
$$\frac{|V_{REF}|}{2048}$$



FIGURE 7. Obtaining a Bipolar Output from a Fixed Reference

### 3.1 Zero and Full-Scale Adjustments

The three adjustments needed for this circuit are shown in Figure 7. The first step is to set all of the digital inputs LOW (to force  $I_{OUT1}$  to 0) and then trim "zero adjust" for zero volts at the inverting input (pin 2) of OA1. Next, with a code of all zeros still applied, adjust "- full-scale adjust", the reference voltage, for  $V_{OUT}=\pm|(\text{ideal }V_{REF})|$ . The sign of the output voltage will be opposite that of the applied reference. Finally, set all of the digital inputs HIGH and adjust "+ full-scale adjust" for  $V_{OUT}\!=\!V_{REF}$  (511/512). The sign of the output at this time will be the same as that of the reference voltage. This + full-scale adjustment scheme takes into account the effects of the  $V_{OS}$  of amplifier A2 (as long as this offset is less than 0.1% of  $V_{REF}$ ) and any gain errors due to

#### **4.0 MISCELLANEOUS APPLICATION HINTS**

The devices are CMOS products and reasonable care should be exercised in handling them to prevent catastrophic failures due to electrostatic discharge.

During power-up supply voltage sequencing, the negative supply of the output amplifier may appear first. This will typically cause the output of the op amp to bias near the negative supply potential. No harm is done to the DAC, however, as the on-chip  $15~\mathrm{k}\Omega$  feedback resistor sufficiently limits the current flow from  $l_{OUT1}$  when this lead is clamped to one diode drop below ground.

As a general rule, any unused digital inputs should be tied high or low as required by the application. As a troubleshooting aid, if any digital input is left floating, the DAC will interpret that input as a logical 1 level.

TL/H/5691-10

# **Additional Application Ideas**

external resistor mismatch.

For the circuits shown, D represents the decimal equivalent of the binary digital input code. D ranges from 0 (for an all zeros input code) to 4095 (for an all ones input code) and for any code can be determined from:

$$D = 2048(A1) + 1024(A2) + 512(A2) + \dots 2(A11) + 1(A12)$$
 where AN = 1 if that input is high 
$$AN = 0 \text{ if that input is low}$$

# 





# Physical Dimensions inches (millimeters)



Order Number DAC1218LCJ-1, DAC1218LCJ or DAC1219LCJ NS Package Number J18A

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 National Semiconductor

Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications