## LCD Driver

## Description

The CXA3512R is a driver IC for the analog inputs of SVGA or higher Sony polycrystalline silicon TFT LCD panels. It has a line invert amplifier and analog demultiplexers, as well as the timing generator and output buffers required for these. The CXA3512R can directly drive an LCD panel. The VCOM setting circuit and precharge pulse waveform generator are also on-chip.


## Features

- High-speed signal processing supports XGA high refresh signal
- Overall wide band response
- Low output deviation by on-chip output offset cancel circuit
- Invert amplifier with small phase delay difference between inverted signal and non-inverted signal
- On-chip timing generator with ECL
- Dot clock phase adjustment function
- VCOM voltage generation circuit
- Precharge pulse waveform generation circuit


## Absolute Maximum Ratings

| - Supply voltage | Vcc | 16 | V |
| :--- | :---: | :---: | :---: |
|  | VDd | 5.5 | V |
| - Operating temperature |  | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |
| - Storage temperature |  | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| - Allowable power dissipation | PD | 2300 | mW |
| (single layered board mounted) |  |  |  |

## Recommended Operating Conditions

| - Supply voltage | Vcc | 15.0 to 15.5 | V |
| :--- | :--- | :--- | :--- |
|  | VDD | 4.75 to 5.25 | V |
| - Ambient temperature |  | -20 to +70 | ${ }^{\circ} \mathrm{C}$ |

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

## Block Diagram



## Pin Description

| Pin <br> No. | Symbol | I/O | Standard voltage level | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | PRGPOL | 1 | $\begin{aligned} & \text { High }: \geq 2.5 \mathrm{~V} \\ & \text { Low }: \leq 0.8 \mathrm{~V} \\ & \text { OPEN High } \end{aligned}$ |  | Selects the latch polarity of the PRG pulse used as the time reference. High: PRG pulse is latched at the falling edge of CLKIN. <br> Low: PRG pulse is latched at the rising edge of CLKIN. <br> Select the polarity with sufficient timing margin after adjusting the analog video and CLKIN phases with DLYCTR. |
| 2 | PRG | 1 | $\begin{aligned} & \text { High }: \geq 2.5 \mathrm{~V} \\ & \text { Low }: \leq 0.8 \mathrm{~V} \end{aligned}$ |  | PRG pulse input. See the Timing Chart. |
| $\begin{aligned} & 5 \\ & 6 \end{aligned}$ | $\begin{aligned} & \text { POSCTR1 } \\ & \text { POSCTR2 } \end{aligned}$ | 1 | See Table A-1. |  | Output phase adjustment. <br> Each pin has 4 setting values, for a total of 16 settings. <br> (Adjustment in 1 dot clock units in XGA mode, $1 / 2$ dot clock units in SVGA mode, and 1 dot clock units in SXGA mode.) <br> See Tables A-1, A-2 and A-3. |
| 10 | STATUS | 1 | High: $\geq 2.5 \mathrm{~V}$ <br> Low: $\leq 0.8 \mathrm{~V}$ <br> OPEN High |  | Used in XGA and UXGA modes (when using 2 ICs for a gammacorrected IC). <br> During forward scan, high: 2nd device, low: 1st device During reverse scan, high: 1st device, low: 2nd device See Table B. |
| 11 | ENB | 1 | $\begin{aligned} & \text { High }: \geq 2.5 \mathrm{~V} \\ & \text { Low }: \leq 0.8 \mathrm{~V} \end{aligned}$ |  | ENB pulse input. See the Timing Chart. |
| 13 | D1OR2 | 1 | High: $\geq 2.5 \mathrm{~V}$ <br> Low: $\leq 0.8 \mathrm{~V}$ <br> OPEN High |  | CLKOUT pin frequency selection. High: same frequency as MCLK Low: double the MCLK frequency |


| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Symbol | I/O | Standard voltage level | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 14 | DIRCTR | 1 | High: $\geq 2.5 \mathrm{~V}$ <br> Low: $\leq 0.8 \mathrm{~V}$ <br> OPEN High |  | Scan direction setting. <br> Low: output as a time series in descending order (reverse scan) of output pin symbol (in order from SHOUT6 to SHOUT1) High: output in ascending order (forward scan) |
| 16 | DCFBSW | 1 | OPEN High |  | Offset cancel circuit on/off switch. <br> High: cancel circuit on <br> Use this pin at on (open). |
| $\begin{aligned} & 17 \\ & 19 \\ & 21 \\ & 28 \\ & 30 \\ & 32 \end{aligned}$ | SHOUT6 <br> SHOUT5 <br> SHOUT4 <br> SHOUT3 <br> SHOUT2 <br> SHOUT1 | O | 1.5 to 13.5 V |  | Demultiplexer outputs. <br> Can be connected directly to the LCD input pins. |
| 33 | VCOMOUT | O | 3 to 7 V |  | LCD common voltage of panel output. <br> Can be set to Vsigcnt to (Vsigcnt - 3V) by the Pin 34 input. |
| 34 | VCOMOFF | 1 | 0 to 10V |  | VCOMOUT (Pin 33) voltage setting. VCOMOUT is the same potential as SIGCNT for input of 0 V , and approximately 3 V lower than that for input of 10 V . |
| 35 | SIGCNT | 1 | 7V |  | Signal center voltage (inversion folded voltage) input. Normally, set to 7V. |


| Pin <br> No. | Symbol | I/O | Standard voltage level | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 36 | FRP | 1 | $\begin{aligned} & \text { High }: \geq 2.5 \mathrm{~V} \\ & \text { Low: } \leq 0.8 \mathrm{~V} \end{aligned}$ |  | Invert pulse input. <br> High: inverse Low: non-inverse See the Timing Chart. |
| 37 | SID_O | O | 2 to 12V |  | SID block output. Provide an external buffer for precharge. |
| 38 | SID_R | 1 | 3.3 V |  | Precharge signal invert offset adjustment. <br> When using the CXA2111R SID, connect to the V33 output of the CXA2111R. |
| 39 | SID_IN | 1 | 2.3 to 3.3V | (39) <br> 77 | Precharge waveform input. Can be connected directly to the CXA2111R SID output. Connect to 5 V when not using the SID block. |
| 44 | SH_IN | 1 | 2 to 10V |  | Analog demultiplexer input. Connect to the VIDEO_O (Pin 45) output. <br> Do not input 2V or less. |
| 45 | VIDEO_O | O | 2 to 10V |  | Invert amplifier output. Connect directly to Pin 44. When using two CXA3512R in parallel in XGA or UXGA mode, use the invert amplifier of only one IC, and connect the output to Pin 44 of both ICs. |


| Pin <br> No. | Symbol | I/O | Standard voltage level | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 46 | VIDEO_R | 1 | 3.3V |  | Input the $100 \%$ white level DC of the signal input to VIDEO_I. <br> When using the CXA2111R, connect to the V33 output of the CXA2111R. When using bipolar DAC output for VIDEO_I, connect to the DAC supply voltage. |
| 47 | VIDEO_I | I | 2 to 3.3V |  <br> 77 | Video input. <br> Connect a gamma-corrected $1.5 \mathrm{Vp}-\mathrm{p}$ analog video output. Can be connected directly to the CXA2111R video output. Connect to 5 V when not using the invert amplifier. |
| 49 | CAL_R | 1 | 2.7V |  | Calibration level input for offset cancel. <br> Input the DC level during noninverse with the most highly visible gradation. Normally, approximately 2.5 to 3 V . |
| 50 | CAL_O | O | 3 to 11V |  | Calibration amplifier output. Connect directly to Pin 51. When using two CXA3512R in parallel in XGA or UXGA mode, use the calibration amplifier of only one IC, and connect the output to Pin 51 of both ICs. |
| 51 | CAL_I | 1 | 3 to 11V |  | Calibration level input for offset cancel. <br> Connect to CAL_O. |
| $\begin{aligned} & 54 \\ & 55 \end{aligned}$ | MCLK MCLKX | I | PECL <br> differential (amplitude 0.4 V or more between Vdd and 2 V ) or TTL input |  | Dot clock inputs. <br> PECL differential input or TTL input. For TTL input, input to MCLK and connect MCLKX to GND via a capacitor. <br> Always input the dot clock or equivalent signal to these pins even when not using CLKOUT. (Otherwise, noise may result.) |


| Pin No. | Symbol | I/O | Standard voltage level | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 58 | DLYCTR | 1 | 3 to 5V |  | Dot clock phase adjustment. The CLKOUT phase relative to MCLK can be changed by the voltage of this pin. Connection to the CXA2111R DLY_CNT output allows digital control using the $\mathrm{I}^{2} \mathrm{C}$ register of the CXA2111R. |
| $\begin{aligned} & 59 \\ & 60 \end{aligned}$ | CLKOUT <br> CLKOUTX | 0 | $\begin{aligned} & \text { VDD }-0.3 \mathrm{~V} \\ & \text { to VDD } \end{aligned}$ |  | Phase-adjusted dot clock outputs. |
| $\begin{aligned} & 62 \\ & 63 \end{aligned}$ | CLKIN <br> CLKINX | 1 | $\begin{aligned} & \text { VDD }-0.3 \mathrm{~V} \\ & \text { to } \mathrm{VDD} \end{aligned}$ |  | Dot clock inputs for timing generation. <br> Connect the CLKOUT (CLKOUTX) pin. <br> When not using the CLK phase adjustment function, the dot clock can also be input directly to these pins by PECL differential input. |
| 64 | F/H_CNT | 1 | $\begin{aligned} & \text { High }: \geq 2.5 \mathrm{~V} \\ & \text { Low: } \leq 0.8 \mathrm{~V} \\ & \text { OPEN High } \end{aligned}$ |  | SHOUT output timing selection. High: SHOUT 1 to 3 and SHOUT 4 to 6 are output at different timing. Low: SHOUT 1 to 6 are output at the same timing. |
| 23 | PGND |  | GND |  | Power GND. |
| 26 | PVcc |  | 15.5V |  | Power Vcc. Connect directly to Vcc. |
| 42 | Vcc |  | 15.5V |  | 15V power supply. |
| 52 | Vdd |  | 5V |  | 5 V power supply. |
| 53 | DGND |  | GND |  | Digital GND. |
| $\begin{aligned} & 8,9, \\ & 24,25, \\ & 40,41, \\ & 56,57 \end{aligned}$ | GND |  | GND |  | Analog GND. |
| 3,4 , <br> 7, 12, <br> 15, 18, <br> 20, 22, <br> 27, 29, <br> 31, 43, <br> 48, 61 | NC |  |  |  | No connection. Not connected to anything. |

- 7 -

Electrical Characteristics (See Electrical Characteristics Measurement Circuit)
( $\mathrm{VdD}=5 \mathrm{~V}, \mathrm{Vcc}=15.5 \mathrm{~V}$, Vsigcen $=7 \mathrm{~V}, \mathrm{Ta}=25 \pm 3^{\circ} \mathrm{C}$ )

| No. | Item | Symbol | Measurement points | Measurement contents | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | VDD current consumption | IDD | Ivdo | $\mathrm{IDD}=\mathrm{IvDD}$ | 20 | 28 | 42 | mA |
| 2 | Vcc current consumption | Icc | Ivcc1 IvcC2 | $\mathrm{IcC}=\mathrm{IvCC} 1+\mathrm{Ivcc} 2$ | 30 | 45 | 65 | mA |
| 3 | Input - output gain | Ashout | Vshout Vin | Ashout $=$ Vshout (AC)/Vin | - | 3 | - | times |
| 4 | Invert amplifier gain | Ainv | $\begin{aligned} & \hline \mathrm{Vinv} \\ & \mathrm{Vin} \end{aligned}$ | Ainv $=\operatorname{Vinv}(\mathrm{AC}) / \mathrm{Vin}$ | - | 2 | - | times |
| 5 | Invert amplifier slew rate | SRinv | Vinv | Input a square wave from Vin so that the VINv output amplitude is 3.0 Vp -p. Measure the slew rate at 10 to $90 \%$ of output waveform rise or fall. (for inverse or noninverse) | - | 700 | - | $\mathrm{V} / \mathrm{s}$ |
| 6 | Invert amplifier output band width | BWinv | Vinv | Input 2.5 V DC, 100 mVp -p AC from Pin 47 (VIDEO IN) and measure Vinv. The frequency that is -3 dB to 100 kHz . (for inverse or non-inverse) | - | 90 | - | MHz |
| 7 | Output delay deviation for inverse/noninverse | Tdiff | Vinv | Invert amplifier delay time difference for inverse and noninverse. | - | 2 | 4 | ns |
| 8 | SID output gain | Asid | VSID Vsid_IN | Asid $=$ Vsid (AC)/Vsid_In | - | 4 | 4.4 | times |
| 9 | SID block output slew rate | SRsid | Vsid | Input an invert pulse to Pin 44 (FRP), load capacitance C7 = 47pF, and apply DC input voltage to VSID_IN so that VSID is $2.5 \mathrm{~V} / 11.5 \mathrm{~V}$. <br> Measure the slew rate at 10 to $90 \%$ of output waveform rise or fall. | 30 | 50 | - | $\mathrm{V} / \mathrm{s}$ |
| 10 | VCOM adjustable range | Vсом | Vсом | VCOM output voltage when Pin 34 (VCOMOFF) is varied from 0 to 10 V . | Vsig - 2 | - | Vsig | V |
| 11 | First stage SH_OUT slew rate | SRsh1 | - | First stage sample-and-hold slew rate on Block Diagram. | - | 700 | - | $\mathrm{V} / \mathrm{\mu s}$ |
| 12 | SH OUT slew rate | SRout | Vout1 to <br> Vout6 | Input a square wave from Vin so that the Vouti to Vout6 output amplitude is $3.5 \mathrm{Vp}-\mathrm{p}$. Measure the slew rate at 10 to $90 \%$ of output waveform rise or fall. (load 270pF, for inverse or non-inverse) | - | 150 | - | $\mathrm{V} / \mathrm{\mu s}$ |

-8-

| No. | Item | Symbol | Measurement points | Measurement contents | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 13 | MCLK input frequency range | fmcLk |  | $\begin{aligned} & \text { D1OR2 = High } \\ & \text { (CLKOUT = MCLK) } \end{aligned}$ | 14 | - | 65 | MHz |
| 14 | TG operating frequency range | ftg | - | Maximum frequency at which the sample-and-hold timing pulse is output properly. | - | - | 120 | MHz |
| 15 | VIDEO_I input signal range | Vink | - | VIDEO_I input voltage range when VIDEO_R is set to 3.3 V . | 1.5 | - | 3.7 | V |
| 16 | VIDEO_I input signal amplitude range | VIn | - | Maximum signal amplitude range of VIDEO_I input signal | - | - | 1.5 | V |
| 17 | SHOUT minimum output voltage | Vmin | Vouti to Vout6 | Minimum voltage at which sample-and-hold output (SHOUT 1 to SHOUT 6) can be output. | 1.5 | 2 | - | V |
| 18 | SHOUT maximum output voltage | Vmax | Vout1 to Vout6 | Maximum voltage at which sample-and-hold output (SHOUT 1 to SHOUT 6) can be output. | - | 13 | 13.5 | V |
| 19 | Output deviation between channels 1 | Dout1 | Vouti to <br> Vout6 | Value obtained by subtracting minimum Vout1 to Vouts value from maximum Vout1 to Vout6 value when CAL_R $=2.6 \mathrm{~V}$ and VIDEO_I = 2.6 V . | - | 4 | 10 | mVp-p |
| 20 | Output deviation between channels 2 | Dout2 | Vout1 to <br> Vout6 | Value obtained by subtracting minimum Vout1 to Vouts value from maximum Vout1 to Vout6 value when CAL_R $=2.6 \mathrm{~V}$ and VIDEO_I $=3.3 \mathrm{~V}$ or 1.9 V . | - | 4 | 40 | mVp-p |
| 21 | Output deviation between ICs 1 | Dic1 | Vout1 to Vout6 | Value obtained by subtracting minimum Vout1 to Vouts value from maximum Vouti to Vout6 value when CAL_R $=2.6 \mathrm{~V}$ and VIDEO_I = 2.6 V . (when using two CXA3512R) | - | 10 | 20 | mVp-p |
| 22 | Output deviation between ICs 2 | Dıc2 | Vout1 to Vout6 | Value obtained by subtracting minimum Vout1 to Voutg value from maximum Vouti to Vout6 value when CAL_R $=2.6 \mathrm{~V}$ and VIDEO_I $=3.3 \mathrm{~V}$ or 1.9 V . (when using two CXA3512R) | - | 10 | 60 | mVp-p |

Unless otherwise specified, pin setting conditions are as follows.
(46) VIDEO_R = 3.3V, (47) VIDEO_I = 2.0V, (39) SID_IN = 2.3V, (38) SID_R = 3.3V, (35) SIGCNT = 7.0V,
(34) $\mathrm{VCOMOFF}=0 \mathrm{~V}$, (1) PRGPOL $=0 \mathrm{~V}$, (5) POSCTR1 $=0 \mathrm{~V}$, (6) POSCTR2 $=0 \mathrm{~V}$, (10) STATUS $=0 \mathrm{~V}$,
(13) D1OR2 $=5 \mathrm{~V}$, (14) DIRCTR $=5 \mathrm{~V}$, (49) CAL_R $=2.6 \mathrm{~V}$, (58) DLYCTR $=4.0 \mathrm{~V}$, (64) $\mathrm{F} / \mathrm{H} \_C N T=0 \mathrm{~V}$,
(36) FRP $=0 \mathrm{~V}$, fcıк 32.5 MHz

## Electrical Characteristics Measurement Circuit



## Level Diagram

## VIDEO I to SHOUT

(SIGCNT = 7V, VIDEO_R = input $100 \%$ white level)


## VIDEO_I to VIDEO_O

The formulas for calculating the VIDEO_I to SHOUT internal DC gain are as follows.
For non-inverse:
VIDEO_O $=2.0 \times($ VIDEO_I - VIDEO_R $)+$ SIGCNT $\times(1-1 / 10.5)$
SHOUT $=3.0 \times($ VIDEO_I - VIDEO_R $)+$ SIGCNT $\times(1-1 / 7)$

For inverse:
VIDEO_O $=-2.0 \times($ VIDEO_I - VIDEO_R $)+$ SIGCNT $\times(1+1 / 10.5)$
SHOUT $=-3.0 \times($ VIDEO_I - VIDEO_R $)+$ SIGCNT $\times(1+1 / 7)$

## Description of Operation

## 1. Invert Amplifier Block



The CXA3512R is designed so that the optimal signal for the LCD panel is output from the SHOUT pins when a signal in the range from 1.8 to 3.3 V is applied to the VIDEO_I input. As shown in the figure above, when a $\gamma$ corrected video signal is input to VIDEO_I, the signal is inverse/non-inverse amplified according to the FRP input (TTL level) and output from VIDEO_O. The DC level is determined by the VIDEO_R input. Input a level equivalent to $100 \%$ white of input. Also, when not using the invert amplifier, connect VIDEO_I to 5V.

## 2. Analog Demultiplexer Block

The SH_IN analog input signal is converted from a time series signal to a 6-channel (or 12-channel) cyclic parallel signal by the sample-and-hold group which is appropriately controlled by the on-chip timing generator. These signals pass through a fixed-gain (= 1.5 times) buffer amplifier and are output to SHOUT. These outputs can directly drive the input load of the LCD panel.
When using a SVGA panel, connect the (6-channel output) VIDEO_O output directly to the adjacent SH_IN. XGA panels use 12-channel output, so short the SH_IN of two CXA3512R and connect them to the VIDEO_O output of one of the IC. The on-chip TG recognizes master/slave by the low/high STATUS (Pin 10) input. For forward scan, the output alternates between the ICs in the order of master SHOUT1 $\rightarrow$ slave SHOUT1 $\rightarrow$ master SHOUT2 $\rightarrow$ slave SHOUT2 $\rightarrow$ master SHOUT3 and so on. Connect the wiring to the LCD panel inputs in this order.
The sample-and-hold pulse generation timing is shown on the following pages. These pulses are not output and are used only inside the IC.
Internal Sample-and-Hold Pulse Timing Chart 1
Forward scan (DIRCTR = high), F/H_CNT = high

SH1_1ch
SH1_2ch
SH1_3ch
SH1_4ch
SH1_5ch
SH1_6ch
SH2_1 to 3
SH2_4 to 6
SH3_1 to 3
SH3_4 to 6
SH1_1ch
SH1_2ch
SH1_3ch
SH1_4ch
SH1_5ch
SH1_6ch
SH2_1 to 3
SH2_4 to 6
SH3_1 to 3
SH3_4 to 6
Master
(STATUS = low)

Internal Sample-and-Hold Pulse Timing Chart 2
Reverse scan (DIRCTR = low), F/H_CNT = high


$$
\begin{aligned}
& \text { Master } \\
& \text { (STATUS = low) }
\end{aligned}
$$

$$
\begin{aligned}
& \text { Slave } \\
& \text { (STATUS = high) }
\end{aligned}
$$

$$
\begin{array}{r}
\text { SH1_1ch } \\
\text { SH1_2ch } \\
\text { SH1_3ch } \\
\text { SH1_4ch } \\
\text { SH1_5ch } \\
\text { SH1_6ch } \\
\text { SH2_1 to } 3 \\
\text { SH2_4 to } 6 \\
\text { SH3_1 to } 3 \\
\text { SH3_4 to } 6 \\
\text { SH1_1ch } \\
\text { SH1_2ch } \\
\text { SH1_3ch } \\
\text { SH1_4ch } \\
\text { SH1_5ch } \\
\text { SH1_6ch } \\
\text { SH2_1 to } 3 \\
\text { SH2 } \\
\text { SH3_1 to } 6 \\
\text { SH3 } 3 \\
\text { SHo } 6
\end{array}
$$

## 3. Timing Generator (TG) Block

The on-chip TG operates by one pair of differential clock inputs (CLK_IN, CLK_INX) and two horizontal sync signal inputs (PRG, ENB), and generates the timing pulses needed by the demultiplexer block and the output deviation cancel circuit. The various operation modes can be designated by the pin voltage settings.

- Input timing signal conditions


Maintain the ENB, PRG and FRP phase relationship shown in the timing chart above, with the CLK_IN input sync as 1 clk. In particular, when FRP changes between high and low, be sure to input ENB and PRG as shown above. Otherwise, the IC may suffer irrecoverable deterioration in the worst case.

- Operation mode setting

Table B.

|  | SVGA (6-channel mode) <br> SXGA (12-channel mode) | XGA/UXGA (12-channel/24-channel mode) |  |
| :--- | :---: | :---: | :---: |
|  | Master | Slave |  |
| STATUS | $\mathrm{H} / \mathrm{L}^{* 1}$ | L | H |
| D1OR2 | L | H | H |

*1 The output phase can be shifted by 1/2-dot clock in SVGA/SXGA mode by changing STATUS.

## - Scan direction setting

The output scan direction can be changed by the DIRCTR (Pin 14) input.

| Pin 14 | Direction | Scan order |
| :---: | :---: | :---: |
| H | Forward | SHOUT1 $\rightarrow$ SHOUT2 $\rightarrow$ SHOUT3 $\rightarrow$ SHOUT4 $\rightarrow$ SHOUT5 $\rightarrow$ SHOUT6 $\rightarrow$ SHOUT1 $\rightarrow$ |
| L | Reverse | SHOUT6 $\rightarrow$ SHOUT5 $\rightarrow$ SHOUT4 $\rightarrow$ SHOUT3 $\rightarrow$ SHOUT2 $\rightarrow$ SHOUT1 $\rightarrow$ SHOUT6 $\rightarrow$ |

The scan direction can be changed by the Pin 14 setting without changing other connections even when using two CXA3512R such as in XGA mode.

## - Output phase setting

The phase of each SHOUT output relative to the analog input can be adjusted in CLK_IN clock units by the Pins 5 and 6 input levels.
Each input pin has 4 setting values, for a total of 16 settings.
POSCTR1 is the lower bits setting, POSCTR2 is the upper bits setting, and the setting values are as shown in Table A-1.

Table A-1. Setting Voltage Range for Output Phase

| Setting value | Threshold |
| :---: | :---: |
| 0 | to 0.75 V |
| 1 | 1.15 to 1.50 V |
| 2 | 1.70 to 2.55 V |
| 3 | 2.95 V to |

Table A-2. CMOS Logic Connection Setting Value and CMOS Output Pins

| Setting value | a | b |
| :---: | :---: | :---: |
| 0 | L | L |
| 1 | $\mathrm{Hi}-\mathrm{Z}$ | L |
| 2 | $\mathrm{Hi}-\mathrm{Z}$ | H |
| 3 | H | H |

There are two ways to use these pins.
A. Connect directly to the CXA2111R

Connect to the corresponding CXA2111R pins POS_CNT1 and POS_CNT2. This allows bit setting via the CXA2111R ${ }^{2} \mathrm{C}$ bus.
B. Connect to CMOS logic

Connect CMOS logic as shown in the figure. This allows digital control by tri-state control of Pin a. See Table A-2.

R1 is a threshold setting resistor that provides the voltage for setting values 1 and 2 . The appropriate resistance value changes depending on the number of CXA3512R driven by one CMOS logic (1-channel or 3channel RGB drive, or one CXA3512R (6-outputs/ch) or two CXA3512R (12-outputs/ch)).
Recommended resistance values are given in Table A-3.

## CMOS Logic Connection

CXA3512R Usage and Threshold Setting Resistor R1


Table A-3.

|  | RGB 1-channel drive |  | RGB 3-channel drive |  |
| :---: | :---: | :---: | :---: | :---: |
|  | 6 outputs | 12 outputs | 6 outputs | 12 outputs |
| R1 value | $250 \mathrm{k} \Omega$ | $150 \mathrm{k} \Omega$ | $100 \mathrm{k} \Omega$ | $47 \mathrm{k} \Omega$ |

CMOS supply voltage $=3.3$ to 5 V

## 4. Dot Clock Phase Adjustment Block

The CXA3512R has a function for adjusting the phase between the analog video input and the dot clock input to achieve stable reproduction of high definition images. Images with no jitter and flicker can be reproduced by optimizing the setting.
The $1 / 2$-dot clock input to MCLK and MCLKX (PECL level) is input to the phase comparator of the on-chip PLL clock generator. The output from CLKOUT and CLKOUTX becomes the internal VCO output. CLKOUT is the same frequency as MCLK when the D10R2 (Pin 13) input is high, and twice the MCLK frequency when the D10R2 input is low.
A large amplitude logic with a threshold value of 1.5 V can also be connected directly to MCLK instead of PECL. In this case, connect MCLKX to GND via a capacitor of approximately 100pF. (PECL level input is recommended when the MCLK input is used around 50 MHz .)
The CLKOUT phase can be adjusted up to $\pm 180^{\circ}$ according to the DC level ( 3 to 5 V ) of the DLYCTR (Pin 58) input.
By connecting CLKOUT to the TG clock input, the analog video signal and first stage sample-and-hold phases can be finely adjusted using the DLYCTR DC level.
When using two CXA3512R in XGA mode, input the CLKOUT of one CXA3512R to the CLKIN of both in order to match the timing of both ICs. In this case, input the same clock to MLCK of both ICs.

## 5. Calibration Amplifier Block

The CXA3512R generates the deviation cancel circuit reference with a calibration amplifier in order to minimize the deviation between channels at the highest visibility level.
Input DC level equivalent to approximately $50 \%$ gray at VIDEO_I to CAL_R (Pin 49). In addition, directly connect the CAL_O (Pin 50) output to the adjacent CAL_I.
When using two CXA3512R in XGA mode, connect the CAL_O of one IC to the CAL_I of both ICs, and connect the unused CAL_R to 5 V .

## 6. SID Block

This block generates the precharge signal used by the LCD panel.
The signal input to SID_IN (Pin 39) is folded at the SIGCNT potential by FRP in the same manner as the invert amplifier, and output to SID_O (Pin 37). The gain is designed at approximately 4 times. The DC level is determined by SID_R, and is normally approximately 3.3V.
SID_O cannot directly drive the precharge signal input of the LCD panel. Therefore, connect SID_O via a buffer having sufficient current supply capability.

SID_O DC calculation formula
Pin 36: low = non-inverse

$$
\text { SID_O }=4 \times(\text { SID_IN }- \text { SID_R) }+6 / 7 \text { (SIGCNT) }
$$

Pin 36: high = inverse

$$
\text { SID_O }=4 \times(\text { SID_R }- \text { SID_IN })+8 / 7 \text { (SIGCNT) }
$$

## 7. VCOM Block

This block sets the DC potential of the VCOM level.
The VCOMOFF (Pin 34) potential sets the deviation relative to the SIGCNT potential as follows.
VCOMOFF = 0V: VCOMOUT = SIGCNT
$\mathrm{VCOMOFF}=10 \mathrm{~V}: \mathrm{VCOMOUT}=$ SIGCNT -3 V

## Combination with the CXA2111R

Used together with the CXA2111R, the CXA3512R can achieve most of the analog signal processing $(\gamma$ correction, precharge waveform generation) required by LCD panels.
In addition, $I^{2} \mathrm{C}$ serial control of the following functions is possible using the $\mathrm{I}^{2} \mathrm{C}$-controlled registers built into the CXA2111R.

- Output phase adjustment (POSCTR1, 2)
- Clock phase adjustment (DLYCTR)
- Scan direction (DIRCTR)

Connect the pins as shown in the table below to use the various functions.
For details, see the CXA2111R specifications.

|  | CXA2111R | CXA3512R |
| :--- | :--- | :--- |
| Video signal | ROUT (18), GOUT (16) or <br> BOUT (14) | VIDE_IN (47) |
|  | SIDOUT (6) | SID_IN (39) |
| Output phase | POS_CNT (1) | POSCTR1 (5) |
|  | POS_CNT (2) | POSCTR2 (6) |
| Clock phase | DLK_CNT (3) | DLYCTR (58) |
| Scan direction | DIR_CNT (4) | DIRCTR (14) |
| Reference level | V33 (8) | VIDEO_R (46) <br> SID_R (38) |

## Notes on Operation

## 1. Notes on Mounting

- The CXA3512R consumes power of approximately 1 W . Be sure to take the following measures to prevent the IC temperature from rising.
A. Pins $8,9,24,25,40,41,56$ and 57 (total 8 pins) are connected directly to the "die pad". Electrically and thermally connect these pins to the inner layer GND plane of a 4-layer substrate using multiple via.
B. Do not mount in high density on a small substrate. Mounting to a 4-layer substrate with an inner layer copper foil thickness of $30 \mu \mathrm{~m}$ or more is recommended.
C. Do not locate the CXA3512R downwind of high thermal loads (lamp, etc.) in sets with fans.

Do not locate the CXA3512R in portions with stagnant air flows in sets without fans.

- The wiring for the CXA3512R alone does not require special consideration, the skew with the PRG pulse rise timing may cause problems when using a high-speed dot clock. Particularly when using multiple CXA3512R, the timing of the PRG used as the time reference inside the IC must be matched at the IC input pins. Care should be taken when designing the board for the effects of propagation time and reflection, with the PRG line also considered an analog line like MCLK.
If skew with the PRG pulse poses a problem after adjusting the phase relationship between the analog video input and CLK_IN, it may be possible to solve this problem by adjusting the PRGPOL (Pin 1) H/L setting for each IC.


## 2. Input Signals

- Be sure to maintain the FRP, ENB and PRG timings noted in "Description of Operation 3. Timing Generator (TG) Block".
Special care should be taken to avoid FRP transition without ENB and PRG.
- There is no particular problem when connecting the VIDEO_O output to SH_IN, but in this case do not input voltages of 2 V or less, or (Vdd -2 V ) or more.

Application Circuit 1 (to SVGA Panel)


Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

## Application Circuit 2 (to XGA Panel)



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

Example of Representative Characteristics ( $\mathrm{VCC}=15.5 \mathrm{~V}$, $\mathrm{VDD}=5.0 \mathrm{~V}, \mathrm{SIGCNT}=7.0 \mathrm{~V}, \mathrm{Ta}=25 \pm 3^{\circ} \mathrm{C}$ )







## Package Outline <br> Unit: mm



NOTE: Dimension "*" does not include mold protrusion
PACKAGE STRUCTURE

| SONY CODE | LQFP-64P-L02 |
| :--- | :--- |
| EIAJ CODE | LQFP064-P-1414 |
| JEDEC CODE | - |


| PACKAGE MATERIAL | EPOXY RESIN |
| :--- | :--- |
| LEAD TREATMENT | PALLADIUM PLATING |
| LEAD MATERIAL | COPPER ALLOY |
| PACKAGE MASS | 0.7 g |

NOTE : PALLADIUM PLATING
This product uses S-PdPPF (Sony Spec.-Palladium Pre-Plated Lead Frame).

