## FEATURES

All-In-One Synchronous Buck Driver
Bootstrapped High Side Drive
One PWM Signal Generates Both Drives
Programmable Transition Delay
Anticross-Conduction Protection Circuitry
APPLICATIONS
Multiphase Desktop CPU Supplies
Mobile Computing CPU Core Power Converters
Single-Supply Synchronous Buck Converters
Standard-to-Synchronous Converter Adaptations

FUNCTIONAL BLOCK DIAGRAM


## GENERAL DESCRIPTION

The ADP3412 is a dual MOSFET driver optimized for driving two N-channel MOSFETs which are the two switches in a nonisolated synchronous buck power converter. Each of the drivers is capable of driving a 3000 pF load with a 20 ns propagation delay and a 30 ns transition time. One of the drivers can be bootstrapped and is designed to handle the high voltage slew rate associated with "floating" high side gate drivers. The ADP3412 includes overlapping drive protection (ODP) to prevent shoot-through current in the external MOSFETs.


Figure 1. General Application Circuit

REV. A

[^0]One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
Fax: 781/326-8703
© Analog Devices, Inc., 2002

## ADP3412-SPECIFICATIONS ${ }^{1}$

$\left(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\right.$ to $70^{\circ} \mathrm{C}, \mathrm{VCC}=5 \mathrm{~V}, \mathrm{BST}=4 \mathrm{~V}$ to 26 V , unless otherwise noted.)

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SUPPLY <br> Supply Voltage Range Quiescent Current | $\begin{aligned} & \mathrm{VCC} \\ & \mathrm{ICC}_{\mathrm{Q}} \end{aligned}$ |  | 4.15 | $\begin{aligned} & 5.0 \\ & 1 \end{aligned}$ | $\begin{aligned} & 7.5 \\ & 2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |
| PWM INPUT <br> Input Voltage High ${ }^{2}$ Input Voltage Low ${ }^{2}$ |  |  | 2.0 |  | 0.8 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| HIGH SIDE DRIVER <br> Output Resistance, Sourcing Current Output Resistance, Sinking Current Transition Times ${ }^{3}$ (See Figure 2) Propagation Delay ${ }^{3,4}$ (See Figure 2) | $\operatorname{tr}_{\text {DRVH }}, \mathrm{tf}_{\text {DRVH }}$ $\operatorname{tpdh}_{\text {DRVH }}$ $\operatorname{tpdl}_{\text {DRVH }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{SW}}=4.6 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{SW}}=4.6 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{SW}}=4.6 \mathrm{~V}, \mathrm{C}_{\mathrm{LOAD}}=3 \mathrm{nF} \\ & \mathrm{~V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{SW}}=4.6 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{BST}}-\mathrm{V}_{\mathrm{SW}}=4.6 \mathrm{~V} \end{aligned}$ | 10 | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 20 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 35 \\ & \text { Note } 5 \\ & 25 \end{aligned}$ | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| LOW SIDE DRIVER <br> Output Resistance, Sourcing Current Output Resistance, Sinking Current Transition Times ${ }^{3}$ (See Figure 2) Propagation Delay ${ }^{3,4}$ (See Figure 2) | $\operatorname{tr}_{\mathrm{DRVL}}, \mathrm{tf}_{\mathrm{DRVL}}$ $\operatorname{tpdh}_{\text {DRVL }}$ tpdl ${ }_{\text {DRVL }}$ | $\begin{aligned} & \mathrm{VCC}=4.6 \mathrm{~V} \\ & \mathrm{VCC}=4.6 \mathrm{~V} \\ & \mathrm{VCC}=4.6 \mathrm{~V}, \mathrm{C}_{\text {LOAD }}=3 \mathrm{nF} \\ & \mathrm{VCC}=4.6 \mathrm{~V} \\ & \mathrm{VCC}=4.6 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 2.5 \\ & 2.5 \\ & 20 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 35 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \Omega \\ & \Omega \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |

NOTES
${ }^{1}$ All limits at temperature extremes are guaranteed via correlation using standard Statistical Quality Control (SQC) methods.
${ }^{2}$ Logic inputs meet typical CMOS I/O conditions for source/sink current ( $\sim 1 \mu \mathrm{~A}$ ).
${ }^{3} \mathrm{AC}$ specifications are guaranteed by characterization but not production tested.
${ }^{4}$ For propagation delays, "tpdh" refers to the specified signal going high; "tpdl" refers to it going low.
${ }^{5}$ Maximum propagation delay $=40 \mathrm{~ns}+\left(1 \mathrm{~ns} / \mathrm{pF} \times \mathrm{C}_{\mathrm{DLY}}\right)$.
Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS*

| VCC | -0.3 V to +8 V |
| :---: | :---: |
| BST | -0.3 V to +30 V |
| BST to SW | -0.3 V to +8 V |
| SW | . . -5.0 V to +25 V |
| IN | -0.3 V to VCC + 0.3 V |
| Operating Ambient Temperature Range | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $0^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| $\theta_{\text {JA }}$ | $155^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {JC }}$ | $40^{\circ} \mathrm{C} / \mathrm{W}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec ) | $300^{\circ} \mathrm{C}$ |

*This is a stress rating only; operation beyond these limits can cause the device to be permanently damaged. Unless otherwise specified, all voltages are referenced to PGND.

## PIN FUNCTION DESCRIPTIONS

| Pin | Mnemonic | Function |
| :--- | :--- | :--- |
| 1 | BST | Floating Bootstrap Supply for the Upper MOSFET. A capacitor connected between BST and SW Pins <br> holds this bootstrapped voltage for the high side MOSFET as it is switched. The capacitor should be <br> chosen between 100 nF and $1 \mu \mathrm{~F}$. |
| 2 | IN |  |
| 3 | DLY | TTL-level input signal that has primary control of the drive outputs. <br> Low High Transition Delay. A capacitor from this pin to ground programs the propagation delay from <br> turn-off of the lower FET to turn-on of the upper FET. The formula for the low high transition delay <br> is DLY = C CLY $\times(1 \mathrm{~ns} / \mathrm{pF})+20$ ns. The rise time for turn-on of the upper FET is not included in the formula. |
| 5 | VCC DRVL | Input Supply. This pin should be bypassed to PGND with $\sim 1 \mu$ F ceramic capacitor. <br> 6 <br> 7 |
| SGnchronous Rectifier Drive. Output drive for the lower (synchronous rectifier) MOSFET. |  |  |
| Power Ground. Should be closely connected to the source of the lower MOSFET. |  |  |
| Shis pin is connected to the buck-switching node, close to the upper MOSFET's source. It is the floating |  |  |
| return for the upper MOSFET drive signal. It is also used to monitor the switched voltage to prevent turn- |  |  |
| on of the lower MOSFET until the voltage is below $\sim 1$ V. Thus, according to operating conditions, the |  |  |
| high low transition delay is determined at this pin. |  |  |
| Buck Drive. Output drive for the upper (buck) MOSFET. |  |  |

## PIN CONFIGURATION



## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADP3412JR | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC) | SOIC-8 |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADP3412 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Figure 2. Nonoverlap Timing Diagram
(Timing Is Referenced to the $90 \%$ and $10 \%$ Points Unless Otherwise Noted)

## Typical Performance Characteristics-ADP3412



TPC 1. DRVH Fall and DRVL Rise Times


TPC 4. DRVL Rise and Fall Times vs. Temperature


TPC 7. Propagation Delay vs. Temperature


TPC 2. DRVL Fall and DRVH Rise Times


TPC 5. DRVH and DRVL Rise Times vs. Load Capacitance


TPC 8. Supply Current vs. Frequency


TPC 3. DRVH Rise and Fall Times vs. Temperature


TPC 6. DRVH and DRVL Fall Times vs. Load Capacitance


TPC 9. Supply Current vs. Temperature

## ADP3412

## THEORY OF OPERATION

The ADP3412 is a dual MOSFET driver optimized for driving two N-channel MOSFETs in a synchronous buck converter topology. A single PWM input signal is all that is required to properly drive the high side and the low side FETs. Each driver is capable of driving a 3 nF load with only a 20 ns transition time.
A more detailed description of the ADP3412 and its features follows. Refer to the General Application Circuit in Figure 1.

## Low Side Driver

The low side driver is designed to drive low $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \mathrm{N}$-channel MOSFETs. The maximum output resistance for the driver is $5 \Omega$ for both sourcing and sinking gate current. The low output resistance allows the driver to have 20 ns rise and fall times into a 3 nF load. The bias to the low side driver is internally connected to the VCC supply and PGND.
The driver's output is 180 degrees out of phase with the PWM input.

## High Side Driver

The high side driver is designed to drive a floating low $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ N -channel MOSFET. The maximum output resistance for the driver is $5 \Omega$ for both sourcing and sinking gate current. The low output resistance allows the driver to have 20 ns rise and fall times into a 3 nF load. The bias voltage for the high side driver is developed by an external bootstrap supply circuit, which is connected between the BST and SW Pins.
The bootstrap circuit comprises a diode, D1, and bootstrap capacitor, $\mathrm{C}_{\mathrm{BST}}$. When the ADP3412 is starting up, the SW Pin is at ground, so the bootstrap capacitor will charge up to VCC through D1. When the PWM input goes high, the high side driver will begin to turn ON the high side MOSFET, Q1, by pulling charge out of $\mathrm{C}_{\mathrm{BST}}$. As Q1 turns ON, the SW Pin will rise up to $V_{I N}$, forcing the BST Pin to $V_{I N}+V_{C(B S T)}$, which is enough gate-to-source voltage to hold Q1 ON. To complete the cycle, Q1 is switched OFF by pulling the gate down to the voltage at the SW Pin. When the low side MOSFET, Q2, turns ON, the SW Pin is pulled to ground. This allows the bootstrap capacitor to charge up to VCC again. The high side driver's output is in phase with the PWM input.

## Overlap Protection Circuit

The overlap protection circuit (OPC) prevents both of the main power switches, Q1 and Q2, from being ON at the same time. This is done to prevent shoot-through currents from flowing through both power switches and the associated losses that can occur during their ON-OFF transitions. The overlap protection circuit accomplishes this by adaptively controlling the delay from Q1's turn OFF to Q2's turn ON and by externally setting the delay from Q2's turn OFF to Q1's turn ON.
To prevent the overlap of the gate drives during Q1's turn OFF and Q2's turn ON, the overlap circuit monitors the voltage at the SW Pin. When the PWM input signal goes low, Q1 will begin to turn OFF (after a propagation delay), but before Q2 can turn ON, the overlap protection circuit waits for the voltage at the SW Pin to fall from $\mathrm{V}_{\text {IN }}$ to 1 V . Once the voltage on the SW Pin has fallen to $1 \mathrm{~V}, \mathrm{Q} 2$ will begin turn ON . By waiting for the voltage on the SW Pin to reach 1 V , the overlap protection circuit ensures that Q1 is OFF before Q2 turns on, regardless of variations in temperature, supply voltage, gate charge, and drive current.

To prevent the overlap of the gate drives during Q2's turn OFF and Q1's turn ON, the overlap circuit provides a programmable delay that is set by a capacitor on the DLY Pin. When the PWM input signal goes high, Q2 will begin to turn OFF (after a propagation delay), but before Q1 can turn ON, the overlap protection circuit waits for the voltage at DRVL to drop to around $10 \%$ of VCC. Once the voltage at DRVL has reached the $10 \%$ point, the overlap protection circuit will wait for a 20 ns typical propagation delay plus an additional delay based on the external capacitor, $\mathrm{C}_{\text {DLY }}$. The delay capacitor adds an additional $1 \mathrm{~ns} / \mathrm{pF}$ of delay. Once the programmable delay period has expired, Q1 will begin turn ON. The delay allows time for current to commutate from the body diode of Q2 to an external Schottky diode, which allows turnoff losses to be reduced. Although not as foolproof as the adaptive delay, the programmable delay adds a safety margin to account for variations in size, gate charge, and internal delay of the external power MOSFETs.

## APPLICATION INFORMATION

## Supply Capacitor Selection

For the supply input (VCC) of the ADP3412, a local bypass capacitor is recommended to reduce the noise and to supply some of the peak currents drawn. Use a $1 \mu \mathrm{~F}$, low ESR capacitor. Multilayer ceramic chip (MLCC) capacitors provide the best combination of low ESR and small size and can be obtained from the following vendors:

| Murata | GRM235Y5V106Z16 | www.murata.com |
| :--- | :--- | :--- |
| Taiyo- |  |  |
| Yuden | EMK325F106ZF | www.t-yuden.com |
| Tokin | C23Y5V1C106ZP | www.tokin.com |

Keep the ceramic capacitor as close as possible to the ADP3412.

## Bootstrap Circuit

The bootstrap circuit uses a charge storage capacitor $\left(\mathrm{C}_{\mathrm{BST}}\right)$ and a Schottky diode, as shown in Figure 1. Selection of these components can be done after the high side MOSFET has been chosen.
The bootstrap capacitor must have a voltage rating that is able to handle the maximum battery voltage plus 5 V . A minimum 50 V rating is recommended. The capacitance is determined using the following equation:

$$
C_{B S T}=\frac{Q_{G A T E}}{\Delta V_{B S T}}
$$

where, $Q_{\text {GATE }}$ is the total gate charge of the high side MOSFET, and $\Delta V_{B S T}$ is the voltage droop allowed on the high side MOSFET drive. For example, the IRF7811 has a total gate charge of about 20 nC . For an allowed droop of 200 mV , the required bootstrap capacitance is 100 nF . A good quality ceramic capacitor should be used.
A Schottky diode is recommended for the bootstrap diode due to its low forward drop, which maximizes the drive available for the high side MOSFET. The bootstrap diode must have a minimum 40 V rating to withstand the maximum battery voltage plus 5 V . The average forward current can be estimated by:

$$
I_{F(A V G)} \approx Q_{G A T E} \times f_{M A X}
$$

where $f_{M A X}$ is the maximum switching frequency of the controller. The peak surge current rating should be checked in-circuit, since this is dependent on the source impedance of the 5 V supply and the ESR of $\mathrm{C}_{\mathrm{BST}}$.

## Delay Capacitor Selection

The delay capacitor, $\mathrm{C}_{\text {DLY }}$, is used to add an additional delay when the low side FET drive turns off and when the high side drive starts to turn on. The delay capacitor adds $1 \mathrm{~ns} / \mathrm{pF}$ of additional time to the 20 ns of fixed delay.
If a delay capacitor is required, look for a good quality ceramic capacitor with an NPO or COG dielectric, or for a good quality mica capacitor. Both types of capacitors are available in the 1 pF to 100 pF range and have excellent temperature and leakage characteristics.

## Printed Circuit Board Layout Considerations

Use the following general guidelines when designing printed circuit boards:

1. Trace out the high current paths and use short, wide traces to make these connections.
2. Connect the PGND Pin of the ADP3412 as close as possible to the source of the lower MOSFET.
3. The VCC bypass capacitor should be located as close as possible to VCC and PGND Pins.

## Typical Application Circuits

The circuit in Figure 3 shows how two drivers can be combined with the ADP3160 to form a total power conversion solution for $\mathrm{V}_{\mathrm{CC}(\mathrm{CORE})}$ generation in a high current GOA computer. Figure 4 gives a CPU a similar application circuit for a 35 A processor.


Figure 3. 53.4 A Intel CPU Supply Circuit


Figure 4. 35 A Athlon CPU Supply Circuit

## OUTLINE DIMENSIONS

8-Lead Standard Small Outline Package [SOIC]
Narrow Body
(R-8)
Dimensions shown in millimeters and (inches)


CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN
COMPLIANT TO JEDEC STANDARDS MS-012AA
LocationPage08/02-Data Sheet changed from REV. 0 to REV. A.
Updated OUTLINE DIMENSIONS .....  9

Downloaded from Elcodis.com electronic components distributor


[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

