

# LC<sup>2</sup>MOS Precision Mini-DIP Analog Switch

**ADG419** 

#### **FEATURES**

44 V Supply Maximum Ratings  $V_{SS}$  to  $V_{DD}$  Analog Signal Range Low On Resistance (< 35  $\Omega$ ) Ultralow Power Dissipation (< 35  $\mu$ W) Fast Transition Time (160 ns max) Break-Before-Make Switching Action Plug-In Replacement for DG419

### **APPLICATIONS**

Precision Test Equipment Precision Instrumentation Battery Powered Systems Sample Hold Systems

### FUNCTIONAL BLOCK DIAGRAM



#### **GENERAL DESCRIPTION**

The ADG419 is a monolithic CMOS SPDT switch. This switch is designed on an enhanced LC<sup>2</sup>MOS process that provides low power dissipation yet gives high switching speed, low on resistance and low leakage currents.

The on resistance profile of the ADG419 is very flat over the full analog input range, ensuring excellent linearity and low distortion. The part also exhibits high switching speed and high signal bandwidth. CMOS construction ensures ultralow power dissipation, making the parts ideally suited for portable and battery powered instruments.

Each switch of the ADG419 conducts equally well in both directions when ON and has an input signal range that extends to the supplies. In the OFF condition, signal levels up to the supplies are blocked. The ADG419 exhibits break-beforemake switching action.

### **PRODUCT HIGHLIGHTS**

- Extended Signal Range
   The ADG419 is fabricated on an enhanced LC<sup>2</sup>MOS process, giving an increased signal range that extends to the supply rails.
- 2. Ultralow Power Dissipation
- 3. Low Ron
- 4. Single Supply Operation
  For applications where the analog signal is unipolar, the ADG419 can be operated from a single rail power supply.
  The part is fully specified with a single +12 V power supply and will remain functional with single supplies as low as +5 V.

## REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700 World Wide Web Site: http://www.analog.com
Fax: 781/326-8703 © Analog Devices, Inc., 1998

# ADG419-SPECIFICATIONS1

**Dual Supply**  $(V_{DD}=+15~V~\pm~10\%,~V_{SS}=-15~V~\pm~10\%,~V_L=+5~V~\pm~10\%,~GND=0~V,~unless~otherwise~noted)$ 

|                                         | B V    | ersion                     | T Ve       | ersion               |        |                                                         |
|-----------------------------------------|--------|----------------------------|------------|----------------------|--------|---------------------------------------------------------|
| Parameter                               | +25°C  | -40°C to<br>+85°C          | +25°C      | -55°C to<br>+125°C   | Units  | Test Conditions/Comments                                |
| ANALOG SWITCH                           | 123 0  | 103 C                      | 123 0      | (125 G               | Cints  | Test Conditions/Comments                                |
| Analog Signal Range                     |        | $ m V_{SS}$ to $ m V_{DD}$ |            | $V_{SS}$ to $V_{DD}$ | V      |                                                         |
| R <sub>ON</sub>                         | 25     | , 33 cc , DD               | 25         | , 33 cc , DD         | Ω typ  | $V_D = \pm 12.5 \text{ V}, I_S = -10 \text{ mA}$        |
| ON                                      | 35     | 45                         | 35         | 45                   | Ω max  | $V_{DD} = +13.5 \text{ V}, V_{SS} = -13.5 \text{ V}$    |
| LEAKAGE CURRENTS                        |        |                            |            |                      |        | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$    |
| Source OFF Leakage I <sub>S</sub> (OFF) | ±0.1   |                            | $\pm 0.1$  |                      | nA typ | $V_D = \pm 15.5 \text{ V}, V_S = \mp 15.5 \text{ V};$   |
|                                         | ±0.25  | ±5                         | $\pm 0.25$ | ±15                  | nA max | Test Circuit 2                                          |
| Drain OFF Leakage I <sub>D</sub> (OFF)  | ±0.1   |                            | $\pm 0.1$  |                      | nA typ | $V_D = \pm 15.5 \text{ V}, V_S = \mp 15.5 \text{ V};$   |
|                                         | ±0.75  | ±5                         | $\pm 0.75$ | ±30                  | nA max | Test Circuit 2                                          |
| Channel ON Leakage ID, IS (ON)          | ±0.4   |                            | $\pm 0.4$  |                      | nA typ | $V_S = V_D = \pm 15.5 \text{ V};$                       |
|                                         | ±0.75  | ±5                         | ±0.75      | ±30                  | nA max | Test Circuit 3                                          |
| DIGITAL INPUTS                          |        |                            |            |                      |        |                                                         |
| Input High Voltage, V <sub>INH</sub>    |        | 2.4                        |            | 2.4                  | V min  |                                                         |
| Input Low Voltage, V <sub>INL</sub>     |        | 0.8                        |            | 0.8                  | V max  |                                                         |
| Input Current                           |        |                            |            |                      |        |                                                         |
| $I_{INL}$ or $I_{INH}$                  |        | ±0.005                     |            | $\pm 0.005$          | μA typ | $V_{IN} = V_{INL} \text{ or } V_{INH}$                  |
|                                         |        | ±0.5                       |            | ±0.5                 | μA max |                                                         |
| DYNAMIC CHARACTERISTICS <sup>2</sup>    |        |                            |            |                      |        |                                                         |
| t <sub>TRANSITION</sub>                 | 160    | 200                        | 145        | 200                  | ns max | $R_L = 300 \Omega, C_L = 35 pF;$                        |
|                                         |        |                            |            |                      |        | $V_{S1} = \pm 10 \text{ V}, V_{S2} = \mp 10 \text{ V};$ |
|                                         |        |                            |            |                      |        | Test Circuit 4                                          |
| Break-Before-Make Time                  | 30     |                            | 30         |                      | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$                        |
| Delay, t <sub>D</sub>                   | 5      |                            | 5          |                      | ns min | $V_{S1} = V_{S2} = \pm 10 \text{ V};$                   |
|                                         |        |                            |            |                      |        | Test Circuit 5                                          |
| OFF Isolation                           | 80     |                            | 80         |                      | dB typ | $R_L = 50 \Omega, f = 1 MHz;$                           |
|                                         |        |                            |            |                      |        | Test Circuit 6                                          |
| Channel-to-Channel Crosstalk            | 90     |                            | 70         |                      | dB typ | $R_L = 50 \Omega, f = 1 MHz;$                           |
| 0 (0.177)                               |        |                            |            |                      | -      | Test Circuit 7                                          |
| C <sub>s</sub> (OFF)                    | 6      |                            | 6          |                      | pF typ | f = 1 MHz                                               |
| $C_D, C_S (ON)$                         | 55     |                            | 55         |                      | pF typ | f = 1 MHz                                               |
| POWER REQUIREMENTS                      |        |                            |            |                      |        | $V_{DD} = +16.5 \text{ V}, V_{SS} = -16.5 \text{ V}$    |
| $ m I_{DD}$                             | 0.0001 |                            | 0.0001     |                      | μA typ | $V_{IN} = 0 \text{ V or } 5 \text{ V}$                  |
|                                         | 1      | 2.5                        | 1          | 2.5                  | μA max |                                                         |
| ${ m I}_{ m SS}$                        | 0.0001 |                            | 0.0001     |                      | μA typ |                                                         |
|                                         | 1      | 2.5                        | 1          | 2.5                  | μA max |                                                         |
| ${ m I_L}$                              | 0.0001 |                            | 0.0001     |                      | μA typ | $V_L = +5.5 \text{ V}$                                  |
|                                         | 1      | 2.5                        | 1          | 2.5                  | μA max |                                                         |

#### NOTES

Specifications subject to change without notice.

<sup>&</sup>lt;sup>1</sup>Temperature ranges are as follows: B Version: -40°C to +85°C; T Version: -55°C to +125°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

# Single Supply ( $V_{DD}$ = +12 V $\pm$ 10%, $V_{SS}$ = 0 V, $V_L$ = +5 V $\pm$ 10%, GND = 0 V, unless otherwise noted)

|                                         | BV     | ersion<br>-40°C to     | T Ve   | ersion<br>-55°C to     |        |                                                            |
|-----------------------------------------|--------|------------------------|--------|------------------------|--------|------------------------------------------------------------|
| Parameter                               | +25°C  | -40 ℃ 10<br>+85°C      | +25°C  | +125°C                 | Units  | Test Conditions/Comments                                   |
| ANALOG SWITCH                           |        |                        |        |                        |        |                                                            |
| Analog Signal Range                     |        | $0 \text{ to } V_{DD}$ |        | 0 to $V_{\mathrm{DD}}$ | V      |                                                            |
| $R_{ON}$                                | 40     |                        | 40     |                        | Ω typ  | $V_D = +3 \text{ V}, +8.5 \text{ V}, I_S = -10 \text{ mA}$ |
|                                         |        | 60                     |        | 70                     | Ω max  | $V_{\rm DD} = +10.8 \text{ V}$                             |
| LEAKAGE CURRENT                         |        |                        |        |                        |        | $V_{DD} = +13.2 \text{ V}$                                 |
| Source OFF Leakage I <sub>S</sub> (OFF) | ±0.1   |                        | ±0.1   |                        | nA typ | $V_D = 12.2 \text{ V/1 V}, V_S = 1 \text{ V/12.2 V};$      |
|                                         | ±0.25  | ±5                     | ±0.25  | ±15                    | nA max | Test Circuit 2                                             |
| Drain OFF Leakage I <sub>D</sub> (OFF)  | ±0.1   |                        | ±0.1   |                        | nA typ | $V_D = 12.2 \text{ V/1 V}, V_S = 1 \text{ V/12.2 V};$      |
|                                         | ±0.75  | ±5                     | ±0.75  | ±30                    | nA max | Test Circuit 2                                             |
| Channel ON Leakage ID, IS (ON)          | ±0.4   |                        | ±0.4   |                        | nA typ | $V_S = V_D = 12.2 \text{ V/1 V};$                          |
|                                         | ±0.75  | ±5                     | ±0.75  | ±30                    | nA max | Test Circuit 3                                             |
| DIGITAL INPUTS                          |        |                        |        |                        |        |                                                            |
| Input High Voltage, V <sub>INH</sub>    |        | 2.4                    |        | 2.4                    | V min  |                                                            |
| Input Low Voltage, V <sub>INL</sub>     |        | 0.8                    |        | 0.8                    | V max  |                                                            |
| Input Current                           |        |                        |        |                        |        |                                                            |
| I <sub>INL</sub> or I <sub>INH</sub>    |        | $\pm 0.005$            |        | $\pm 0.005$            | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$                            |
|                                         |        | $\pm 0.5$              |        | ±0.5                   | μA max |                                                            |
| DYNAMIC CHARACTERISTICS <sup>2</sup>    |        |                        |        |                        |        |                                                            |
| t <sub>transition</sub>                 | 180    | 250                    | 170    | 250                    | ns max | $R_L = 300 \Omega$ , $C_L = 35 pF$ ;                       |
|                                         |        |                        |        |                        |        | $V_{S1} = 0 \text{ V/8 V}, V_{S2} = 8 \text{ V/0 V};$      |
|                                         |        |                        |        |                        |        | Test Circuit 4                                             |
| Break-Before-Make Time                  | 60     |                        | 60     |                        | ns typ | $R_L = 300 \Omega, C_L = 35 pF;$                           |
| Delay, $t_D$                            |        |                        |        |                        |        | $V_{S1} = V_{S2} = +8 \text{ V};$                          |
|                                         |        |                        |        |                        |        | Test Circuit 5                                             |
| OFF Isolation                           | 80     |                        | 80     |                        | dB typ | $R_L = 50 \Omega$ , $f = 1 MHz$ ;                          |
|                                         |        |                        |        |                        |        | Test Circuit 6                                             |
| Channel-to-Channel Crosstalk            | 90     |                        | 70     |                        | dB typ | $R_L = 50 \Omega, f = 1 MHz;$                              |
| C (OFF)                                 |        |                        | 1.0    |                        | -      | Test Circuit 7                                             |
| $C_{S}$ (OFF)                           | 13     |                        | 13     |                        | pF typ | f = 1  MHz                                                 |
| $C_D, C_S (ON)$                         | 65     |                        | 65     |                        | pF typ | f = 1 MHz                                                  |
| POWER REQUIREMENTS                      |        |                        |        |                        |        | $V_{\rm DD} = +13.2 \text{ V}$                             |
| $ m I_{DD}$                             | 0.0001 |                        | 0.0001 |                        | μA typ | $V_{IN} = 0 \text{ V or 5 V}$                              |
| _                                       | 1      | 2.5                    | 1      | 2.5                    | μA max |                                                            |
| $ m I_L$                                | 0.0001 |                        | 0.0001 |                        | μA typ | $V_L = +5.5 \text{ V}$                                     |
|                                         | 1      | 2.5                    | 1      | 2.5                    | μA max |                                                            |

#### NOTES

Specifications subject to change without notice.

Table I. Truth Table

| Logic | Switch 1 | Switch 2 |  |
|-------|----------|----------|--|
| 0     | ON       | OFF      |  |
| 1     | OFF      | ON       |  |

### **ORDERING GUIDE**

| Model     | Temperature Ranges | Package Options* |
|-----------|--------------------|------------------|
| ADG419BN  | -40°C to +85°C     | N-8              |
| ADG419BR  | −40°C to +85°C     | SO-8             |
| ADG419BRM | −40°C to +85°C     | RM-8             |
| ADG419TQ  | −55°C to +125°C    | Q-8              |

<sup>\*</sup>N = Plastic DIP, Q = Cerdip, RM =  $\mu$ SOIC, SO = 0.15" Small Outline IC (SOIC).

ORDERING GUIDE

PIN CONFIGURATION DIP/SOIC/μSOIC



<sup>&</sup>lt;sup>1</sup>Temperature ranges are as follows: B Version: -40°C to +85°C; T Version: -55°C to +125°C.

<sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test.

## **ADG419**

| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Plastic Package, Power Dissipation 400 mW $\theta_{JA}$ , Thermal Impedance 100°C/W Lead Temperature, Soldering (10 sec) +260°C SOIC Package, Power Dissipation 400 mW $\theta_{JA}$ , Thermal Impedance 155°C/W $\mu$ SOIC Package, Power Dissipation 315 mW $\theta_{JA}$ , Thermal Impedance 205°C/W Lead Temperature, Soldering Vapor Phase (60 sec) +215°C Infrared (15 sec) +220°C NOTES Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time.    20vervoltages at IN, S or D will be clamped by internal diodes. Current should be limited to the maximum ratings given. |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Lead Temperature, Soldering (10 sec) +300°C           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

## **CAUTION** -

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG419 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



| TERMINOLOGY                                         | Y                                                                                                                                                        | $C_D$ , $C_S$ (ON)                                   | "ON" switch capacitance.                                                                                                                        |  |
|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|
| $egin{aligned} V_{ m DD} \ V_{ m SS} \end{aligned}$ | Most positive power supply potential.  Most negative power supply potential in dual supplies. In single supply applications, it may be connected to GND. | t <sub>TRANSITION</sub>                              | Delay time between the 50% and 90% points of the digital inputs and the switch "ON" condition when switching from one address state to another. |  |
| V <sub>L</sub><br>GND<br>S                          | Logic power supply (+5 V). Ground (0 V) reference. Source terminal. May be an input or an output.                                                        | $t_D$                                                | "OFF" time or "ON" time measured between the 90% points of both switches when switching from one address state to the other.                    |  |
| D                                                   | Drain terminal. May be an input or an output.                                                                                                            | $egin{array}{l} V_{ m INL} \ V_{ m INH} \end{array}$ | Maximum input voltage for logic "0."  Minimum input voltage for logic "1."                                                                      |  |
| IN                                                  | Logic control input.                                                                                                                                     | $I_{INL} (I_{INH})$                                  | Input current of the digital input.                                                                                                             |  |
| $R_{ON}$ $I_{S}$ (OFF)                              | Ohmic resistance between D and S. Source leakage current with the switch "OFF."                                                                          | Crosstalk                                            | A measure of unwanted signal which is coupled through from one channel to another as a result of parasitic capacitance.                         |  |
| $I_D$ (OFF)                                         | Drain leakage current with the switch "OFF."                                                                                                             | Off Isolation                                        | A measure of unwanted signal coupling through an "OFF" channel. Positive supply current. Negative supply current.                               |  |
| $I_D$ , $I_S$ (ON)                                  | Channel leakage current with the switch "ON."                                                                                                            | $I_{ m DD}$ $I_{ m SS}$                              |                                                                                                                                                 |  |
| $V_D(V_S)$<br>$C_S(OFF)$                            | Analog voltage on terminals D, S. "OFF" switch source capacitance.                                                                                       |                                                      |                                                                                                                                                 |  |

# **Typical Performance Characteristics—ADG419**



Figure 1.  $R_{ON}$  as a Function of  $V_D$  ( $V_S$ ): Dual Supply Voltage



Figure 2.  $R_{ON}$  as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures



Figure 3. Leakage Currents as a Function of  $V_S$  ( $V_D$ )



Figure 4.  $R_{ON}$  as a Function of  $V_D$  ( $V_S$ ): Single Supply Voltage



Figure 5.  $R_{ON}$  as a Function of  $V_D$  ( $V_S$ ) for Different Temperatures



Figure 6. Leakage Currents as a Function of  $V_S$  ( $V_D$ )

# **ADG419**



Figure 7. Supply Current vs. Input Switching Frequency



Figure 8. Transition Time vs. Power Supply Voltage

# **Test Circuits**



Test Circuit 1. On Resistance



Test Circuit 2. Off Leakage



Test Circuit 3. On Leakage



Test Circuit 4. Transition Time,  $t_{TRANSITION}$ 



Test Circuit 5. Break-Before-Make Time Delay,  $t_D$ 

# **ADG419**



Test Circuit 6. Off Isolation



Channel-to-channel crosstalk = 20  $\times$  log |  $V_{S}/V_{OUT}$  |

Test Circuit 7. Crosstalk

REV. A -7-

### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

### 8-Lead Plastic DIP (N-8)



## 8-Lead μSOIC (RM-8)



### 8-Lead Cerdip (Q-8)



### 8-Lead SOIC (SO-8) (Narrow Body)

