# **intal**

# 28F010 1024K (128K x 8) CMOS FLASH MEMORY

- Flash Electrical Chip-Erase  $-$  1 Second Typical Chip-Erase
- Quick Pulse Programming Algorithm  $-$  10  $\mu$ s Typical Byte-Program  $-2$  Second Chip-Program
- 100,000 Erase/Program Cycles
- $\blacksquare$  12.0V  $\pm$  5% V<sub>PP</sub>
- High-Performance Read Ð 65 ns Maximum Access Time
- CMOS Low Power Consumption - 10 mA Typical Active Current  $-50$   $\mu$ A Typical Standby Current Ð 0 Watts Data Retention Power
- Integrated Program/Erase Stop Timer
- Command Register Architecture for Microprocessor/Microcontroller Compatible Write Interface
- Noise Immunity Features  $\pm$  10% V<sub>CC</sub> Tolerance Ð Maximum Latch-Up Immunity

through EPI Processing

- ETOX™ Nonvolatile Flash Technology Ð EPROM-Compatible Process Base
	- Ð High-Volume Manufacturing **Experience**
- **U JEDEC-Standard Pinouts** 
	- Ð 32-Pin Plastic Dip  $-$ 32-Lead PLCC  $-$  32-Lead TSOP

(See Packaging Spec., Order #231369)

■ Extended Temperature Options

Intel's 28F010 CMOS flash memory offers the most cost-effective and reliable alternative for read/write random access nonvolatile memory. The 28F010 adds electrical chip-erasure and reprogramming to familiar EPROM technology. Memory contents can be rewritten: in a test socket; in a PROM-programmer socket; onboard during subassembly test; in-system during final test; and in-system after-sale. The 28F010 increases memory flexibility, while contributing to time and cost savings.

The 28F010 is a 1024 kilobit nonvolatile memory organized as 131,072 bytes of 8 bits. Intel's 28F010 is offered in 32-pin plastic dip or 32-lead PLCC and TSOP packages. Pin assignments conform to JEDEC standards for byte-wide EPROMs.

Extended erase and program cycling capability is designed into Intel's ETOX (EPROM Tunnel Oxide) process technology. Advanced oxide processing, an optimized tunneling structure, and lower electric field combine to extend reliable cycling beyond that of traditional EEPROMs. With the 12.0V Vpp supply, the 28F010 performs 100,000 erase and program cycles well within the time limits of the Quick Pulse Programming and Quick Erase algorithms.

Intel's 28F010 employs advanced CMOS circuitry for systems requiring high-performance access speeds, low power consumption, and immunity to noise. Its 65 nanosecond access time provides no-WAIT-state performance for a wide range of microprocessors and microcontrollers. Maximum standby current of 100  $\mu$ A translates into power savings when the device is deselected. Finally, the highest degree of latch-up protection is achieved through Intel's unique EPI processing. Prevention of latch-up is provided for stresses up to 100 mA on address and data pins, from  $-1V$  to  $V_{CC}$  + 1V.

With Intel's ETOX process base, the 28F010 builds on years of EPROM experience to yield the highest levels of quality, reliability, and cost-effectiveness.

\*Other brands and names are the property of their respective owners.

Information in this document is provided in connection with Intel products. Intel assumes no liability whatsoever, including infringement of any patent or<br>copyright, for sale and use of Intel products except as provided in COPYRIGHT © INTEL CORPORATION, 1995 November 1995 November 1995 Order Number: 290207-010

# intel



# Figure 1. 28F010 Block Diagram

# Table 1. Pin Description





Figure 2. 28F010 Pin Configurations

## APPLICATIONS

The 28F010 flash memory provides nonvolatility along with the capability to perform over 100,000 electrical chip-erasure/reprogram cycles. These features make the 28F010 an innovative alternative to disk, EEPROM, and battery-backed static RAM. Where periodic updates of code and data-tables are required, the 28F010's reprogrammability and nonvolatility make it the obvious and ideal replacement for EPROM.

Primary applications and operating systems stored in flash eliminate the slow disk-to-DRAM download process. This results in dramatic enhancement of performance and substantial reduction of power  $consumption - a consideration particularly impor$ tant in portable equipment. Flash memory increases flexibility with electrical chip erasure and in-system update capability of operating systems and application code. With updatable code, system manufacturers can easily accommodate last-minute changes as revisions are made.

In diskless workstations and terminals, network traffic reduces to a minimum and systems are instanton. Reliability exceeds that of electromechanical media. Often in these environments, power interruptions force extended re-boot periods for all networked terminals. This mishap is no longer an issue if boot code, operating systems, communication protocols and primary applications are flash-resident in each terminal.

For embedded systems that rely on dynamic RAM/ disk for main system memory or nonvolatile backup storage, the 28F010 flash memory offers a solid state alternative in a minimal form factor. The 28F010 provides higher performance, lower power consumption, instant-on capability, and allows an ''execute in place'' memory hierarchy for code and data table reading. Additionally, the flash memory is more rugged and reliable in harsh environments where extreme temperatures and shock can cause disk-based systems to fail.

The need for code updates pervades all phases of a system's life - from prototyping to system manufacture to after-sale service. The electrical chip-erasure and reprogramming ability of the 28F010 allows incircuit alterability; this eliminates unnecessary handling and less-reliable socketed connections, while adding greater test, manufacture, and update flexibility.

Material and labor costs associated with code changes increases at higher levels of system integration – the most costly being code updates after sale. Code ''bugs'', or the desire to augment system functionality, prompt after-sale code updates. Field revisions to EPROM-based code requires the removal of EPROM components or entire boards. With the 28F010, code updates are implemented locally via an edge-connector, or remotely over a communcation link.

For systems currently using a high-density static RAM/battery configuration for data accumulation, flash memory's inherent nonvolatility eliminates the need for battery backup. The concern for battery failure no longer exists, an important consideration for portable equipment and medical instruments, both requiring continuous performance. In addition, flash memory offers a considerable cost advantage over static RAM.

Flash memory's electrical chip erasure, byte programmability and complete nonvolatility fit well with data accumulation and recording needs. Electrical chip-erasure gives the designer a ''blank slate'' in which to log or record data. Data can be periodically off-loaded for analysis and the flash memory erased producing a new ''blank slate''.

A high degree of on-chip feature integration simplifies memory-to-processor interfacing. Figure 4 depicts two 28F010s tied to the 80C186 system bus. The 28F010's architecture minimizes interface circuitry needed for complete in-circuit updates of memory contents.

The outstanding feature of the TSOP (Thin Small Outline Package) is the 1.2 mm thickness. With standard and reverse pin configurations, TSOP reduces the number of board layers and overall volume necessary to layout multiple 28F010s. TSOP is particularly suited for portable equipment and applications requiring large amounts of flash memory. Figure 3 illustrates the TSOP Serpentine layout.

With cost-effective in-system reprogramming, extended cycling capability, and true nonvolatility, the 28F010 offers advantages to the alternatives: EPROMs, EEPROMs, battery backed static RAM, or disk. EPROM-compatible read specifications, straight-forward interfacing, and in-circuit alterability offers designers unlimited flexibility to meet the high standards of today's designs.



Figure 3. TSOP Serpentine Layout

# **intal**



Figure 4. 28F010 in a 80C186 System

# PRINCIPLES OF OPERATION

Flash-memory augments EPROM functionality with in-circuit electrical erasure and reprogramming. The 28F010 introduces a command register to manage this new functionality. The command register allows for: 100% TTL-level control inputs; fixed power supplies during erasure and programming; and maximum EPROM compatibility.

In the absence of high voltage on the  $V_{PP}$  pin, the 28F010 is a read-only memory. Manipulation of the external memory-control pins yields the standard EPROM read, standby, output disable, and Intelligent Identifier operations.

The same EPROM read, standby, and output disable operations are available when high voltage is applied to the  $V_{PP}$  pin. In addition, high voltage on  $V_{PP}$ enables erasure and programming of the device. All functions associated with altering memory contents-Intelligent Identifier, erase, erase verify, program, and program verify-are accessed via the command register.

Commands are written to the register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for programming or erase operations. With the appropriate command written to the register, standard microprocessor read timings output array data, access the Intelligent Identifier codes, or output data for erase and program verification.

# Integrated Stop Timer

Successive command write cycles define the durations of program and erase operations; specifically, the program or erase time durations are normally terminated by associated program or erase verify commands. An integrated stop timer provides simplified timing control over these operations; thus eliminating the need for maximum program/erase timing specifications. Programming and erase pulse durations are minimums only. When the stop timer terminates a program or erase operation, the device enters an inactive state and remains inactive until receiving the appropriate verify or reset command.

## Write Protection

The command register is only active when  $V_{PP}$  is at high voltage. Depending upon the application, the system designer may choose to make the V<sub>PP</sub> power supply switchable—available only when memory updates are desired. When  $V_{PP} = V_{PPL}$ , the con-



## Table 2. 28F010 Bus Operations

### NOTES:

1. Refer to DC Characteristics. When  $V_{PP} = V_{PP}$  memory contents can be read but not written or erased.

2. Manufacturer and device codes may also be accessed via a command register write sequence. Refer to Table 3. All other addresses low.

3.  $V_{ID}$  is the Intelligent Identifier high voltage. Refer to DC Characteristics.

4. Read operations with V<sub>PP</sub> = V<sub>PPH</sub> may access array data or the Intelligent Identifier codes.<br>5. With V<sub>PP</sub> at high voltage, the standby current equals I<sub>CC</sub> + I<sub>PP</sub> (standby).

6. Refer to Table 3 for valid Data-In during a write operation.

7. X can be  $V_{IL}$  or  $V_{IH}$ .

tents of the register default to the read command, making the 28F010 a read-only memory. In this mode, the memory contents cannot be altered.

Or, the system designer may choose to ''hardwire'' V<sub>PP</sub>, making the high voltage supply constantly available. In this case, all Command Register functions are inhibited whenever  $V_{CC}$  is below the write lockout voltage V<sub>LKO</sub>. (See Power Up/Down Protection) The 28F010 is designed to accommodate either design practice, and to encourage optimization of the processor-memory interface.

The two-step program/erase write sequence to the Command Register provides additional software write protections.

### BUS OPERATIONS

### Read

The 28F010 has two control functions, both of which must be logically active, to obtain data at the outputs. Chip-Enable (CE#) is the power control and should be used for device selection. Output-Enable ( $OE#$ ) is the output control and should be used to gate data from the output pins, independent of device selection. Refer to AC read timing waveforms.

When  $V_{PP}$  is high ( $V_{PPH}$ ), the read operation can be used to access array data, to output the Intelligent Identifier codes, and to access data for program/

erase verification. When  $V_{PP}$  is low ( $V_{PPL}$ ), the read operation can only access the array data.

## Output Disable

With OE  $#$  at a logic-high level (V<sub>IH</sub>), output from the device is disabled. Output pins are placed in a highimpedance state.

### **Standby**

With  $CE#$  at a logic-high level, the standby operation disables most of the 28F010's circuitry and substantially reduces device power consumption. The outputs are placed in a high-impedance state, independent of the  $OE#$  signal. If the 28F010 is deselected during erasure, programming, or program/ erase verification, the device draws active current until the operation is terminated.

### Intelligent Identifier Operation

The Intelligent Identifier operation outputs the manufacturer code (89H) and device code (B4H). Programming equipment automatically matches the device with its proper erase and programming algorithms.



With CE  $#$  and OE  $#$  at a logic low level, raising A9 to high voltage  $V_{\text{ID}}$  (see DC Characteristics) activates the operation. Data read from locations 0000H and 0001H represent the manufacturer's code and the device code, respectively.

The manufacturer- and device-codes can also be read via the command register, for instances where the 28F010 is erased and reprogrammed in the target system. Following a write of 90H to the command register, a read from address location 0000H outputs the manufacturer code (89H). A read from address 0001H outputs the device code (B4H).

### **Write**

Device erasure and programming are accomplished via the command register, when high voltage is applied to the V<sub>PP</sub> pin. The contents of the register serve as input to the internal state-machine. The state-machine outputs dictate the function of the device.

The command register itself does not occupy an addressable memory location. The register is a latch used to store the command, along with address and data information needed to execute the command.

The command register is written by bringing WE  $#$  to a logic-low level ( $V_{|L}$ ), while CE# is low. Addresses are latched on the falling edge of  $WE#$ , while data is latched on the rising edge of the WE $#$  pulse. Standard microprocessor write timings are used.

Refer to AC Write Characteristics and the Erase/ Programming Waveforms for specific timing parameters.

## COMMAND DEFINITIONS

When low voltage is applied to the V<sub>PP</sub> pin, the contents of the command register default to 00H, enabling read-only operations.

Placing high voltage on the V<sub>PP</sub> pin enables read/ write operations. Device operations are selected by writing specific data patterns into the command register. Table 3 defines these 28F010 register commands.





### NOTES:

1. Bus operations are defined in Table 2.

2.  $IA =$  Identifier address: 00H for manufacturer code, 01H for device code.

 $EA = E$ rase Address: Address of memory location to be read during erase verify.

 $PA = Program Address: Address of memory location to be programmed.$ 

Addresses are latched on the falling edge of the WE $#$  pulse.

3. ID = Identifier Data: Data read from location IA during device identification (Mfr = 89H, Device = B4H).  $EVD = E$ rase Verify Data: Data read from location  $E\overline{A}$  during erase verify.

 $PD = Program Data: Data to be programmed at location PA. Data is latched on the rising edge of WE  $#$ .$ 

PVD = Program Verify Data: Data read from location PA during program verify. PA is latched on the Program command.

4. Following the Read inteligent ID command, two read operations access manufacturer and device codes.

5. Figure 6 illustrates the Quick Erase Algorithm.

6. Figure 5 illustrates the Quick Pulse Programming Algorithm.

7. The second bus cycle must be followed by the desired command register write.

## Read Command

While V<sub>PP</sub> is high, for erasure and programming, memory contents can be accessed via the read command. The read operation is initiated by writing 00H into the command register. Microprocessor read cycles retrieve array data. The device remains enabled for reads until the command register contents are altered.

The default contents of the register upon V<sub>PP</sub> power-up is 00H. This default value ensures that no spurious alteration of memory contents occurs during the  $V_{PP}$  power transition. Where the  $V_{PP}$  supply is hard-wired to the 28F010, the device powers-up and remains enabled for reads until the command-register contents are changed. Refer to the AC Read Characteristics and Waveforms for specific timing parameters.

## Intelligent Identifier Command

Flash memories are intended for use in applications where the local CPU alters memory contents. As such, manufacturer- and device-codes must be accessible while the device resides in the target system. PROM programmers typically access signature codes by raising A9 to a high voltage. However, multiplexing high voltage onto address lines is not a desired system-design practice.

The 28F010 contains an Intelligent Identifier operation to supplement traditional PROM-programming methodology. The operation is initiated by writing 90H into the command register. Following the command write, a read cycle from address 0000H retrieves the manufacturer code of 89H. A read cycle from address 0001H returns the device code of B4H. To terminate the operation, it is necessary to write another valid command into the register.

### Set-up Erase/Erase Commands

Set-up Erase is a command-only operation that stages the device for electrical erasure of all bytes in the array. The set-up erase operation is performed by writing 20H to the command register.

To commence chip-erasure, the erase command (20H) must again be written to the register. The erase operation begins with the rising edge of the  $WE#$  pulse and terminates with the rising edge of the next  $WE#$  pulse (i.e., Erase-Verify Command).

This two-step sequence of set-up followed by execution ensures that memory contents are not accidentally erased. Also, chip-erasure can only occur when high voltage is applied to the V<sub>PP</sub> pin. In the absence of this high voltage, memory contents are protected against erasure. Refer to AC Erase Characteristics and Waveforms for specific timing parameters.

## Erase-Verify Command

The erase command erases all bytes of the array in parallel. After each erase operation, all bytes must be verified. The erase verify operation is initiated by writing A0H into the command register. The address for the byte to be verified must be supplied as it is latched on the falling edge of the WE $#$  pulse. The register write terminates the erase operation with the rising edge of its  $WE#$  pulse.

The 28F010 applies an internally-generated margin voltage to the addressed byte. Reading FFH from the addressed byte indicates that all bits in the byte are erased.

The erase-verify command must be written to the command register prior to each byte verification to latch its address. The process continues for each byte in the array until a byte does not return FFH data, or the last address is accessed.

In the case where the data read is not FFH, another erase operation is performed. (Refer to Set-up Erase/Erase). Verification then resumes from the address of the last-verified byte. Once all bytes in the array have been verified, the erase step is complete. The device can be programmed. At this point, the verify operation is terminated by writing a valid command (e.g. Program Set-up) to the command register. Figure 6, the Quick Erase algorithm, illustrates how commands and bus operations are combined to perform electrical erasure of the 28F010. Refer to AC Erase Characteristics and Waveforms for specific timing parameters.

## Set-up Program/Program Commands

Set-up program is a command-only operation that stages the device for byte programming. Writing 40H into the command register performs the set-up operation.

Once the program set-up operation is performed, the next  $WE#$  pulse causes a transition to an active programming operation. Addresses are internally latched on the falling edge of the WE $#$  pulse. Data is internally latched on the rising edge of the WE# pulse. The rising edge of  $WE#$  also begins the programming operation. The programming operation terminates with the next rising edge of  $WE#$ , used to write the program-verify command. Refer to AC Programming Characteristics and Waveforms for specific timing parameters.

### Program-Verify Command

The 28F010 is programmed on a byte-by-byte basis. Byte programming may occur sequentially or at random. Following each programming operation, the byte just programmed must be verified.

The program-verify operation is initiated by writing C0H into the command register. The register write terminates the programming operation with the rising edge of its  $WE#$  pulse. The program-verify operation stages the device for verification of the byte last programmed. No new address information is latched.

The 28F010 applies an internally-generated margin voltage to the byte. A microprocessor read cycle outputs the data. A successful comparison between the programmed byte and true data means that the byte is successfully programmed. Programming then proceeds to the next desired byte location. Figure 5, the 28F010 Quick Pulse Programming algorithm, illustrates how commands are combined with bus operations to perform byte programming. Refer to AC Programming Characteristics and Waveforms for specific timing parameters.

### Reset Command

A reset command is provided as a means to safely abort the erase- or program-command sequences. Following either set-up command (erase or program) with two consecutive writes of FFH will safely abort the operation. Memory contents will not be altered. A valid command must then be written to place the device in the desired state.

## EXTENDED ERASE/PROGRAM CYCLING

EEPROM cycling failures have always concerned users. The high electrical field required by thin oxide EEPROMs for tunneling can literally tear apart the oxide at defect regions. To combat this, some suppliers have implemented redundancy schemes, reducing cycling failures to insignificant levels. However, redundancy requires that cell size be doubledan expensive solution.

Intel has designed extended cycling capability into its ETOX flash memory technology. Resulting improvements in cycling reliability come without increasing memory cell size or complexity. First, an advanced tunnel oxide increases the charge carrying ability ten-fold. Second, the oxide area per cell subjected to the tunneling electric field is one-tenth that of common EEPROMs, minimizing the probability of oxide defects in the region. Finally, the peak electric field during erasure is approximately

2 MV/cm lower than EEPROM. The lower electric field greatly reduces oxide stress and the probability of failure.

The 28F010 is capable or 100,000 program/erase cycles. The device is programmed and erased using Intel's Quick Pulse Programming and Quick Erase algorithms. Intel's algorithmic approach uses a series of operations (pulses), along with byte verification, to completely and reliably erase and program the device.

For further information, see Reliability Report RR-60.

### QUICK PULSE PROGRAMMING ALGORITHM

The Quick Pulse Programming algorithm uses programming operations of 10  $\mu$ s duration. Each operation is followed by a byte verification to determine when the addressed byte has been successfully programmed. The algorithm allows for up to 25 programming operations per byte, although most bytes verify on the first or second operation. The entire sequence of programming and byte verification is performed with  $V_{PP}$  at high voltage. Figure 5 illustrates the Quick Pulse Programming algorithm.

## QUICK ERASE ALGORITHM

Intel's Quick Erase algorithm yields fast and reliable electrical erasure of memory contents. The algorithm employs a closed-loop flow, similar to the Quick Pulse Programming algorithm, to simultaneously remove charge from all bits in the array.

Erasure begins with a read of memory contents. The 28F010 is erased when shipped from the factory. Reading FFH data from the device would immediately be followed by device programming.

For devices being erased and reprogrammed, uniform and reliable erasure is ensured by first programming all bits in the device to their charged state  $(Data = 00H)$ . This is accomplished, using the Quick Pulse Programming algorithm, in approximately two seconds.

Erase execution then continues with an initial erase operation. Erase verification (data  $=$  FFH) begins at address 0000H and continues through the array to the last address, or until data other than FFH is encountered. With each erase operation, an increasing number of bytes verify to the erased state. Erase efficiency may be improved by storing the address of the last byte verified in a register. Following the next erase operation, verification starts at that stored address location. Erasure typically occurs in one second. Figure 6 illustrates the Quick Erase algorithm.

# **intel**



Figure 5. 28F010 Quick Pulse Programming Algorithm

# intal



Figure 6. 28F010 Quick Erase Algorithm

# DESIGN CONSIDERATIONS

## Two-Line Output Control

Flash-memories are often used in larger memory arrays. Intel provides two read-control inputs to accommodate multiple memory connections. Two-line control provides for:

- a. the lowest possible memory power dissipation and,
- b. complete assurance that output bus contention will not occur.

To efficiently use these two control inputs, an address-decoder output should drive chip-enable, while the system's read signal controls all flashmemories and other parallel memories. This assures that only enabled memory devices have active outputs, while deselected devices maintain the low power standby condition.

## Power Supply Decoupling

Flash-memory power-switching characteristics require careful device decoupling. System designers are interested in three supply current ( $I_{CC}$ ) issuesstandby, active, and transient current peaks produced by falling and rising edges of chip-enable. The capacitive and inductive loads on the device outputs determine the magnitudes of these peaks.

Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1  $\mu$ F ceramic capacitor connected between  $V_{CC}$  and  $V_{SS}$ , and between  $V_{PP}$ and Vss.

Place the high-frequency, low-inherent-inductance capacitors as close as possible to the devices. Also, for every eight devices, a 4.7  $\mu$ F electrolytic capacitor should be placed at the array's power supply connection, between  $V_{CC}$  and  $V_{SS}$ . The bulk capacitor will overcome voltage slumps caused by printedcircuit-board trace inductance, and will supply charge to the smaller capacitors as needed.

# V<sub>PP</sub> Trace on Printed Circuit Boards

Programming flash-memories, while they reside in the target system, requires that the printed circuit board designer pay attention to the V<sub>PP</sub> power supply trace. The V<sub>PP</sub> pin supplies the memory cell current for programming. Use similar trace widths and layout considerations given the  $V_{CC}$  power bus. Adequate V<sub>PP</sub> supply traces and decoupling will decrease V<sub>PP</sub> voltage spikes and overshoots.

## Power Up/Down Protection

The 28F010 is designed to offer protection against accidental erasure or programming during power transitions. Upon power-up, the 28F010 is indifferent as to which power supply,  $V_{PP}$  or  $V_{CC}$ , powers up first. Power supply sequencing is not required. Internal circuitry in the 28F010 ensures that the command register is reset to the read mode on power up.

A system designer must guard against active writes for  $V_{CC}$  voltages above  $V_{LKO}$  when  $V_{PP}$  is active. Since both  $W \to \#$  and  $CE \#$  must be low for a command write, driving either to  $V_{\text{IH}}$  will inhibit writes. The control register architecture provides an added level of protection since alteration of memory contents only occurs after successful completion of the two-step command sequences.

## 28F010 Power Dissipation

When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash nonvolatility increases the usable battery life of your system because the 28F010 does not consume any power to retain code or data when the system is off. Table 4 illustrates the power dissipated when updating the 28F010.

| <b>Operation</b>             | <b>Notes</b> | <b>Power Dissipation</b><br>(Watt-Seconds) |
|------------------------------|--------------|--------------------------------------------|
| Array Program/Program Verify |              | 0.171                                      |
| Array Erase/Erase Verify     |              | 0.136                                      |
| One Complete Cycle           |              | 0.478                                      |

Table 4. 28F010 Typical Update Power Dissipation(4)

NOTES:

1. Formula to calculate typical Program/Program Verify Power =  $[V_{PP} \times #$  Bytes  $\times$  typical # Prog Pulses (t<sub>WHWH1</sub>  $\times$  I<sub>PP2</sub> typical + t<sub>WHGL</sub>  $\times$  I<sub>PP4</sub> typical)] + [V<sub>CC</sub>  $\times$  # Bytes  $\times$  typical # Prog Pulses (t<sub>WHWH1</sub>  $\times$  I<sub>CC2</sub> typical + t<sub>WHGL</sub>  $\times$  I<sub>CC4</sub> typical].

2. Formula to calculate typical Erase/Erase Verify Power = [V<sub>PP</sub> (V<sub>PP3</sub> typical  $\times$  t<sub>ERASE</sub> typical + I<sub>PP5</sub> typical  $\times$  t<sub>WHGL</sub>  $\times$ # Bytes)] + [V<sub>CC</sub> (I<sub>CC3</sub> typical  $\times$  t<sub>ERASE</sub> typical + I<sub>CC5</sub> typical  $\times$  t<sub>WHGL</sub>  $\times$  # Bytes)].

 $3.$  One Complete Cycle = Array Preprogram + Array Erase + Program.

4. ''Typicals'' are not guaranteed, but based on a limited number of samples from production lots.

# ABSOLUTE MAXIMUM RATINGS\*

Operating Temperature



NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the ''Absolute Maximum Ratings'' may cause permanent damage. These are stress ratings only. Operation beyond the ''Operating Conditions'' is not recommended and extended exposure beyond the ''Operating Conditions'' may affect device reliability.

## OPERATING CONDITIONS



## NOTES:

1. Operating Temperature is for commercial product as defined by this specification.

2. Operating Temperature is for extended temperature products as defined by this specification.

3. Minimum DC input voltage is  $-0.5V$ . During transitions, inputs may undershoot to  $-2.0V$  for periods less than 20 ns. Maximum DC voltage on output pins is  $V_{CC}$  + 0.5V, which may overshoot to  $V_{CC}$  + 2.0V for periods less than 20 ns.

4. Maximum DC voltage on A<sub>9</sub> or V<sub>PP</sub> may overshoot to  $+14.0$ V for periods less than 20 ns.<br>5. Output shorted for no more than one second. No more than one output shorted at a time.

6. See High Speed AC Input/Output reference Waveforms and High Speed AC Testing Load Circuits for testing characteristics.

7. See AC Input/Output reference Waveforms and AC Testing Load Circuits for testing characteristics.

# DC CHARACTERISTICS—TTL/NMOS COMPATIBLE—Commercial Products



# intel

# DC CHARACTERISTICS-TTL/NMOS COMPATIBLE-Commercial Products (Continued)



# DC CHARACTERISTICS-CMOS COMPATIBLE-Commercial Products



# int<sub>el</sub>



# DC CHARACTERISTICS-CMOS COMPATIBLE-Commercial Products (Continued)

16

# intel

# DC CHARACTERISTICS—TTL/NMOS COMPATIBLE—Extended Temperature Products





# DC CHARACTERISTICS—CMOS COMPATIBLE—Extended Temperature Products



# int<sub>el</sub>

## DC CHARACTERISTICS-CMOS COMPATIBLE-Extended Temperature Products (Continued)



# **CAPACITANCE**  $T_A = 25^{\circ}$ C, f = 1.0 MHz



### NOTES:

1. All currents are in RMS unless otherwise noted. Typical values at V<sub>CC</sub> = 5.0V, V<sub>PP</sub> = 12.0V, T = 25°C. These currents<br>are valid for all product versions (packages and speeds).

2. Not 100% tested: characterization data available. 3. Sampled, not 100% tested.

4. "Typicals" are not guaranteed, but based on a limited number of samples from production lots.



## AC TESTING INPUT/OUTPUT WAVEFORM(1)



## AC TESTING LOAD CIRCUIT(1)



## AC TEST CONDITIONS(1)



## HIGH SPEED AC TESTING INPUT/OUTPUT WAVEFORM<sup>(2)</sup>



AC test inputs are driven at 3.0V for a Logic ''1'' and 0.0V for a Logic ''0''. Input timing begins, and output timing ends, at 1.5V. Input rise and fall times (10% to  $90\%$ ) < 10 ns.

## HIGH SPEED AC TESTING LOAD CIRCUIT(2)



## HIGH-SPEED AC TEST CONDITIONS(2)



### NOTES:

1. Testing characteristics for 28F010-65 in standard configuration, and 28F010-90, 28F010-120, and 28F010-150. 2. Testing characteristics for 28F010-65 in high speed configuration.

# int<sub>el</sub>

# AC CHARACTERISTICS—Read Only Operations—Commercial and Extended Temperature Products



1. Whichever occurs first.

2. Sampled, not 100% tested.

3. Guaranteed by design.

**NOTES:**<br>1. Whichey a occurs frst.<br>2. Sampled, not 100% tssted.<br>4. See High Speed AC Input/Output reference Waveforms and High Speed AC Testing Load Circuits for testing characteristics.<br>4. See High Speed AC Input/Output r 4. See High Speed AC Input/Output reference Waveforms and High Speed AC Testing Load Circuits for testing characteristics. 5. See AC Input/Output reference Waveforms and AC Testing Load Circuits for testing characteristics.

Downloaded from [Elcodis.com](http://elcodis.com/parts/5788252/F28F010-65.html) electronic components distributor





Figure 7. AC Waveforms for Read Operations

22

# int<sub>el</sub>



# AC CHARACTERISTICS—Write/Erase/Program Only Operations<sup>(1)</sup>— Commercial and Extended Temperature Products

The integrated stop timer terminates the programming/erase operations, thus eliminating the need for a maximum specification.<br>See High Speed AC Input/Output reference Waveforms and High Speed AC Testing Load Circuits for t 3. The integrated stop timer terminates the programming/erase operations, thus eliminating the need for a maximum specification.<br>4. See High Secod AC Jeant/Outrait *externae* Way of the secod operational of Tectica Load Ci

4. See High Speed AC Input/Output reference Waveforms and High Speed AC Testing Load Circuits for testing characteristics.

5. See AC Input/Output reference Waveforms and AC Testing Load Circuits for testing characteristics. 6. Minimum specification for Extended Temperature product.



Figure 8. Typical Programming Capability



Figure 9. Typical Program Time at 12V





Figure 11. Typical Erase Time at 12V

# intel



Figure 12. AC Waveforms for Programming Operations





Figure 13. AC Waveforms for Erase Operations

26

# intel



# AC CHARACTERISTICS—Alternative CE#-Controlled Writes—Commercial and Extended Temperature

4. See High Speed AC Input/Output reference Waveforms and High Speed AC Testing Load Circuits for testing characteristics. osee rign opeed ∧∪ input ∪utput reference waveforms and riign opeed ∧∪ resting ∟oad ∪ricutis in<br>See AC Input/Output reference Waveforms and AC Testing Load Circuits for testing characteristics.<br>Minimum specification for E ர் ம் ம்

5. See AC Input/Output reference Waveforms and AC Testing Load Circuits for testing characteristics. 6. Minimum specification for Extended Temperature product.

27

# **intel**

### ERASE AND PROGRAMMING PERFORMANCE



NOTES:

1. "Typicals" are not guaranteed, but based on samples from production lots. Data taken at 25°C, 12.0V Vpp.<br>2. Minimum byte programming time excluding system overhead is 16 μsec (10 μsec program + 6 μsec write recovery)<br>w

byte. 3. Excludes 00H programming prior to erasure.

4. Excludes system level overhead.

# intel



Figure 14. Alternate AC Waveforms for Programming Operations



# ORDERING INFORMATION



# ADDITIONAL INFORMATION



# REVISION HISTORY

