# **CXA2104S** # **US Audio Multiplexing Decoder** # **Description** The CXA2104S is an IC designed as a decoder for the Zenith TV Multi-channel System and also corresponds with I<sup>2</sup>C BUS. Functions include stereo demodulation, SAP (Separate Audio Program) demodulation, dbx noise reduction. Various kinds of filters are built in while adjustment and mode control are all executed through I<sup>2</sup>C BUS. #### **Features** - · Adjustment free of VCO and filter. - Audio multiplexing decoder and dbx noise reduction decoder are all included in a single chip. Almost any sort of signal processing is possible through this IC. - All adjustments are possible through I<sup>2</sup>C BUS to allow for automatic adjustment. - Various built-in filter circuits greatly reduce external parts. - There is an additional SAP output. #### Standard I/O Level • Input level COMPIN (Pin 11) 100mVrms 245mVrms (Selected by INSW) Output level TVOUT-L/R (Pins 2 and 1) 490mVrms #### Pin Configuration (Top View) # **Absolute Maximum Ratings** (Ta = 25°C) | <ul> <li>Supply voltage</li> </ul> | VCC | 11 | V | |------------------------------------|-------|-------------|---| | • Operating temperature | Topr | -20 to +75 | ℃ | | Storage temperature | Tstg | -65 to +150 | ℃ | | • Allowable power dissipa | ation | | | | | Pp | 1.35 | W | #### Range of Operating Supply Voltage $9 \pm 0.5$ #### **Applications** TV, VCR and other decoding systems for US audio multiplexing TV broadcasting #### Structure Bipolar silicon monolithic IC \* A license of the dbx-TV noise reduction system is required for the use of this device. Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits. **Block Diagram** # **Pin Description** (Ta = 25°C, Vcc = 9V) | Pin<br>No. | Symbol | Pin<br>voltage | Equivalent circuit | Description | |------------|---------|----------------|-------------------------------------------------------------------|-----------------------------------------------------| | 1 | TVOUT-R | 4.0V | 3k Vcc<br>₹ 3k<br>₹ 580 | TVOUT right channel output pin. | | 2 | TVOUT-L | 4.0V | 2 \$ 580 | TVOUT left channel output pin. | | 3 | SDA | _ | Vcc<br>₹7.5k<br>↓35µ<br>↓35µ<br>2.1V<br>↓35µ<br>₹3k<br>₹3k<br>₹3k | Serial data I/O pin.<br>VIH > 3.0V<br>VIL < 1.5V | | 4 | SCL | _ | Vcc<br>₹7.5k<br>↓ 35µ<br>↓ 35µ<br>2.1V<br>4k<br>7/77 7/77 7/77 | Serial clock input pin.<br>VIH > 3.0V<br>VIL < 1.5V | | 5 | DGND | _ | 5) 7/77 | Digital block GND. | | 6 | MAININ | 4.0V | Vcc 10k Vcc 147 6 W 53k 4V | Input the (L + R) signal from MAINOUT (Pin 7). | | Pin<br>No. | Symbol | Pin<br>voltage | Equivalent circuit | Description | | | |------------|---------|----------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--| | 7 | MAINOUT | 4.0V | Vcc<br>×4<br>147<br>7 W ≥ 1sk<br>200µ 777 | (L + R) signal output pin. | | | | 8 | PCINT1 | 4.0V | Vcc<br>147<br>W<br>30k<br>W<br>≥ 22k<br>777 | | | | | 9 | PCINT2 | 4.0V | 9<br>147<br>10k ≤ 10k<br>2k<br>1777<br>×2<br>≤ 4k<br>7777 | Stereo block PLL loop filter integrating pin. | | | | 10 | PLINT | 5.1V | 20k ≥ 20k<br>147<br>10<br>≥ 20k ≥ 20k<br>↓ ≥ 20k ↓ ≥ 10k<br>26µ //// 50µ //// //// | Pilot cancel circuit loop filter integrating pin. (Connect a 1µF capacitor between this pin and GND.) | | | | Pin<br>No. | Symbol | Pin<br>voltage | Equivalent circuit | Description | |------------|--------|----------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | COMPIN | 4.0V | 24k \$24k | Audio multiplexing signal input pin. | | 12 | VGR | 1.3V | 3k 147<br>11k \$9.7k \$19.4k Vcc \$11k \$11k \$11k | Band gap reference output pin. (Connect a 10µF capacitor between this pin and GND.) | | 13 | IREF | 1.3V | Vcc | Set the filter and VCO reference current. The reference current is adjusted with the BUS DATA based on the current which flows to this pin. (Connect a 62kΩ (±1%) resistor between this pin and GND.) | | 14 | GND | _ | 14) 7777 | Analog block GND. | | 15 | SAPTC | 4.5V | Vcc | Set the time constant for the SAP carrier detection circuit. (Connect a 4.7µF capacitor between this pin and GND.) | | Pin<br>No. | Symbol | Pin<br>voltage | Equivalent circuit | Description | |------------|---------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------| | 16 | Vcc | _ | (16)——— | Supply voltage pin. | | 17 | SUBOUT | 4.0V | 2k | (L–R) signal output pin. | | 18 | STIN | 4.0V | 23k | Input the (L-R) signal from SUBOUT (Pin 17). | | 21 | SAPIN | 4.0V | 147<br>18<br>18k \$ \$18k \$ | Input the (SAP) signal from SAPOUT (Pin 20). | | 19 | NOISETC | 3.0V | Vcc<br>3.3k<br>10k<br>11k<br>22k<br>7/77<br>4V<br>200k<br>4k<br>19)<br>7/77 | Set the time constant for the noise detection circuit. (Connect a 4.7µF capacitor between this pin and GND.) | | Pin<br>No. | Symbol | Pin<br>voltage | Equivalent circuit | Description | |------------|--------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 | SAPOUT | 4.0V | 5P | SAP FM detector output pin. | | 22 | VE | 4.0V | 22 Vcc ₹7.5k | Variable de-emphasis integrating pin. (Connect a 2700pF capacitor and a 3.3kΩ resistor in series between this pin and GND.) | | 23 | VEWGT | 4.0V | 2.9V<br>2.9V<br>36k<br>36k<br>30k<br>30k<br>30k<br>30k<br>30k<br>30k<br>30k<br>30 | Weight the variable de-emphasis control effective value detection circuit. (Connect a 0.047μF capacitor and a 3kΩ resistor in series between this pin and GND.) | | 24 | VETC | 1.7V | Vcc<br>×4 ×4<br>×4 ×4<br>20k<br>√7.5µ<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7/7/<br>7 | Determine the restoration time constant of the variable de-rmphasis control effective value detection circuit. (the specified restoration time constant can be obtained by connecting a 3.3µF capacitor between this pin and GND.) | | Pin<br>No. | Symbol | Pin<br>voltage | Equivalent circuit | Description | |------------|--------|----------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | VEOUT | 4.0V | Vcc<br>5P<br>580 | Variable de-emphasis output pin. (Connect a 4.7µF non-polar capacitor between Pins 25 and 26.) | | 26 | VCAIN | 4.0V | 47k \$ 47k<br>\$20k Vcc<br>26 | VCA input pin. Input the variable de-emphasis output signal from Pin 25 via a coupling capacitor. | | 27 | VCATC | 1.7V | Vcc<br>×4<br>×4<br>×4<br>×4<br>×4<br>×4<br>×6<br>×6<br>×6<br>×7.5μ 777 777 | Determine the restoration time constant of the VCA control effective value detection circuit. (the specified restoration time constant can be obtained by connecting a 10µF capacitor between this pin and GND.) | | 28 | VCAWGT | 4.0V | 2.9V<br>36k<br>3p<br>√2.9V<br>36k<br>580 147 (28)<br>√30k √38k<br>√777 777 777 777 | Weight the VCA control effective value detection circuit. (Connect a 1μF capacitor and a 3.9kΩ resistor in series between this pin and GND.) | | 29 | NC | | <u> </u> | _ | CXA2104S | Pin<br>No. | Symbol | Pin<br>voltage | Equivalent circuit | Description | |------------|--------|----------------|----------------------------------------|----------------------------| | 30 | SOUT | 4.0V | 30 Vcc<br>×4 15k Vcc<br>×4 177 777 777 | Additional SAP output pin. | # Electrical Characteristics COMPIN input level (100% modulation level) | | INSW = 0 | INSW = 1 | |-------------------------------------|------------|------------| | Main (L + R)<br>(Pre-Emphasis: OFF) | = 245mVrms | = 100mVrms | | SUB (L – R) (dbx-TV: OFF) | = 490mVrms | = 200mVrms | | Pilot | = 49mVrms | = 20mVrms | | SAP Carrier | = 147mVrms | = 60mVrms | fн = 15.734kHz $(Ta = 25^{\circ}C, Vcc = 9V)$ | Unit | ⋖ | sw. | m | m | .0 | .0 | m | sw. | m | .0 | .0 | m | m | |------------------------|---------------------|-----------------------------------|----------------------------------------------|--------------------------------------|-----------------------------------|-----------------------------------|--------------------------|--------------------------------------|--------------------------------------|--------------------------------------|--------------------------------------|---------------------------|-----------------------------------------------------------| | D | ш | mVrms | ВВ | ВВ | % | % | ВВ | mVrms | ВВ | % | % | g<br>B | dB | | Мах. | 42 | 540 | 1.0 | 1.0 | 0.5 | 0.5 | ı | 230 | 1.0 | 1.0 | 2.0 | ı | I | | Typ. | 32 | 490 | 0 | -1.0 | 0.1 | 0.15 | 69 | 190 | -0.5 | 0.1 | 0.2 | 64 | 70 | | Min. | 22 | 440 | 1.2 | -3.0 | I | I | 61 | 150 | -3.0 | I | ı | 56 | 09 | | Output<br>pin | | 1/2 | 1/2 | 1/2 | 1/2 | 1/2 | 1/2 | 17 | 17 | 17 | 17 | 17 | 2 | | Filter | | | | | 15KLPF | 15KLPF | 15KLPF | | | 15KLPF | 15KLPF | 15KLPF | 1kBPF | | Measurement conditions | | | 20 log<br>('5k'/1k') | 20 log<br>('12k'/'1k') | | | 20 log<br>('100%'/'0%') | | 20 log<br>('12k'/'1k') | | | 20 log<br>('100%'/'0%') | 20 log<br>('NRSW = 0'/<br>'NRSW = 1') | | Input signal | No signal | Mono 1kHz 100% mod.<br>Pre-em. ON | Mono 5kHz 30% mod.<br>Pre-em. ON | Mono 12kHz 30% mod.<br>Pre-em. ON | Mono 1kHz 100% mod.<br>Pre-em. ON | Mono 1kHz 200% mod.<br>Pre-em. ON | Mono 1kHz,<br>Pre-em. ON | SUB (L-R) 1kHz,<br>100% mod., NR OFF | SUB (L-R) 12kHz,<br>30% mod., NR OFF | SUB (L-R) 1kHz,<br>100% mod., NR OFF | SUB (L-R) 1kHz,<br>200% mod., NR OFF | SUB (L-R) 1kHz,<br>NR OFF | SUB (L-R) 1kHz,<br>100% mod., NR ON,<br>SAP Carrier (5fH) | | Input pin | I | 1- | 11 | - | 1- | 11 | 1- | - | 11 | 11 | 11 | 11 | 11 | | Mode | | MONO | MONO | MONO | MONO | MONO | MONO | ST | ST | ST | ST | ST | SAP | | Signal | <u>8</u> | Vmain | FCdeem | FCmain | THDm | THDmmax | SNmain | Vsub | FCsub | THDsub | THDsmax | SNsub | CTst | | ltem | Current consumption | Main output level | Main de-emphasis<br>frequency characteristic | Main LPF frequency<br>characteristic | Main distortion | Main overload distortion | Main S/N | Sub output level | Sub LPF frequency characteristic | Sub distortion | Sub overload distortion | N/S qnS | ST → SAP<br>Crosstalk | | No. | _ | 7 | က | 4 | 2 | 9 | 7 | ω | 6 | 10 | = | 12 | 13 | | No. | Item | Signal | Mode | Input pin | Input signal | Measurement conditions | Filter | Output<br>pin | Min. | Тур. | Мах. | Unit | |-----|-----------------------------------|---------|------|-----------|------------------------------------------------------|------------------------------------|--------|---------------|-------|------|------|-------| | 41 | Sub pilot leak | PCsub | ST | 11 | PILOT (fH) 0dB | 0dB = 49mVrms | fH BPF | 17 | I | -42 | -30 | dB | | 15 | Stereo ON level | THst | ST | 11 | Change | 0dB = 49mVrms | | BUS | 0.6- | -6.0 | -3.0 | dВ | | 16 | Stereo ON/OFF<br>hysteresis | HYst | i | | PILOT (ft) Level | 20 log ('on<br>level'/off level') | | RETURN | 2.0 | 6.0 | 10.0 | ф | | 17 | SAP output level | Vsap | SAP | 1 | SAP 1kHz 100% mod.<br>NR OFF | | | 20 | 150 | 190 | 230 | mVrms | | 18 | SAP LPF frequency characteristic | FCsap | SAP | 11 | SAP 10kHz 30% mod.<br>NR OFF | 20 log<br>('10k'/1k') | | 20 | -3.0 | 0 | 2.5 | dB | | 19 | SAP distortion | THDsap | SAP | 11 | SAP 1kHz 100% mod.<br>NR OFF | | 15KLPF | 20 | ı | 2.5 | 0.9 | % | | 20 | SAP S/N | SNsap | SAP | 11 | SAP 1kHz, NR OFF | 20 log<br>('100%'/'0%') | 15KLPF | 20 | 46 | 55 | - | dB | | 21 | $SAP \to ST$ Cross talk | CTsap | ST | 11 | SAP 1kHz 100% mod.<br>NR ON, Pilot (f <sub>H</sub> ) | 20 log ('NRSW<br>= 1'/'NRSW = 0') | 1kBPF | 2 | 09 | 20 | ı | dB | | 22 | SAP ON level | THsap | SAP | 1 | Change | 0dB = 147mVrms | | BUS | -12.0 | -9.0 | -6.5 | dB | | 23 | SAP ON/OFF hysteresis | HYsap | ; | | Level | 20 log ('on<br>level'/'off level') | | RETURN | 2.0 | 4.0 | 6.0 | dB | | 24 | ST separation 1 L $ ightarrow$ R | STLsep1 | ST | 11 | ST-L 300Hz 30% mod.<br>NR ON | | 15KLPF | 1/2 | 23 | 35 | I | dB | | 25 | ST separation 1 R $\rightarrow$ L | STRsep1 | ST | 11 | ST-R 300Hz 30% mod.<br>NR ON | | 15KLPF | 1/2 | 23 | 35 | ı | dB | | 26 | ST separation 2 L $ ightarrow$ R | STLsep2 | ST | 11 | ST-L 3kHz 30% mod.<br>NR ON | | 15KLPF | 1/2 | 23 | 35 | 1 | dB | | 27 | ST separation 2 R $\rightarrow$ L | STRsep2 | ST | 11 | ST-R 3KHz 30% mod.<br>NR ON | | 15KLPF | 1/2 | 23 | 35 | 1 | dB | #### Adjustment Method (This is the case when standard input level is 245mVrms.) # 1. ATT adjustment - 1) TEST BIT is set to "TEST1 = 0" and "TEST-DA = 0". - 2) Input a 100Hz, 245mVrms sine wave signal to COMPIN and monitor the TVOUT-L output level. Then, adjust the "ATT" data for ATT adjustment so that the TVOUT-L output goes to the standard value (490mVrms). 3) Adjustment range: ±30%Adjustment bits: 4 bits # 2. Separation adjustment - 1) TEST BIT is set to "TEST1 = 0" and "TEST-DA = 0". - 2) Set the unit to stereo mode and input the left channel only signal (modulation factor 30%, frequency 300Hz NR-ON) to COMPIN. At this time, adjust the "WIDEBAND" adjustment data to reduce TVOUT-R output to the minimum. - 3) Next, set the frequency only of the input signal to 3kHz and adjust the "SPECTRAL" adjustment data to reduce TVOUT-R output to the minimum. - 4) The adjustments in 2 and 3 above are performed to optimize the separation. - 5) "WIDEBAND" "SPECTRAL" Adjustment range: ±30% Adjustment range: ±15% Adjustment bits: 6 bits Adjustment bits: 6 bits <sup>\*</sup> Adjust this IC through Tuner and IF when this IC is mounted in the set. # **Description of Operation** The US audio multiplexing system possesses the base band spectrum shown in Fig. 1. Fig. 1. Base band spectrum Fig. 2. Overall block diagram (See Fig. 3 for the dbx-TV block) Fig 3. dbx-TV block #### (1) L + R (MAIN) After the audio multiplexing signal input from COMPIN (Pin 11) passes through MVCA, the SAP signal and telemetry signal are suppressed by STEREO LPF. Next, the pilot signals are canceled. Finally, the L-R signal and SAP signal are removed by MAIN LPF, and frequency characteristics are flattened (de-emphasized) and input to the matrix. #### (2) L - R (SUB) The L-R signal follows the same course as L+R before the pilot signal is canceled. L-R has no carrier signal, as it is a suppressed-carrier double-sideband amplitude modulated signal (DSB-AM modulated). For this reason, the pilot signal is used to regenerate the carrier signal (quasi-sine wave) to be used for the demodulation of the L-R signal. In the last stage, the residual high frequency components are removed by SUB LPF and the L-R signal is input to the dbx-TV block via the NRSW circuit after passing through SUBVCA. #### (3) SAP SAP is an FM signal using 5fH as a carrier as shown in the Fig. 1. First, the SAP signal only is extracted using SAP BPF. Then, this is subjected to FM detection. Finally, residual high frequency components are removed and frequency characteristics flattened using SAP LPF, and the SAP signal is input to the dbx-TV block via the NRSW circuit. When there is no SAP signal, the Pin 20 output is soft muted. #### (4) Mode discrimination Stereo discrimination is performed by detecting the pilot signal amplitude. SAP discrimination is performed by detecting the 5fH carrier amplitude. NOISE discrimination is performed by detecting the noise near 25kHz after FM detection of SAP signal. #### (5) dbx-TV block Either the L-R signal or SAP signal input respectively from ST IN (Pin 18) or SAP IN (Pin 21) is selected by the mode control and input to the dbx-TV block. The input signal then passes through the fixed de-emphasis circuit and is applied to the variable de-emphasis circuit. The signal output from the variable de-emphasis circuit passes through an external capacitor and is applied to VCA (voltage control amplifier). Finally, the VCA output is converted from a current to a voltage using an operational amplifier and then input to the matrix. The variable de-emphasis circuit transmittance and VCA gain are respectively controlled by Each of effective value detection circuits. Each of the effective value detection circuits passes the input signal through a predetermined filter for weighting before the effective value of the weighted signal is detected to provide the control signal. #### (6) Matrix The signals (L + R, L - R, SAP) input to "MATRIX" become the outputs for the ST-L, ST-R, MONO and SAP signals according to the mode control and whether there is ST / SAP discrimination. #### (7) Others "MVCA" is a VCA which adjusts the input signal level to the standard level of this IC. "Bias" supplies the reference voltage and reference current to the other blocks. The current flowing to the resistor connecting IREF (Pin 13) with GND become the reference current. # **Register Specifications** # Slave address | SLAVE RECEIVER | SLAVE TRANSMITTER | |-----------------|-------------------| | 84H (1000 0100) | 85H (1000 0101) | # Register table | SUB AI | DDRESS | DATA | | | | | | | | | |------------|--------|------|-------|---------|-------|--------------|---------|------|------|--| | MSB | LSB | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | | *** | ×0000 | ; | k | TEST-DA | TEST1 | ATT (4) | | | | | | *** | k0001 | ; | k | | | SPECTRAL (6) | | | | | | *** | ¢0010 | ; | k | | | WIDEB | AND (6) | | | | | *** | ×0011 | * | | DATA1 | DATA2 | NRSW | FOMO | SAPC | M1 | | | ****0100 * | | INSW | DATA5 | ATTSW | FST | DATA3 | DATA4 | | | | \*: Don't Care # **Status Registers** | STA1 | STA2 | STA3 | STA4 | STA5 | STA6 | STA7 | STA8 | |-------------------|--------|------|-------|------|------|------|------| | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | POWER<br>ON RESET | STEREO | SAP | NOISE | _ | _ | _ | _ | # **Description of Registers** # **Control registers** | Register | Number of bits | Classifi-<br>cation*1 | Standard setting | Contents | |----------|----------------|-----------------------|------------------|------------------------------------------------------------------------------------------| | ATT | 4 | А | 9 | Input level adjustment | | SPECTRAL | 6 | А | 1F | Adjustment of stereo separation (3kHz) | | WIDEBAND | 6 | А | 1F | Adjustment of stereo separation (300Hz) | | TEST-DA | 1 | Т | 0 | Turn to DAC test mode by means of TEST-DA = 1. | | TEST1 | 1 | Т | 0 | Turn to test mode by means of TEST = 1. | | FST | 1 | Т | 0 | Turn to forced stereo by means of FST = 1. | | NRSW | 1 | U | _ | Selection of the output signal (Stereo mode, SAP mode) | | FOMO | 1 | U | _ | Turn to forced MONO by means of FOMO = 1. (Left channel only is MONO during SAP output.) | | M1 | 1 | U | 1 | Selection of TVOUT mute ON/OFF (0: mute ON, 1: mute OFF) | | ATTSW | 1 | S | _ | Turn the input stage MVCA off when ATTSW = 1. | | INSW | 1 | S | _ | Selection of standard input level | | SAPC | 1 | S | _ | Selection of SAP mode or L + R mode according to the presence of SAP broadcasting | | DATA1 | 1 | Т | 0 | | | DATA2 | 1 | Т | 0 | | | DATA3 | 1 | Т | 0 | Test mode (Normal standard setting value) | | DATA4 | 1 | Т | 0 | | | DATA5 | 1 | Т | 0 | | <sup>\*1</sup> Classification U: User control A: Adjustment S: Proper to set T: Test # Status registers | Register | Number of bits | Contents | | |----------|----------------|---------------------------------------------------|-----------| | PONRES | 1 | POWER ON RESET detection; | 1: RESET | | STEREO | 1 | Stereo discrimination of the COMPIN input signal; | 1: Stereo | | SAP | 1 | SAP discrimination of the COMPIN input signal; | 1: SAP | | NOISE | 1 | Noise level discrimination of the SAP signal; | 1: Noise | #### **Description of Control Registers** ATT (4): Adjust the signal level input to COMPIN (Pin 11) to the standard input level. Variable range of the input signal: standard input level -5.0dB to +3.0dB 0 = Level min. F = Level max. SPECTRAL (6): Perform high frequency (fs = 3kHz) separation adjustment. 0 = Level max. 3F = Level min. WIDEBAND (6): Perform low frequency (fs = 300Hz) separation adjustment. 0 = Level min. 3F = Level max. TEST-DA (1): Set DAC output test mode. 0 = Normal mode 1 = DAC output test mode In addition, the following output are present at Pin 2. TVOUT-L (Pin 2): DA control DC level TEST1 (1): Monitor SAPBPF and NRBPF output 0 = Normal mode 1 = SAPBPF, NRBPF output In addition, the following outputs are present at Pins 1 and 2. TVOUT-L (Pin 2): SAP BPF OUT TVOUT-R (Pin 1): NR BPF OUT FST (1): Select forced STEREO mode 0 = Normal mode 1 = Forced stereo mode NRSW (1): Select stereo mode or SAP mode 0 = Stereo mode 1 = SAP mode FOMO (1): Select forced MONO mode 0 = Normal mode 1 = Forced MONO mode M1 (1): Mute the TVOUT-L and TVOUT-R output. 0 = Mute ON 1 = Mute OFF ATTSW (1) Select BYPASS SW of MVCA 0 = Normal mode1 = MVCA is passed INSW (1): Select standard input level of COMPIN (Pin 11). 0 = 245 mVrms1 = 100 mVrms SAPC (1): Select the SAP signal output mode When there is no SAP signal, the conditions for selecting SAP output are selected by SAPC. 0 = L + R output is selected 1 = SAP output is selected # **Description of Mode Control** | Mode control | SAPC = 0 | SAPC = 1 | | | | | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | "Select dbx input and TV decoder output" Conditions: FOMO = 0 NRSW = 0 (MONO or ST output) | "Select dbx input and TV decoder output" Conditions: FOMO = 0 NRSW = 0 (MONO or ST output) | | | | | | NRSW | <ul> <li>During ST input: left channel: L, right channel: R</li> <li>During other input: left channel: L + R, right channel: L + R</li> </ul> | As on the left | | | | | | | NRSW = 1 (SAP output) • When there is "SAP" during SAP discrimination – left channel: SAP, right channel: SAP • When there is "No SAP", output is the same as when NRSW = 0. | NRSW = 1 (SAP output) • Regardless of the presence of SAP discrimination, dbx input: "SAP" left channel: SAP, right channel: SAP However, when there is no SAP, SAPOUT output is soft muted (-7dB) | | | | | | FOMO | "Forced MONO" FOMO = 1 • During SAP output: left channel: L + R, right channel: SAP • During ST or MONO output: left channel: L + R, right channel: L + R | | | | | | | SAPC | Change the selection conditions for "MONO or ST output" and "SAP output". SAPC = 0: Switch to SAP output when there is SAP discrimination. Do not switch to SAP output when there is no SAP discrimination. SAPC = 1: Switch to SAP output regardless of whether there is SAP discrimination. | | | | | | | M1 | "MUTE" M1 = 0: TVOUT output is muted. | | | | | | # **Decoder Output and Mode Control Table 1** (SAPC = 1) | Input signal mode | Мс | de detect | ion | Mode control | | | dbx | Ou | tput | |-------------------|----|-----------|-------|--------------|------|------|-------|-------|-------| | Input signal mode | ST | SAP | NOISE | NRSW | FOMO | SAPC | input | Lch | Rch | | | 0 | 0 | 0 | 0 | * | 1 | MUTE | L+R | L+R | | | 0 | 0 | 0 | 1 | 0 | 1 | SAP | SAP | SAP | | MONO*1 | 0 | 0 | 0 | 1 | 1 | 1 | SAP | L+R | SAP | | WONO | 0 | * | 1 | 0 | * | 1 | MUTE | L+R | L+R | | | 0 | * | 1 | 1 | 0 | 1 | (SAP) | (SAP) | (SAP) | | | 0 | * | 1 | 1 | 1 | 1 | (SAP) | L+R | (SAP) | | | 1 | 0 | * | 0 | 0 | 1 | L – R | L | R | | | 1 | 0 | * | 0 | 1 | 1 | MUTE | L+R | L+R | | | 1 | 1 | 1 | 0 | 0 | 1 | L-R | L | R | | STEREO*1 | 1 | 1 | 1 | 0 | 1 | 1 | MUTE | L+R | L+R | | OTENEO | 1 | 0 | 0 | 1 | 0 | 1 | SAP | SAP | SAP | | | 1 | 0 | 0 | 1 | 1 | 1 | SAP | L+R | SAP | | | 1 | * | 1 | 1 | 0 | 1 | (SAP) | (SAP) | (SAP) | | | 1 | * | 1 | 1 | 1 | 1 | (SAP) | L+R | (SAP) | | | 0 | 1 | * | 0 | 0 | 1 | MUTE | L+R | L+R | | | 0 | 1 | * | 0 | 1 | 1 | MUTE | L+R | L+R | | MONO & SAP | 0 | 1 | 0 | 1 | 0 | 1 | SAP | SAP | SAP | | WONG & GAI | 0 | 1 | 0 | 1 | 1 | 1 | SAP | L+R | SAP | | | 0 | 1 | 1 | 1 | 0 | 1 | (SAP) | (SAP) | (SAP) | | | 0 | 1 | 1 | 1 | 1 | 1 | (SAP) | L+R | (SAP) | | | 1 | 1 | * | 0 | 0 | 1 | L – R | L | R | | | 1 | 1 | * | 0 | 1 | 1 | MUTE | L+R | L+R | | STEREO & SAP | 1 | 1 | 0 | 1 | 0 | 1 | SAP | SAP | SAP | | 0121120 00/11 | 1 | 1 | 0 | 1 | 1 | 1 | SAP | L+R | SAP | | | 1 | 1 | 1 | 1 | 0 | 1 | (SAP) | (SAP) | (SAP) | | | 1 | 1 | 1 | 1 | 1 | 1 | (SAP) | L+R | (SAP) | # Note $(\mathsf{SAP}): \mathsf{The}\;\mathsf{SAPOUT}\;\mathsf{output}\;\mathsf{signal}\;\mathsf{is}\;\mathsf{soft}\;\mathsf{muted}\;(\mathsf{approximately}\;\mathsf{-7dB}).$ The signal is soft muted when NOISE = 1. - \* : Don't care. - \*1 SAP or NOISE discrimination may be made during MONO or STEREO input when the noise is inputted in the weak electric field. Then microcomputer reads "NOISE" status from IC and decides whether SAP is outputted. "NOISE" status rises earlier than "SAP" status when the amount of noise is increased to COMPIN. # **Decoder Output and Mode Control Table 2** (SAPC = 0) | Input signal mode | Мс | de detect | ion | Mode control | | | dbx | Ou | tput | |--------------------|----|-----------|-------|--------------|------|------|-------|-------|-------| | Input digital mode | ST | SAP | NOISE | NRSW | FOMO | SAPC | input | Lch | Rch | | | 0 | 0 | * | * | * | 0 | MUTE | L+R | L+R | | | 0 | 1 | 1 | 0 | 0 | 0 | MUTE | L+R | L+R | | MONO *1 | 0 | 1 | 1 | 0 | 1 | 0 | MUTE | L+R | L+R | | | 0 | 1 | 1 | 1 | 0 | 0 | (SAP) | (SAP) | (SAP) | | | 0 | 1 | 1 | 1 | 1 | 0 | (SAP) | L+R | (SAP) | | | 1 | 0 | * | 0 | 0 | 0 | L-R | L | R | | | 1 | 0 | * | 0 | 1 | 0 | MUTE | L+R | L+R | | | 1 | 0 | * | 1 | 0 | 0 | L-R | L | R | | STEREO *1 | 1 | 0 | * | 1 | 1 | 0 | MUTE | L+R | L+R | | OTEREO | 1 | 1 | 1 | 0 | 0 | 0 | L-R | L | R | | | 1 | 1 | 1 | 0 | 1 | 0 | MUTE | L+R | L+R | | | 1 | 1 | 1 | 1 | 0 | 0 | (SAP) | (SAP) | (SAP) | | | 1 | 1 | 1 | 1 | 1 | 0 | (SAP) | L+R | (SAP) | | | 0 | 1 | 0 | 0 | 0 | 0 | MUTE | L+R | L+R | | | 0 | 1 | 0 | 0 | 1 | 0 | MUTE | L+R | L+R | | | 0 | 1 | 0 | 1 | 0 | 0 | SAP | SAP | SAP | | MONO & SAP | 0 | 1 | 0 | 1 | 1 | 0 | SAP | L+R | SAP | | IVIONO Q O/II | 0 | 1 | 1 | 0 | 0 | 0 | MUTE | L+R | L+R | | | 0 | 1 | 1 | 0 | 1 | 0 | MUTE | L+R | L+R | | | 0 | 1 | 1 | 1 | 0 | 0 | (SAP) | (SAP) | (SAP) | | | 0 | 1 | 1 | 1 | 1 | 0 | (SAP) | L+R | (SAP) | | | 1 | 1 | 0 | 0 | 0 | 0 | L-R | L | R | | | 1 | 1 | 0 | 0 | 1 | 0 | MUTE | L+R | L+R | | | 1 | 1 | 0 | 1 | 0 | 0 | SAP | SAP | SAP | | STEREO & SAP | 1 | 1 | 0 | 1 | 1 | 0 | SAP | L+R | SAP | | OTENEO G OAI | 1 | 1 | 1 | 0 | 0 | 0 | L-R | L | R | | | 1 | 1 | 1 | 0 | 1 | 0 | MUTE | L+R | L+R | | | 1 | 1 | 1 | 1 | 0 | 0 | (SAP) | (SAP) | (SAP) | | | 1 | 1 | 1 | 1 | 1 | 0 | (SAP) | L+R | (SAP) | # Note (SAP): The SAPOUT output signal is soft muted (approximately -7dB). The signal is soft muted when NOISE = 1. \* : Don't care. \*1 SAP or NOISE discrimination may be made during MONO or STEREO input when the noise is inputted in the weak electric field. Then microcomputer reads "NOISE" status from IC and decides whether SAP is outputted. "NOISE" status rises earlier than "SAP" status when the amount of noise is increased to COMPIN. # I<sup>2</sup>C BUS block items (SDA, SCL) | No. | Item | Symbol | Min. | Тур. | Max. | Unit | |-----|--------------------------------------------------------|----------|------|------|------|------| | 1 | High level input voltage | ViH | 3.0 | _ | 5.0 | | | 2 | Low level input voltage | VIL | 0 | _ | 1.5 | V | | 3 | High level input current | Іін | _ | _ | 10 | | | 4 | Low level input current | lıL | _ | _ | 10 | μA | | 5 | Low level output voltage SDA (Pin 3) during 3mA inflow | VoL | 0 | _ | 0.4 | V | | 6 | Maximum inflow current | loL | 3 | | _ | mA | | 7 | Input capacitance | Cı | _ | _ | 10 | pF | | 8 | Maximum clock frequency | fscL | 0 | _ | 100 | kHz | | 9 | Minimum waiting time for data change | tBUF | 4.7 | _ | _ | | | 10 | Minimum waiting time for start of data transfer | thd: STA | 4.0 | _ | _ | | | 11 | Low level clock pulse width | tLOW | 4.7 | _ | _ | | | 12 | High level clock pulse width | thigh | 4.0 | | _ | μs | | 13 | Minimum waiting time for start preparation | tsu: STA | 4.7 | | _ | | | 14 | Minimum data hold time | thd: DAT | 0 | _ | _ | | | 15 | Minimum data preparation time | tsu: DAT | 250 | _ | _ | ns | | 16 | Rise time | tr | _ | _ | 1 | μs | | 17 | Fall time | tF | _ | _ | 300 | ns | | 18 | Minimum waiting time for stop preparation | tsu: STO | 4.7 | _ | _ | μs | I<sup>2</sup>C BUS load conditions: Pull-up resistor $4k\Omega$ (Connect to +5V) Load capacity 200pF (Connect to GND) # I<sup>2</sup>C BUS Control Signal # I<sup>2</sup>C BUS Signal There are two I<sup>2</sup>C signals, SDA (Serial DATA) and SCL (Serial CLOCK) signals. SDA is a bidirectional signal. • Accordingly there are 3 values outputs, H, L and HIZ. • I<sup>2</sup>C transfer begins with Start Condition and ends with Stop Condition. # • I<sup>2</sup>C data Write (Write from I<sup>2</sup>C controller to the IC) # • I2C data Read (Read from the IC to I2C controller) # Read timing <sup>\*</sup> Data Read is performed during SCL rise. # SONY #### Input level vs. Distortion characteristics 1 (MONO) #### Input level vs. Distortion characteristics 2 (Stereo) # Input level vs. Distortion characteristics 3 (SAP) # Stereo LPF frequency characteristics # Main LPF and Sub LPF frequency characteristics # SAP frequency characteristics and group delay # Additional SAP frequency characteristics # Package Outline Unit: mm # 30PIN SDIP (PLASTIC) #### PACKAGE STRUCTURE | SONY CODE | SDIP-30P-01 | |------------|----------------| | EIAJ CODE | SDIP030-P-0400 | | JEDEC CODE | | | MOLDING COMPOUND | EPOXY RESIN | |------------------|-----------------------------| | LEAD TREATMENT | SOLDER/PALLADIUM<br>PLATING | | LEAD MATERIAL | COPPER ALLOY | | PACKAGE MASS | 1.8g | **NOTE: PALLADIUM PLATING** This product uses S-PdPPF (Sony Spec.-Palladium Pre-Plated Lead Frame).