# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 


#### Abstract

General Description The MAX1907A/MAX1981A are single-phase, QuickPWM ${ }^{\text {TM }}$ master controllers for IMVP-IVTM CPU core supplies. Multi-phase operation is achieved using a Quick-PWM slave controller (MAX1980). Multiphase operation reduces input ripple current requirements and output voltage ripple while easing component selection and layout difficulties. The MAX1907A/ MAX1981A include active voltage positioning with adjustable gain and offset, reducing power dissipation and bulk output capacitance requirements. The MAX1907A/MAX1981A are intended for two different notebook CPU core applications: either bucking down the battery directly, or 5V system supply to create the core voltage. The single-stage conversion method allows these devices to directly step down high-voltage batteries for the highest possible efficiency. Alternatively, two-stage conversion (stepping down the 5 V system supply instead of the battery) at higher switching frequency provides the minimum possible physical size. The MAX1907A/MAX1981A meet the IMVP-IV specifications and include logic to interface with the CPU power good signals from the $\mathrm{VCCP}^{2}$ and $\mathrm{VCCMCH}^{2}$ rails within the system. The regulator features power-up sequencing, automatically ramping up to the Intel-specified boot voltage. The MAX1907A/MAX1981A feature independent four-level logic inputs for setting the boot voltage (B0-B2) and the suspend voltage (S0-S2). The MAX1907A/MAX1981A include output undervoltage protection, thermal protection, and system power-OK (SYSPOK) input/output. When any of these protection features detect a fault, the MAX1907A/MAX1981A immediately shut down. Additionally, the MAX1907A includes overvoltage protection. The MAX1907A/MAX1981A are available in a thin 40-pin QFN package.


## Applications

IMVP-IV ${ }^{\text {TM }}$ Notebook Computers
Single-Phase CPU Core Supply
Multiphase CPU Core Supply
Voltage-Positioned Step-Down Converters Servers/Desktop Computers

Typical Operating Circuit appears at end of data sheet.

Quick-PWM is a trademark of Maxim Integrated Products, Inc. IMVP-IV is a trademark of Intel Corp.

Features

- Quick-PWM Master Controllers
- Multiphase Conversion with Slave Controller (MAX1980)
- Active Voltage Positioning with Adjustable Gain and Offset
- Adjustable Slew Rate Control
- $\pm 0.75 \%$ Vout Accuracy Over Line, Load, and Temperature
- 6-Bit On-Board DAC (16mV Increments)
- 0.700 V to 1.708 V Output Adjust Range
- Selectable $200 \mathrm{kHz} / 300 \mathrm{kHz} / 550 \mathrm{kHz} / 1000 \mathrm{kHz}$ Switching Frequency
- 2V to 28V Battery Input Voltage Range
- Drive Large Synchronous Rectifier MOSFETs
- Output Overvoltage Protection (MAX1907A Only)
- Undervoltage and Thermal Fault Protection
- Power Sequencing and Selectable Boot Voltage
- Low-Profile 40-Pin Thin QFN, $6 \mathrm{~mm} \times 6 \mathrm{~mm}$ Package

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :---: | :---: | :--- |
| MAX1907AETL $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | $40-Q F N$ Thin $6 \mathrm{~mm} \times 6 \mathrm{~mm}$ |  |
| MAX1981AETL $-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ | $40-$ QFN Thin $6 \mathrm{~mm} \times 6 \mathrm{~mm}$ |  |

Pin Configuration


## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

## ABSOLUTE MAXIMUM RATINGS

|  | +30V |
| :---: | :---: |
| $\mathrm{V}_{C C}, \mathrm{~V}_{\text {D }}$ to GND | -0.3V to +6V |
| SYSPOK, IMVPOK, $\overline{\text { CLKEN }}$ to G | -0.3V to +6V |
| DPSLP, SUS, D0-D5 to GND | -0.3V to +6V |
| REF, ILIM, CSP, CSN to GND...... | .-0.3V to (VCC + 0.3V) |
| FB, POS, NEG, OAIN+, CC |  |
| OAIN- to GND | .-0.3V to (VCC + 0.3V) |
| B0-B2, S0-S2, TON, |  |
| TIME to GND | .-0.3V to (VCC + 0.3V) |
| DL, $\overline{\mathrm{DDO}}$, to PGND | .-0.3V to (VDD + 0.3V) |
| DH to LX......... | -0.3 V to ( $\mathrm{V}_{\text {BST }}+0.3 \mathrm{~V}$ ) |
| $\overline{\text { SHDN }}$ to GND | ....-0.3 to +18V |


| BST to GND | -0.3 to +36V |
| :---: | :---: |
| LX to BST. | -6V to +0.3V |
| GND to PGND | -0.3V to +0.3 V |
| REF Short-Circuit Duration | Continuous |
| Continuous Power DIssipation |  |
| $40-\mathrm{Pin} 6 \mathrm{~mm} \times 6 \mathrm{~mm}$ Thin QFN |  |
| (derate $26.3 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ ). | 2105 mW |
| Operating Temperature Range | .$-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ |
| Junction Temperature. | $+150^{\circ} \mathrm{C}$ |
| Storage Temperature. | .$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (soldering, 10s) | $\ldots . . . .+300^{\circ} \mathrm{C}$ |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

(Circuit of Figure 1, $\mathrm{V}_{+}=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\overline{S H D N}}=\mathrm{V}_{\mathrm{TON}}=\mathrm{V}_{\overline{\mathrm{DPSLP}}}=\mathrm{V}_{\mathrm{BI}}=\mathrm{V}_{\text {OAIN }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{CSP}}=\mathrm{V}_{C S N}=\mathrm{V}_{\text {OAIN }}=\mathrm{V}_{\text {NEG }}=\mathrm{V}_{\text {POS }}$ $=1.26 \mathrm{~V}, \mathrm{ILIM}=\mathrm{VCC}, \mathrm{SUS}=\mathrm{D} 5=\mathrm{D} 1=\mathrm{D} 0=\mathrm{S} 0=\mathrm{S} 1=\mathrm{S} 2=\mathrm{BO}=\mathrm{GND}, \mathrm{V}_{\mathrm{D} 4}=\mathrm{V}_{\mathrm{D} 3}=\mathrm{V}_{\mathrm{D} 2}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{B} 2}=2 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+\mathbf{8 5} 5^{\circ} \mathrm{C}$, unless otherwise specified.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PWM CONTROLLER |  |  |  |  |  |  |  |
| Input Voltage Range |  | Battery Voltage, V+ |  | 2 |  | 28 | V |
|  |  | $V_{C C}, V_{D D}$ |  | 4.5 |  | 5.5 |  |
| DC Output Voltage Accuracy |  | $\mathrm{V}+=4.5 \mathrm{~V} \text { to } 28 \mathrm{~V} \text {, }$ <br> includes load regulation error | DAC codes from 1.276V to 1.708 V | -0.75 |  | +0.75 | \% |
|  |  |  | DAC codes from 0.844 V to 1.260 V | -1.25 |  | +1.25 |  |
|  |  |  | DAC codes from 0.444 V to 0.828 V | -3.0 |  | +3.0 |  |
| Line Regulation Error |  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to $5.5 \mathrm{~V}, \mathrm{~V}+=4.5 \mathrm{~V}$ to 28 V |  | 5 |  |  | mV |
| Input Bias Current | IFB | FB |  | -1 |  | +1 | $\mu \mathrm{A}$ |
|  | IPOS, INEG | POS, NEG |  | -0.2 |  | +0.2 |  |
| POS, NEG Common-Mode Range |  | $\overline{\text { DPSLP }}=\mathrm{GND}$ |  | 0 |  | 2 | V |
| POS, NEG Differential Range |  | $\mathrm{V}_{\text {POS }}-\mathrm{V}_{\text {NEG }}, \overline{\mathrm{DPSLP}}=\mathrm{GND}$ |  | -200 |  | +200 | mV |
| POS, NEG Offset Gain | Aoff | $\Delta \mathrm{V}_{\mathrm{FB}} /\left(\mathrm{V}_{\text {POS }}-\mathrm{V}_{\text {NEG }}\right),\left(\mathrm{V}_{\text {POS }}-\mathrm{V}_{\mathrm{NEG}}\right)=$ $100 \mathrm{mV}, \overline{\mathrm{DPSLP}}=\mathrm{GND}$ |  | 0.95 | 1.00 | 1.05 | $\mathrm{mV} / \mathrm{mV}$ |
| POS, NEG Enable Time |  | Measured from the the time in which P in the set point (VD | e $\overline{\text { DPSLP }}$ goes low to NEG affect a change |  | 0.1 |  | $\mu \mathrm{s}$ |
| TIME Frequency Accuracy |  | 640 kHz nominal, RTIME $=23.5 \mathrm{k} \Omega$ |  | 580 | 640 | 700 | kHz |
|  |  | 320 kHz nominal, $\mathrm{R}_{\text {TIME }}=47 \mathrm{k} \Omega$ |  | 295 | 320 | 345 |  |
|  |  | 64 kHz nominal, RTIME $=235 \mathrm{k} \Omega$ |  | 58 | 64 | 70 |  |

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 1, $\mathrm{V}_{+}=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {SHDN }}=\mathrm{V}_{\mathrm{TON}}=\mathrm{V}_{\overline{\mathrm{DPSLP}}}=\mathrm{V}_{\mathrm{BI}}=\mathrm{V}_{\mathrm{OAIN}}-=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{CSP}}=\mathrm{V}_{C S N}=\mathrm{V}_{\mathrm{OAIN}}=\mathrm{V}_{\mathrm{NEG}}=\mathrm{V}_{\mathrm{POS}}$ $=1.26 \mathrm{~V}, \mathrm{ILIM}=\mathrm{V}_{\mathrm{CC}}, \mathrm{SUS}=\mathrm{D} 5=\mathrm{D} 1=\mathrm{D} 0=\mathrm{S} 0=\mathrm{S} 1=\mathrm{S} 2=\mathrm{B} 0=\mathrm{GND}, \mathrm{V}_{\mathrm{D} 4}=\mathrm{V}_{\mathrm{D} 3}=\mathrm{V}_{\mathrm{D} 2}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{B} 2}=2 \mathrm{~V} . \mathrm{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise specified.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| On-Time (Note 1) | ton | $\begin{aligned} & \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=1.2 \mathrm{~V}, \mathrm{TON}=\mathrm{GND} \\ & (1000 \mathrm{kHz}) \end{aligned}$ |  | 250 | 270 | 290 | ns |
|  |  | $\begin{aligned} & V+=12 \mathrm{~V} \\ & V_{F B}=1.2 \mathrm{~V} \end{aligned}$ | TON = REF (550kHz) | 165 | 190 | 215 |  |
|  |  |  | TON = open (300kHz) | 320 | 355 | 390 |  |
|  |  |  | TON = VCC $=(200 \mathrm{kHz})$ | 465 | 515 | 565 |  |
| Minimum Off-Time (Note 1) | toff(MIN) | TON = GND (1000kHz) |  |  | 300 | 375 | ns |
|  |  | TON = Vcc, open or REF (200kHz, 300kHz, or 550 kHz ) |  |  | 400 | 475 | ns |
| $\overline{\text { DDO }}$ Delay Time | t $\overline{\text { DDO }}$ | Measured from the time FB reaches the voltage set by S0-S2, clock speed set by Rtime |  |  | 32 |  | clks |
| SKIP Delay Time | tSKIP | Measured from the time when $\overline{\mathrm{DDO}}$ is asserted to the time in which the controller begins pulse-skipping operation |  |  | 30 |  | clks |
| BIAS AND REFERENCE |  |  |  |  |  |  |  |
| Quiescent Supply Current (VCC) | ICC | Measured at $\mathrm{V}_{\mathrm{CC}}$, FB forced above the regulation point |  |  | 1.3 | 2.0 | mA |
| Quiescent Supply Current (VDD) | IDD | Measured at $V_{D D}$, FB forced above the regulation |  |  | 0.1 | 5 | $\mu \mathrm{A}$ |
| Quiescent Battery Supply Current (V+) | IV+ | Measured at $\mathrm{V}_{+}$ |  |  | 21 | 40 | $\mu \mathrm{A}$ |
| Shutdown Supply Current (VCC) |  | Measured at $\mathrm{V}_{\mathrm{CC}}, \overline{\mathrm{SHDN}}=\mathrm{GND}$ |  |  | 0.1 | 5 | $\mu \mathrm{A}$ |
| Shutdown Supply Current (VDD) |  | Measured at $\mathrm{V}_{\mathrm{DD}}, \overline{\mathrm{SHDN}}=\mathrm{GND}$ |  |  | 0.1 | 5 | $\mu \mathrm{A}$ |
| Shutdown Battery Supply Current (V+) |  | $\begin{aligned} & \text { Measured at } \mathrm{V}+, \overline{\mathrm{SHDN}}=\mathrm{GND}, \\ & \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=0 \text { or } 5 \mathrm{~V} \end{aligned}$ |  |  | 0.1 | 5 | $\mu \mathrm{A}$ |
| Reference Voltage | $V_{\text {REF }}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5 V , IREF $=0$ |  | 1.990 | 2.000 | 2.010 | V |
| Reference Load Regulation | $\Delta V_{\text {REF }}$ | IREF $=-10 \mu \mathrm{~A}$ to $100 \mu \mathrm{~A}$ |  | -10 |  | +10 | mV |
| FAULT PROTECTION |  |  |  |  |  |  |  |
| Output Overvoltage Protection Threshold |  | Measured at FB with respect to unloaded output voltage, DAC code $=0.7 \mathrm{~V}$ to 1.708 V |  | 13 | 16 | 19 | \% |
| Output Overvoltage Propagation Delay | tovp | FB forced 2\% above trip threshold |  |  | 10 |  | $\mu \mathrm{s}$ |
| Output Undervoltage Protection Threshold |  | With respect to unloaded output voltage DAC Code $=0.7 \mathrm{~V}$ to 1.708 V |  | 67 | 70 | 73 | \% |
| Output Undervoltage Propagation Delay | tuvp | FB forced 2\% below trip threshold |  |  | 10 |  | $\mu \mathrm{S}$ |
| Output Fault Blanking Time | tBLANK | The clock speed is set by Rtime (Note 2) |  |  | 32 |  | clks |

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 1, $\mathrm{V}_{+}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\overline{S H D N}}=\mathrm{V}_{\mathrm{TON}}=\mathrm{V}_{\overline{\mathrm{DPSLP}}}=\mathrm{V}_{\mathrm{BI}}=\mathrm{V}_{\mathrm{OAIN}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{CSP}}=\mathrm{V}_{\mathrm{CSN}}=\mathrm{V}_{\text {OAIN }}=\mathrm{V}_{\text {NEG }}=\mathrm{V}_{\mathrm{POS}}$ $=1.26 \mathrm{~V}, \mathrm{ILIM}=\mathrm{V}_{\mathrm{CC}}, \mathrm{SUS}=\mathrm{D} 5=\mathrm{D} 1=\mathrm{D} 0=\mathrm{SO}=\mathrm{S} 1=\mathrm{S} 2=\mathrm{BO}=\mathrm{GND}, \mathrm{V}_{\mathrm{D} 4}=\mathrm{V}_{\mathrm{D} 3}=\mathrm{V}_{\mathrm{D} 2}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{B} 2}=2 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise specified.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IMVPOK, $\overline{\text { CLKEN }}$ Threshold |  | SYSPOK $=\mathrm{V}_{\mathrm{CC}}$; <br> measured at FB with respect to unloaded output voltage | Lower threshold (undervoltage) | -12 | -10 | -8 | \% |
|  |  |  | Upper threshold (overvoltage) | 8 | 10 | 12 |  |
| $\overline{\text { CLKEN }}$ Delay | tCLKEN | FB in regulation, measured from the rising edge of SYSPOK |  | 30 | 50 | 90 | $\mu \mathrm{s}$ |
| IMVPOK, $\overline{\text { CLKEN Transition }}$ Blanking Time |  | Measured from the time when FB reaches the voltage set by the DAC code, clock speed set by RTIME |  |  | 32 |  | clks |
| IMVPOK Delay | tIMVPOK | FB in regulation, measured from the falling edge of CLKEN |  | 3 | 5 | 7 | ms |
| IMVPOK, $\overline{C L K E N}$, Output Low Voltage |  | ISINK $=3 \mathrm{~mA}$ |  |  |  | 0.3 | V |
| IMVPOK, $\overline{\text { CLKEN, Leakage }}$ Current |  | High state, IMPOK, CLKEN forced to 5.5V |  |  |  | 1 | $\mu \mathrm{A}$ |
| VCC Undervoltage <br> Lockout Threshold | VuVLO(VCC) | Rising edge, hysteresis $=20 \mathrm{mV}$, PWM disabled below this level |  | 4.0 |  | 4.4 | V |
| Thermal Shutdown Threshold |  | Hysteresis $=10^{\circ} \mathrm{C}$ |  |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
| CURRENT LIMIT |  |  |  |  |  |  |  |
| Current-Limit Threshold Voltage (Positive, Default) |  | CSP - CSN, ILIM = VCC |  | 47 | 50 | 53 | mV |
| Current-Limit Threshold Voltage (Positive, Adjustable) |  | CSP - CSN | VILIM $=0.3 \mathrm{~V}$ | 27 | 30 | 33 | mV |
|  |  |  | VILIM $=1 \mathrm{~V}$ | 97 | 100 | 103 |  |
| Current-Limit Threshold Voltage (Negative) |  | $\begin{aligned} & \frac{\mathrm{CSP}-\mathrm{CSN} ; \mathrm{ILIM}=\mathrm{V}_{\mathrm{CC}}, \mathrm{SUS}=\mathrm{GND} \text { and }}{\overline{\mathrm{DPSLP}}=\mathrm{V}_{\mathrm{CC}}} \end{aligned}$ |  | -68 | -63 | -58 | mV |
| Current-Limit Threshold Voltage (Zero Crossing) |  | GND - LX; SUS = VCC or $\overline{\text { DPSLP }}=\mathrm{GND}$ |  |  | 4 |  | mV |
| CSP, CSN Input Ranges |  |  |  | 0 |  | 2 | V |
| CSP, CSN Input Current |  | $\mathrm{V}_{\text {CSP }}=\mathrm{V}_{\text {CSN }}=0$ to 5 V |  | -1 |  | +1 | $\mu \mathrm{A}$ |
| ILIM Input Current |  | VILIM $=0$ to 5 V |  |  | 0.01 | 200 | nA |
| Current-Limit Default Switchover Threshold |  | ILIM |  | 3 | VCC-1 | cc-0.4 | V |

## GATE DRIVERS

| DH Gate-Driver On-Resistance | RON(DH) | BST - LX forced to 5V | 1.2 | 4.0 | $\Omega$ |
| :--- | :--- | :--- | ---: | :---: | :---: |
| DL Gate-Driver On-Resistance | RON(DL) | High state (pullup) | 1.2 | 4.0 | $\Omega$ |
|  |  | Low state (pulldown) | 0.5 | 1.5 |  |
| DH Gate-Driver Source/Sink <br> Current |  | DH forced to 2.5V, BST - LX forced to 5V | 1.6 | A |  |
| DL Gate-Driver Sink Current |  | DL forced to 2.5V | 4 |  |  |

4

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 1, $\mathrm{V}_{+}=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {SHDN }}=\mathrm{V}_{\mathrm{TON}}=\mathrm{V}_{\overline{\mathrm{DPSLP}}}=\mathrm{V}_{\mathrm{BI}}=\mathrm{V}_{\text {OAIN }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{CSP}}=\mathrm{V}_{\mathrm{CSN}}=\mathrm{V}_{\text {OAIN }}=\mathrm{V}_{\text {NEG }}=\mathrm{V}_{\text {POS }}$ $=1.26 \mathrm{~V}, \mathrm{ILIM}=\mathrm{V}_{\mathrm{CC}}, \mathrm{SUS}=\mathrm{D} 5=\mathrm{D} 1=\mathrm{D} 0=\mathrm{S} 0=\mathrm{S} 1=\mathrm{S} 2=\mathrm{B} 0=\mathrm{GND}, \mathrm{V}_{\mathrm{D} 4}=\mathrm{V}_{\mathrm{D} 3}=\mathrm{V}_{\mathrm{D} 2}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{B} 2}=2 \mathrm{~V} . \mathrm{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$, unless otherwise specified.)


## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

## ELECTRICAL CHARACTERISTICS

(Circuit of Figure 1, $\mathrm{V}_{+}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\overline{S H D N}}=\mathrm{V}_{\mathrm{TON}}=\mathrm{V}_{\overline{\mathrm{DPSLP}}}=\mathrm{V}_{\mathrm{BI}}=\mathrm{V}_{\mathrm{OAIN}}-=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{CSP}}=\mathrm{V}_{\mathrm{CSN}}=\mathrm{V}_{\text {OAIN }}=\mathrm{V}_{\text {NEG }}=\mathrm{V}_{\mathrm{POS}}$ $=1.26 \mathrm{~V}, \mathrm{ILIM}=\mathrm{V}_{\mathrm{CC}}, \mathrm{SUS}=\mathrm{D} 5=\mathrm{D} 1=\mathrm{D} 0=\mathrm{SO}=\mathrm{S} 1=\mathrm{S} 2=\mathrm{B} 0=\mathrm{GND}, \mathrm{V}_{\mathrm{D} 4}=\mathrm{V}_{\mathrm{D} 3}=\mathrm{V}_{\mathrm{D} 2}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{B} 2}=2 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-\mathbf{4 0 ^ { \circ }} \mathbf{C}$ to $+\mathbf{1 0 0 ^ { \circ }} \mathbf{C}$, unless otherwise specified.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Voltage Range |  | Battery voltage, V+ |  | 2 | 28 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{DD}}$ |  | 4.5 | 5.5 |  |
| DC Output Voltage Accuracy |  | $\mathrm{V}+=4.5 \mathrm{~V} \text { to } 28 \mathrm{~V} \text {, }$ <br> includes load regulation error | DAC codes from 1.276V to 1.708 V | -1.00 | +1.00 | \% |
|  |  |  | DAC codes from 0.844 V to 1.260 V | -1.5 | +1.5 |  |
|  |  |  | DAC codes from 0.444 V to 0.828 V | -3.5 | +3.5 |  |
| POS, NEG Offset Gain | Aoff | $\begin{aligned} & \Delta \mathrm{V}_{\mathrm{FB}} /\left(\mathrm{V}_{\mathrm{POS}}-\mathrm{V}_{\mathrm{NEG}}\right),\left(\mathrm{V}_{\mathrm{POS}}-\mathrm{V}_{\mathrm{NEG}}\right)= \\ & 100 \mathrm{mV}, \overline{\mathrm{DPSLP}}=\mathrm{GND} \end{aligned}$ |  | 0.95 | 1.05 | $\mathrm{mV} / \mathrm{mV}$ |
| TIME Frequency Accuracy |  | 640 kHz nominal, $\mathrm{RTIME}=23.5 \mathrm{k} \Omega$ |  | 580 | 700 | kHz |
|  |  | 320 kHz nominal, RTIME $=47 \mathrm{k} \Omega$ |  | 295 | 305 |  |
|  |  | 64 kHz nominal, $\mathrm{R}_{\text {TIME }}=235 \mathrm{k} \Omega$ |  | 58 | 70 |  |
| On-Time (Note 1) | ton | $\begin{aligned} & \mathrm{V}+=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=1.2 \mathrm{~V}, \mathrm{TON}=\mathrm{GND} \\ & (1000 \mathrm{kHz}) \end{aligned}$ |  | 250 | 290 | ns |
|  |  | $\begin{aligned} & V_{+}=12 \mathrm{~V}, \\ & V_{F B}=1.2 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline \text { TON = REF } \\ & (550 \mathrm{kHz}) \end{aligned}$ | 165 | 215 |  |
|  |  |  | $\begin{aligned} & \text { TON = open } \\ & (300 \mathrm{kHz}) \end{aligned}$ | 320 | 390 |  |
|  |  |  | $\begin{aligned} & \text { TON = VCC } \\ & (200 \mathrm{kHz}) \end{aligned}$ | 465 | 565 |  |
| Minimum Off-Time (Note 1) | tOFF(MIN) | TON = GND (1000kHz) |  |  | 375 | ns |
|  |  | TON $=\mathrm{V}_{\mathrm{CC}}$, open, or REF $(200 \mathrm{kHz}, 300 \mathrm{kHz}$, or 550 kHz ) |  |  | 475 | ns |
| BIAS AND REFERENCE |  |  |  |  |  |  |
| Quiescent Supply Current (VCC) | Icc | Measured at $\mathrm{V}_{\mathrm{CC}}$, FB forced above the regulation point |  |  | 2.0 | mA |
| Quiescent Supply Current (VDD) | IDD | Measured at $V_{D D}$, FB forced above the regulation |  |  | 20 | $\mu \mathrm{A}$ |
| Quiescent Battery Supply Current (V+) | IV+ | Measured at V+ |  |  | 40 | $\mu \mathrm{A}$ |
| Shutdown Supply Current (VCC) |  | Measured at $\mathrm{V}_{\mathrm{CC}}, \overline{\mathrm{SHDN}}=\mathrm{GND}$ |  |  | 20 | $\mu \mathrm{A}$ |
| Shutdown Supply Current (VDD) |  | Measured at $V_{D D}, \overline{S H D N}=$ GND |  |  | 20 | $\mu \mathrm{A}$ |
| Shutdown Battery Supply Current (V+) |  | Measured at $\mathrm{V}+, \overline{\mathrm{SHDN}}=\mathrm{GND}$, <br> $V_{C C}=V_{D D}=0$ or 5 V |  |  | 20 | $\mu \mathrm{A}$ |

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 1, $\mathrm{V}_{+}=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {SHDN }}=\mathrm{V}_{\text {TON }}=\mathrm{V}_{\overline{\text { DPSLP }}}=\mathrm{V}_{\mathrm{BI}}=\mathrm{V}_{\text {OAIN }}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\text {CSP }}=\mathrm{V}_{\text {CSN }}=\mathrm{V}_{\mathrm{OAIN}}=\mathrm{V}_{\text {NEG }}=\mathrm{V}_{\text {POS }}$ $=1.26 \mathrm{~V}, \mathrm{ILIM}=\mathrm{V}_{\mathrm{CC}}, \mathrm{SUS}=\mathrm{D} 5=\mathrm{D} 1=\mathrm{D} 0=\mathrm{SO}=\mathrm{S} 1=\mathrm{S} 2=\mathrm{B} 0=\mathrm{GND}, \mathrm{V}_{\mathrm{D} 4}=\mathrm{V}_{\mathrm{D} 3}=\mathrm{V}_{\mathrm{D} 2}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{B} 2}=2 \mathrm{~V} . \mathrm{T}_{\mathrm{A}}=-\mathbf{4 0 ^ { \circ }} \mathbf{C}$ to $+\mathbf{1 0 0 ^ { \circ }} \mathbf{C}$, unless otherwise specified.)

| PARAMETER | SYMBOL | CONDITIONS |  |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Voltage | $V_{\text {REF }}$ | $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ to 5.5V, IREF $=0$ |  |  | 1.985 |  | 2.015 | V |
| FAULT PROTECTION |  |  |  |  |  |  |  |  |
| Output Overvoltage Protection Threshold |  | Measured at FB with respect to unloaded output voltage |  |  | 13 |  | 19 | \% |
| Output Undervoltage Protection Threshold |  | With respect to unloaded output voltage |  |  | 67 |  | 73 | \% |
| IMVPOK, $\overline{\text { CLKEN }}$ Threshold |  | SYSPOK = VCC; measured at FB with respect to unloaded output voltage | lower threshold (undervoltage) |  | -12 |  | -8 | \% |
|  |  |  | upper threshold (overvoltage) |  | +8 |  | +12 | \% |
| $\overline{\text { CLKEN Delay }}$ | tCLKEN | FB in regulation, measured from the rising edge of SYSPOK |  |  | 30 |  |  | $\mu \mathrm{s}$ |
| IMVPOK Delay | tIMVPOK | FB in regulation, measured from the falling edge of CLKEN |  |  | 3 |  |  | ms |
| VCC Undervoltage Lockout Threshold | VUVLO(VCC) | Rising edge, hysteresis $=20 \mathrm{mV}$, PWM disabled below this level |  |  | 3.95 |  | 4.45 | V |
| CURRENT LIMIT |  |  |  |  |  |  |  |  |
| Current-Limit Threshold Voltage (Positive, Default) |  | CSP - CSN, ILIM = VCC |  |  | 45 |  | 55 | mV |
| Current-Limit Threshold Voltage (Positive, Adjustable) |  | CSP - CSN | VILIM $=0.3 \mathrm{~V}$ |  | 25 |  | 35 | mV |
|  |  |  | VILIM $=2 \mathrm{~V}$ (REF) |  | 95 |  | 105 |  |
| Current-Limit Threshold Voltage (Negative) |  | $\begin{aligned} & \frac{\text { CSP }-\mathrm{CSN} ; ~ I L I M}{}=\mathrm{V}_{\mathrm{CC}}, \text { SUS }=\text { GND and } \\ & \overline{\mathrm{DPSLP}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ |  |  | -70 |  | -56 | mV |
| GATE DRIVERS |  |  |  |  |  |  |  |  |
| DH Gate-Driver On-Resistance | Ron(DH) | BST - LX forced to 5V |  |  |  |  | 4.5 | $\Omega$ |
| DL Gate-Driver On-Resistance | Ron(DL) | High state (pullup) |  |  |  |  | 4.5 | O |
|  |  | Low state (pulldown) |  |  |  |  | 2.0 |  |
| VOLTAGE-POSITIONING AMPLIFIER |  |  |  |  |  |  |  |  |
| Input Offset Voltage | Vos | $V_{C M}=0$ |  |  | -2 |  | +2 | mV |
| Output Voltage Swing |  | $\begin{aligned} & \left\|V_{\text {OAIN }}-V_{\text {OAIN }}\right\| \leq 10 \mathrm{mV}, \\ & R_{L}=1 \mathrm{k} \Omega \text { to } V_{C C} / 2 \end{aligned}$ |  | VCC - VOH |  |  | 300 | mV |
|  |  |  |  | VOL |  |  | 200 |  |

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

## ELECTRICAL CHARACTERISTICS (continued)

(Circuit of Figure 1, $\mathrm{V}_{+}=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\overline{S H D N}}=\mathrm{V}_{\mathrm{TON}}=\mathrm{V}_{\overline{\mathrm{DPSLP}}}=\mathrm{V}_{\mathrm{BI}}=\mathrm{V}_{\mathrm{OAIN}}{ }^{-}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=\mathrm{V}_{\mathrm{CSP}}=\mathrm{V}_{\mathrm{CSN}}=\mathrm{V}_{\mathrm{OAIN+}}=\mathrm{V}_{\mathrm{NEG}}=\mathrm{V}_{\mathrm{POS}}$ $=1.26 \mathrm{~V}, \mathrm{ILIM}=\mathrm{V}_{\mathrm{CC}}, \mathrm{SUS}=\mathrm{D} 5=\mathrm{D} 1=\mathrm{D} 0=\mathrm{SO}=\mathrm{S} 1=\mathrm{S} 2=\mathrm{B} 0=\mathrm{GND}, \mathrm{V}_{\mathrm{D} 4}=\mathrm{V}_{\mathrm{D} 3}=\mathrm{V}_{\mathrm{D} 2}=1 \mathrm{~V}, \mathrm{~V}_{\mathrm{B} 2}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-\mathbf{4 0 ^ { \circ }} \mathbf{C}$ to $+\mathbf{1 0 0 ^ { \circ }} \mathbf{C}$, unless otherwise specified.)

| PARAMETER | SYMBOL | CONDITIONS |  |  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage Swing |  | $\mid V_{\text {OAIN }}+$ VOAIN- $\mid \leq 10 \mathrm{mV}$, $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{V}_{\mathrm{CC}} / 2$ |  | $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{OH}}$ |  | 300 |  |
|  |  |  |  | VOL |  | 200 |  |
| LOGIC AND I/O |  |  |  |  |  |  |  |
| DAC Input High Voltage | $\mathrm{V}_{\mathrm{VID}(\mathrm{HIGH})}$ | D0-D5 |  |  | 0.7 |  | V |
| DAC Input Low Voltage | VVID(LOW) | D0-D5 |  |  |  | 0.3 | V |
| Four-Level Input Logic Levels |  | TON, S0-S2, B0-B2 | High |  | VCC - 0.4 |  | V |
|  |  |  | Open |  | 3.15 | 3.85 |  |
|  |  |  | REF |  | 1.65 | 2.35 |  |
|  |  |  | Low |  |  | 0.5 |  |

Note 1: On-time specifications are measured from $50 \%$ to $50 \%$ at the DH pin, with LX forced to GND, BST forced to 5 V , and a 500 pF capacitor from DH to LX to simulate external MOSFET gate capacitance. Actual in-circuit times may be different due to MOSFET switching speeds.
Note 2: The output fault blanking time is measured from the time when FB reaches the regulation voltage set by the DAC code. During power-up, the regulation voltage is set by the boot DAC code (B0-B2). During normal operation (SUS = low), the regulation voltage is set by the VID DAC inputs (D0-D5). During suspend mode (SUS = high), the regulation voltage is set by the suspend DAC inputs (SO-S2).
Note 3: Specifications to $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+100^{\circ} \mathrm{C}$ are guaranteed by design and are not production tested.
$\qquad$

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

Typical Operating Characteristics
(Circuit of Figure 1, $\mathrm{V}+=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~B} 0-\mathrm{B} 2$ set to 1.276 V , $\mathrm{SO}-\mathrm{S} 2$ set to 0.748 V .)


VOLTAGE-LUSITIONEL OUTPUT vs LOAL CURRENT (VIUT $=.4 s 6 \mathrm{~V}$ )


EFFICIENCY ys LOAD CURKEN1
(VOUT $=0.844 \mathrm{~V}$ )


OAח CIIRRFN* (A)
OITPUT VOLTAGE SHIFT
vs TEWMPERATURE


EFFILIENLY Ms. LOAL CURRENT
('VOUT = .4; ${ }^{(1) V}$ ')


VOLTAGE-PUSITIONEL OUTPUT vs LOAL CIURREN7 (Vout = .748V)



VOLTAGE-PUSITIONEI OUTPUT
vS LOAL CURRENT (VOUT $=.844 \mathrm{~V}$ )


EFFICIENCY MS. LOAD CURRENT ('Vout = 0 748V')


CREQUENCY vs INPUT VOLTAGE


## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)



## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

## Typical Operating Characteristics (continued)

(Circuit of Figure 1, $\mathrm{V}+=12 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~B} 0-\mathrm{B} 2$ set to 1.276 V , $\mathrm{SO}-\mathrm{S} 2$ set to 0.748 V .)


10) us/div
A. $V \overline{S H D N}=1 t 05 \mathrm{~V}, 5 \mathrm{~V} / \mathrm{div}$

C. ILM, 10A/diy
D. LLS, 10A/di

Q 1 mO I $\cap \mathrm{AD}$


IIrı/aiv

3. $\mathrm{V}_{\text {OUT }}=J$ to $0.844 \mathrm{~V}, 5(\mathrm{n}$ (יז) $\mathrm{V} / \mathrm{div}$
C. IMPVOK $\smile V /$ div
D. $\overline{\text { CLKEN, }} 5 \mathrm{~V} / \mathrm{di}$


uJus/aiv
t. $\mathrm{V} \overline{\mathrm{SHDN}}=\mathrm{J}$ to $5 \mathrm{~V}, 5 \mathrm{~V} / \mathrm{div}$
3. $\mathrm{V}_{\text {OUT }}=1.436 \mathrm{~V}$ c $\mathrm{U}, 1 \mathrm{~V} / \mathrm{div}$
? IMPVOK 5 V/div
J. CLKEN, $5 \mathrm{~V} / \mathrm{div}$

DDO, jV/div

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

(Circuit of Figure 1, $\mathrm{V}_{+}=12 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~B} 0-\mathrm{B} 2$ set to 1.276 V , $\mathrm{SO}-\mathrm{S} 2$ set to 0.748 V .)



## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

Typical Operating Characteristics (continued)
(Circuit of Figure 1, V+=12V, VCC $=\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{BO}-\mathrm{B} 2$ set to 1.276 V , SO-S2 set to 0.748 V .)

$40 \mu \mathrm{~s} / \mathrm{div}$
t. $\left.V_{D 3}=1\right)$ tu $1 \mathrm{~V}, \mathrm{IV} / \mathrm{div}$

3 V
3. Llm, 'OA/dir
) Is. s 1UA/div

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1,2,3 | B0-B2 | Boot-Mode Voltage Select Inputs. B0-B2 are four-level digital inputs that select the boot-mode VID code (Table 6) for the boot-mode multiplexer inputs. During power-up, the boot-mode VID code is delivered to the DAC (see the Internal Multiplexers section). |
| 4, 5, 6 | S0-S2 | Suspend-Mode Voltage Select Inputs. S0-S2 are four-level digital inputs that select the suspend-mode VID code (Table 5) for the suspend-mode multiplexer inputs. If SUS is high, the suspend-mode VID code is delivered to the DAC (see the Internal Multiplexers section). |
| 7 | $\overline{\text { SHDN }}$ | Shutdown Control Input. This input cannot withstand the battery voltage. Connect to $\mathrm{V}_{\mathrm{CC}}$ for normal operation. Connect to ground to put the IC into its $10 \mu \mathrm{~A}(\mathrm{max})$ shutdown state. During the transition from normal operation to shutdown the output voltage is ramped down at the output voltage slew rate programmed by the TIME pin. In shutdown mode, $D L$ is forced to $V_{D D}$ to clamp the output to ground. Forcing $\overline{\mathrm{SHDN}}$ to $12 \mathrm{~V} \sim 15 \mathrm{~V}$ disables both overvoltage protection and undervoltage protection circuits, and clears the fault latch. Do not connect $\overline{\text { SHDN }}$ to $>15 \mathrm{~V}$. |
| 8 | REF | 2V Reference Output. Bypass to GND with $0.22 \mu \mathrm{~F}$ or greater ceramic capacitor. The reference can source $50 \mu \mathrm{~A}$ for external loads. Loading REF degrades output voltage accuracy according to the REF load regulation error. |
| 9 | ILIM | Current-Limit Adjustment. The current-limit threshold defaults to 50 mV if ILIM is tied to $\mathrm{V}_{\mathrm{Cc}}$. In adjustable mode, the current-limit threshold voltage is precisely $1 / 10$ th the voltage seen at ILIM over a 100 mV to 1.5 V range. The logic threshold for switchover to the 50 mV default value is approximately V cc -1 V . |
| 10 | VCC | Analog Supply Voltage Input for PWM Core. Connect $\mathrm{V}_{\mathrm{CC}}$ to the system supply voltage ( 4.5 V to 5.5 V ) with a series $10 \Omega$ resistor. Bypass to GND with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor, as close to the IC as possible. |
| 11 | GND | Analog Ground |
| 12 | CC | Integrator Capacitor Connection. Connect a 47pF to 1000pF (270pF typ) capacitor from CC to GND to set the integration time constant. |
| 13 | POS | Feedback Offset Adjust Positive Input. The output shifts by $100 \%$ (typ) of the differential input voltage appearing between POS and NEG when $\overline{\text { PPSLP }}$ is low. The common-mode range of POS and NEG is 0 to 2V. POS and NEG should be generated from resistor dividers from the output. |
| 14 | NEG | Feedback Offset Adjust Negative Input. The output shifts by $100 \%$ (typ) of differential input voltage appearing between POS and NEG when $\overline{\text { PPSLP }}$ is low. The common-mode range of POS and NEG is 0 to 2V. POS and NEG should be generated from resistor dividers from the output. |
| 15 | FB | Feedback Input. FB is internally connected to both the feedback input and the output of the voltagepositioning op amp (Figure 2). Connect a resistor between FB and OAIN- (Figure 1) to set the voltagepositioning gain (see the Setting Voltage Positioning section). |
| 16 | OAIN- | Dual-Mode Op Amp Inverting Input and Op Amp Disable Input. When using the internal op amp for additional voltage-positioning gain (Figure 1), connect to the negative terminal of current-sense resistor through a $1 \mathrm{k} \Omega \pm 1 \%$ resistor as described in the Setting Voltage Positioning section. Connect OAIN- to VCC to disable op amp. The logic threshold to disable the op amp is approximately $\mathrm{V}_{\mathrm{CC}}-1 \mathrm{~V}$. |
| 17 | OAIN+ | Op Amp Noninverting Input. When using the internal op amp for additional voltage-positioning gain (Figure 1), connect to the positive terminal of current-sense resistor through a resistor as described in the Setting Voltage Positioning section. |
| 18 | CSP | Positive Current-Limit Input. Connect to the positive terminal of the current-sense resistor. |

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 19 | CSN | Negative Current-Limit Input. Connect to the negative terminal of the current-sense resistor. |
| 20 | $\overline{\text { DPSLP }}$ | Deep-Sleep Control Input. When $\overline{\mathrm{DPSLP}}$ is low the system enters the deep-sleep state and the regulator applies the appropriate deep-sleep offset. The MAX1907A/MAX1981A adds the offset measured at the POS and NEG pins to the output. 32 clock cycles after the deep-sleep transition is completed, $\overline{\text { DDO }}$ goes low (see the Driver Disable and Low-Power Pulse Skipping section). Another 32 clock cycles later, the MAX1907A/MAX1981A is allowed to enter pulse-skipping operation. |
| 21-26 | D5-D0 | Low-Voltage VID DAC Code Inputs. D0 is the LSB, and D5 is the MSB of the internal 6-bit VID DAC (Table 4). The D0-D5 inputs do not have internal pullups. These 1V logic inputs are designed to interface directly with the CPU. In all normal active modes (modes other than suspend and boot), the output voltage is set by the VID code indicated by the D0-D5 logic-level voltages on D0-D5. In suspend mode (SUS = high), the decoded state of the four-level S0-S2 inputs sets the output voltage. In boot mode (see the Power-Up Sequence section), the decoded state of the four-level B0-B2 inputs set the output voltage. |
| 27 | $\overline{\mathrm{DDO}}$ | Driver-Disable Output. This TTL-logic output can be used to disable the driver outputs on slave-switching regulator controllers. This forces a high-impedance condition and makes it possible for the MAX1907A/MAX1981A master controller to operate in low current SKIP mode. $\overline{\text { DDO }}$ goes low 32 RTIME clock cycles after the MAX1907A/MAX1981A completes a transition to the suspend mode or deep-sleep voltage (see the Driver Disable and Low-Power Pulse Skipping section). Another 30 clock cycles later, the MAX1907A/MAX1981A enters automatic pulse-skipping operation. |
| 28 | PGND | Power Ground. Ground connection for the DL gate driver. |
| 29 | DL | Low-Side Gate Driver Output. DL swings from PGND to $V_{D D}$. DL is forced high after the MAX1907A/MAX1981A powers down (SHDN $=$ GND) or when the controller detects a fault. The MAX1981A does not include overvoltage protection. |
| 30 | VDD | Supply Voltage Input for the DL Gate Driver. Connect to the system supply voltage ( 4.5 V to 5.5 V ). Bypass to PGND with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor, as close to the IC as possible. |
| 31 | BST | Boost Flying Capacitor Connection. An optional resistor in series with BST allows the DH pullup current to be adjusted. |
| 32 | LX | Inductor Connection. LX is the internal lower supply rail for the DH high-side gate driver. It connects to the skip-mode zero-crossing comparator. |
| 33 | DH | High-Side Gate Driver. Output swings LX to BST. |
| 34 | V+ | Battery Voltage Sense Connection. Used only for PWM one-shot timing. DH on-time is inversely proportional to input voltage over a range of 2 V to 28 V . |
| 35 | SUS | Suspend-Mode Control Input. When SUS is high the regulator slews to the suspend voltage level. This level is set with four-level logic signals at the S0-S2 inputs. 32 clock cycles after the transition to the suspendmode voltage is completed, $\overline{\mathrm{DDO}}$ goes low (see the Driver Disable and Low-Power Pulse Skipping section). Another 32 clock cycles later, the MAX1907A/MAX1981A is allowed to enter pulse-skipping operation. |
| 36 | SYSPOK | System Power-Good Input. Primarily, SYSPOK serves as the wired NOR junction of the open-drain powergood signals for the $\mathrm{V}_{\mathrm{CCP}}$ and $\mathrm{V}_{\text {CCMCH }}$ supplies. A falling edge on SYSPOK shuts down the MAX1907A/MAX1981A and sets the fault latch. Toggle SHDN or cycle VCC power below 1 V to restart the controller. |

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

| PIN | NAME | FUNCTION |
| :---: | :---: | :--- |
| 37 | IMVPOK | Open-Drain Power Good Output. After output voltage transitions, except during power-up and power-down, <br> if OUT is in regulation then IMVPOK is high impedance. IMVPOK is pulled high whenever the slew-rate <br> control is active (output voltage transitions). IMVPOK is forced low in shutdown. A pullup resistor on <br> IMVPOK will cause additional finite shutdown current. IMVPOK also reflects the state of SYSPOK and <br> includes a 3ms (min) delay for power-up. IMVPOK is forced high during VID transitions. |
| 38 | $\overline{\text { CLKEN }}$ | Clock Enable Logic Output. This inverted logic output indicates when SYSPOK is high and the output <br> voltage sensed at FB is in regulation. CLKEN is forced low during VID transitions. |
| 39 | TIME | Slew-Rate Adjustment Pin. Connect a resistor from TIME to GND to set the internal slew-rate clock. A 235k <br> to 23.5k resistor sets the clock from 64kHz to 640kHz, fSLEW = 320kHz $\times 47 \mathrm{k} \Omega / \mathrm{RTIME}$. |
| 40 | TON | On-Time Selection Control Input. This four-level input sets the K-factor value (Table 3) used to determine <br> the DH on-time (see the On-Time One-Shot section). GND $=1000 \mathrm{kHz}, \mathrm{REF}=550 \mathrm{kHz}, \mathrm{OPEN}=300 \mathrm{kHz}$, <br> VCC = 200kHz. |

Table 1. Component Selection for Standard Multiphase Applications (Figure 1)

| DESIGNATION | COMPONENT |
| :--- | :--- |
| Input Voltage Range* | 8 V to 24V |
| VID Output VoItage (D5-D0) | 1.308 V (D5-D0 $=011001$ ) |
| Boot Voltage (B0-B2) | 1.004 V <br> (B2 $=$ OPEN, B1 $=$ VCC, <br> B0 $=$ GND $)$ |
| Suspend Voltage (SO-S2) | 0.748 V <br> (S2 = OPEN, S1 $=$ VCC, <br> S0 = GND) |
| Deep-Sleep Offset Voltage <br> (POS, NEG) | -50 mV |
| Maximum Load Current | 40 A |
| Inductor (per phase) | $0.6 \mu H$ <br> Sumida CDEP134H-0R6, <br> Panasonic ETQP6FOR6BFA, or <br> BI Technologies HM73-30R60 |
| Switching Frequency | 300kHz (TON = float) |
| High-Side MOSFET <br> (NH, per phase) | International Rectifier <br> (2) IRF7811W or <br> Siliconix (2) Si4892DY |


| DESIGNATION | COMPONENT |
| :--- | :--- |
| Low-Side MOSFET <br> (NL, per phase) | International Rectifier <br> (2) IRF7822, <br> Fairchild (3) FDS7764A, or <br> Siliconix (2) Si4860DY |
| Input Capacitor (CIN) | (6) 10HF 25V <br> Taiyo Yuden <br> TMK432BJ106KM or <br> TDK C4532X5R1E106M |
| Output Capacitor (CoUT) | (5) 330मF 2.5V Panasonic <br> EEFUEOE331XR |
| Current-Sense Resistor <br> (RSENSE, per phase) | $1.5 \mathrm{~m} \Omega$ <br> Panasonic ERJM1WTJ1M5U |
| Schottky Diodes <br> (D1, D2, D3) | Central Semiconductor <br> CMPSH-3 |

*Input voltages less than 8 V requires additional input capacitance.

## Quick－PWM Master Controllers for Voltage－ Positioned CPU Core Power Supplies（IMVP－IV）



Figure 1．Standard Multiphase Application Circuit

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)



Figure 1A. Standard Multiphase Application Circuit (continued)
$\qquad$

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

## Table 2. Component Suppliers

| SUPPLIER | PHONE | wEBSITE |
| :--- | :---: | :--- |
| BI Technologies | $714-447-2345$ (USA) | www.bitechnologies.com |
| Central Semiconductor | $631-435-1110$ (USA) | www.centralsemi.com |
| Coilcraft | $800-322-2645$ (USA) | www.coilcraft.com |
| Coiltronics | $561-752-5000$ (USA) | www.coiltronics.com |
| Fairchild Semiconductor | $888-522-5372$ (USA) | www.fairchildsemi.com |
| International Rectifier | $310-322-3331$ (USA) | www.irf.com |
| Kemet | $408-986-0424$ (USA) | www.kemet.com |
| Panasonic | $847-468-5624$ (USA) | www.panasonic.com |
| Sanyo | $408-749-9714$ (USA) 65-281-3226 (Singapore) | www.secc.co.jp |
| Siliconix (Vishay) | $203-268-6261$ (USA) | www.vishay.com |
| Sumida | $408-982-9660$ (USA) | www.sumida.com |
| Taiyo Yuden | $408-573-4150$ (USA) 03-3667-3408 (Japan) | www.t-yuden.com |
| TDK | $847-803-6100$ (USA) 81-3-5201-7241 (Japan) | www.component.tdk.com |
| Toko | $858-675-8013$ (USA) | www.tokoam.com |

## Detailed Description


#### Abstract

5V Bias Supply (VCc and VDD) The MAX1907A/MAX1981A require an external 5V bias supply in addition to the battery. Typically, this 5 V bias supply is the notebook's 95\% efficient 5V system supply. Keeping the bias supply external to the IC improves efficiency and eliminates the cost associated with the 5V linear regulator that would otherwise be needed to supply the PWM circuit and gate drivers. If stand-alone capability is needed, the 5 V supply can be generated with an external linear regulator. The 5 V bias supply must provide VCC (PWM controller) and $V_{D D}$ (gate-drive power), so the maximum current drawn is: $$
\begin{aligned} \mathrm{I}_{\mathrm{BIAS}} & =\mathrm{ICC}+\text { fSW }\left(\mathrm{QGG}_{\mathrm{G}}(\mathrm{LOW})+\mathrm{Q}_{\mathrm{G}(\mathrm{HIGH}))}\right. \\ & =10 \mathrm{~mA} \text { to } 60 \mathrm{~mA}(\text { typ }) \end{aligned}
$$


where ICC is 1.3 mA (typ), fsw is the switching frequency, and $Q_{G(L O W)}$ and $Q_{G}(H I G H)$ are the MOSFET data sheet's total, gate-charge specification limits at $\mathrm{V}_{\mathrm{GS}}=$ 5 V .
V+ and VDD can be tied together if the input power source is a fixed 4.5 V to 5.5 V supply. If the 5 V bias supply is powered up prior to the battery supply, the enable signal (SHDN going from low to high) must be delayed until the battery voltage is present to ensure startup.

## Free-Running, Constant On-Time PWM Controller with Input Feed-Forward

The Quick-PWM control architecture is a pseudo-fixedfrequency, constant-on-time, current-mode regulator with voltage feed-forward (Figure 2). This architecture relies on the output filter capacitor's ESR to act as the current-sense resistor, so the output ripple voltage provides the PWM ramp signal. The control algorithm is simple: the high-side switch on-time is determined solely by a one-shot whose period is inversely proportional to input voltage and directly proportional to output voltage. Another one-shot sets a minimum off-time (400ns, typ). The on-time one-shot is triggered if the error comparator is low, the low-side switch current is below the current-limit threshold, and the minimum offtime one-shot has timed out.

On-Time One-Shot (TON)
The heart of the PWM core is the one-shot that sets the high-side switch on-time. This fast, low-jitter, adjustable one-shot includes circuitry that varies the on-time in response to battery and output voltage. The high-side switch on-time is inversely proportional to the battery voltage as measured by the V+input, and proportional to the output voltage:

$$
\mathrm{tON}=\mathrm{K}\left(\mathrm{~V}_{\mathrm{FB}}+0.075 \mathrm{~V}\right) / \mathrm{V}_{\mathrm{IN}}
$$

where K is set by the TON pin-strap connection (Table 3 ) and 0.075 V is an approximation to accommodate the

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

MAX1907A/MAX1981A


Figure 2. MAX1907A/MAX1981A Functional Diagram

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

expected drop across the low-side MOSFET switch. This algorithm results in a nearly constant switching frequency despite the lack of a fixed-frequency clock generator. The benefits of a constant switching frequency are twofold: 1) the frequency can be selected to avoid noise-sensitive regions such as the 455 kHz IF band; 2) the inductor ripple-current operating point remains relatively constant, resulting in easy design methodology and predictable output voltage ripple.
The on-time one-shot has good accuracy at the operating points specified in the Electrical Characteristics $( \pm 10 \%$ at 200 kHz and $300 \mathrm{kHz}, \pm 12 \%$ at 550 kHz and $1000 \mathrm{kHz})$. On-times at operating points far removed from the conditions specified in the Electrical Characteristics can vary over a wider range. For example, the 1000 kHz setting will typically run about $10 \%$ slower with inputs much greater than 5 V due to the very short on-times required.
On-times translate only roughly to switching frequencies. The on-times guaranteed in the Electrical Characteristics are influenced by switching delays in the external high-side MOSFET. Resistive losses, including the inductor, both MOSFETs, output capacitor ESR, and PC board copper losses in the output and ground tend to raise the switching frequency at higher output currents. Also, the dead-time effect increases the effective on-time, reducing the switching frequency. It occurs only in PWM mode (SUS = low, $\overline{\text { DPSLP }}=$ low) and during dynamic output voltage transitions when the inductor current reverses at light or negative load currents. With reversed inductor current, the inductor's EMF causes LX to go high earlier than normal, extending the on-time by a period equal to the DH-rising dead time.
For loads above the critical conduction point, where the dead-time effect is no longer a factor, the actual switching frequency is:

$$
\mathrm{f}_{\mathrm{SW}}=\frac{\left(\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{DROP} 1}\right)}{\mathrm{t}_{\mathrm{ON}}\left(\mathrm{~V}_{\mathrm{IN}}+\mathrm{V}_{\mathrm{DROP} 1}-\mathrm{V}_{\mathrm{DROP} 2}\right)}
$$

where VDROP1 is the sum of the parasitic voltage drops in the inductor discharge path, including synchronous rectifier, inductor, and PC board resistances; VDROP2 is the sum of the parasitic voltage drops in the inductor charge path, including high-side switch, inductor, and PC board resistances; and tON is the on-time calculated by the MAX1907A/MAX1981A.

Table 3. Approximate K-Factor Errors

| TON <br> CONNECTION | FREQUENCY <br> SETTING <br> $\mathbf{( k H z )}$ | K-FACTOR <br> $\mathbf{( \mu s )}$ | MAX <br> K-FACTOR <br> ERROR (\%) |
| :---: | :---: | :---: | :---: |
| VCC | 200 | 5 | $\pm 10$ |
| Float | 300 | 3.3 | $\pm 10$ |
| REF | 550 | 1.8 | $\pm 12.5$ |
| GND | 1000 | 1.0 | $\pm 12.5$ |

## Integrator Amplifiers/ Output Voltage Offsets

 Two transconductance amplifiers provide a fine adjustment to the output regulation point (Figure 2). One amplifier forces the DC average of the feedback voltage to equal the VID DAC setting. The second amplifier is used to create small positive or negative offsets to the feedback voltage, using the POS and NEG pins.The feedback amplifier integrates the feedback voltage, allowing accurate DC output voltage regulation regardless of the output ripple voltage. The feedback amplifier has the ability to shift the output voltage by $\pm 8 \%$. The differential input voltage range is at least $\pm 80 \mathrm{mV}$ total, including DC offset and AC ripple. The integration time constant can be set easily with one capacitor at the CC pin. Use a capacitor value of 47pF to 1000pF (270pF, typ).
The POS/NEG amplifier is used to add small offsets to the VID DAC setting in deep-sleep mode ( $\overline{\text { DPSLP }}=$ low). The offset amplifier is summed directly with the feedback voltage, making the offset gain independent of the DAC code. This amplifier has the ability to offset the output by $\pm 200 \mathrm{mV}$. To create an output offset, bias POS and NEG to a voltage (typically Vout or REF) within their 0 to 2 V common-mode range, and offset them from one another with a resistive divider (Figure 1). If VPOS is higher than $\mathrm{V}_{\text {NEG }}$, then the output is shifted in the positive direction. If VNEG is higher than VPOS, then the output is shifted in the negative direction. The output offset equals the voltage difference from POS to NEG.

## Forced-PWM Operation (Normal Mode)

 During normal mode, when the CPU is actively running (SUS = low and $\overline{\text { DPSLP }}=$ high), the MAX1907A/ MAX1981A operates with the low-noise, forced-PWM control scheme. Forced-PWM operation disables the zero-crossing comparator, forcing the low-side gatedrive waveform to constantly be the complement of the high-side gate-drive waveform. The benefit of forcedPWM mode is to keep the switching frequency fairly constant.
# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

Forced-PWM operation comes at a cost: the no-load 5V bias supply current remains between 10 mA to 40 mA , depending on the external MOSFETs and switching frequency. To maintain high efficiency under light load conditions, the MAX1907A/MAX1981A automatically switches to the low-power pulse skipping control scheme after entering suspend or deep-sleep mode.
During all output voltage and mode transitions, the MAX1907A/MAX1981A uses forced-PWM operation in order to ensure fast, accurate transitions. Since forcedPWM operation disables the zero-crossing comparator, the inductor current reverses under light loads, quickly discharging the output capacitors. The controller maintains forced-PWM operation for 30 clock cycles (set by RTIME) after the controller sets the last DAC code value to guarantee the output voltage settles properly before entering pulse-skipping operation.

Low-Power Pulse Skipping
During deep-sleep mode ( $\overline{\overline{\mathrm{DPSLP}}=\text { low }}$ ) or low-power suspend (SUS = high), the MAX1907A/MAX1981A uses an automatic pulse-skipping control scheme.
For deep-sleep mode, when the CPU pulls $\overline{\text { DPSLP }}$ low, the MAX1907A/MAX1981A shifts the output voltage to incorporate the offset voltage set by the POS and NEG inputs. The controller pulls the driver-disable output ( $\overline{\mathrm{DDO})}$ ) low 32 RTIME clock cycles after $\overline{\text { DPSLP }}$ goes low. Another 30 RTIME clock cycles later, the MAX1907A/ MAX1981A enters low-power operation, allowing automatic pulse skipping under light loads. When the CPU drives $\overline{\text { DPSLP }}$ high, the MAX1907A/MAX1981A immediately enters forced-PWM operation, forces $\overline{\mathrm{DDO}}$ high, and eliminates the output offset, slewing the output to the operating voltage set by the D0-D5 inputs. When either $\overline{\text { DPSLP }}$ transition occurs, the MAX1907A/ MAX1981A forces IMVPOK high and CLKEN Iow for 32 Rtime clock cycles.
When entering suspend mode (SUS driven high), the MAX1907A/MAX1981A slews the output down to the suspend output voltage set by SO-S2 inputs. 32 RTIME clock cycles after the slew-rate controller reaches the last DAC code (see the Output Voltage Transition Timing section), the driver-disable output ( $\overline{\mathrm{DDO}}$ ) is asserted low. After another 30 RTIME clock cycles, the MAX1907A/MAX1981A enters low-power operation, allowing pulse skipping under light loads. When the CPU pulls SUS low, the MAX1907A/MAX1981A immediately enters forced-PWM operation, forces $\overline{\mathrm{DDO}}$ high, and slews the output up to the operating voltage set by the D0-D5 inputs. When either SUS transition occurs, the MAX1907A/MAX1981A blanks IMVPOK and CLKEN, preventing IMVPOK from going low and CLKEN from
going high. The blanking remains until the slew-rate controller has reached the last DAC code and 32 RTIME clock pulses have passed.
In multiphase applications, the driver-disable signal is used to force one or more slave regulators into a highimpedance state. When the master's $\overline{\mathrm{DDO}}$ output is driven low, the slave controller with driver disable (MAX1980) forces its DL (SLAVE) and DH (SLAVE) gate drivers low, effectively disabling the slave controller. Disabling the slave controller for single-phase operation allows the MAX1907A/MAX1981A to enter lowpower pulse-skipping operation under low-power conditions, improving light-load efficiency. When $\overline{\text { DDO }}$ is driven high, the slave controller (MAX1980) enables the drivers, allowing normal forced-PWM operation.

## Automatic Pulse-Skipping Switchover

 In skip mode (SUS = high, or $\overline{\text { DPSLP }}=$ low), an inherent automatic switchover to PFM takes place at light loads (Figure 3). This switchover is effected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The zero-crossing comparator senses the inductor current across the low-side MOSFET. Once VLX - VPGND drops below 4mV (typ), the comparator forces DL low (Figure 2). This mechanism causes the threshold between pulse-skipping PFM and non-skipping PWM operation to coincide with the boundary between continuous and discontinuous inductor-current operation. The load-current level at which PFM/PWM crossover occurs, ILOAD(SKIP), is equal to $1 / 2$ the peak-to-peak ripple current, which is a function of the inductor value (Figure 4). For a battery range of 8 V to 24 V , this threshold is relatively constant, with only a minor dependence on battery voltage:$$
\mathrm{L}_{\mathrm{LOAD}(\mathrm{SKIP})}=\left(\frac{\mathrm{V}_{\mathrm{OUT}} \mathrm{~K}}{2 \mathrm{~L}}\right)\left(\frac{\mathrm{V}_{\mathrm{BATT}}-\mathrm{V}_{\mathrm{OUT}}}{V_{\text {BATT }}}\right)
$$

where K is the on-time scale factor (Table 3). For example, in the standard application circuit this becomes:

$$
\left(\frac{1.3 \mathrm{~V} \times 3.3 \mu \mathrm{~s}}{2 \times 0.68 \mu \mathrm{H}}\right)\left(\frac{12.0 \mathrm{~V}-1.3 \mathrm{~V}}{12.0 \mathrm{~V}}\right)=2.8 \mathrm{~A}
$$

The crossover point occurs at a lower value if a swinging (soft-saturation) inductor is used. The switching waveforms may appear noisy and asynchronous when light loading causes pulse-skipping operation, but this is a normal operating condition that results in high lightload efficiency. Trade-offs in PFM noise vs. light-load efficiency are made by varying the inductor value. Generally, low inductor values produce a broader effi-

# Quick－PWM Master Controllers for Voltage－ Positioned CPU Core Power Supplies（IMVP－IV） 




Figure 4．＂Valley＂Current－Limit Threshold Point
ciency vs．load curve，while higher values result in high－ er full－load efficiency（assuming that the coil resistance remains fixed）and less output voltage ripple．Penalties for using higher inductor values include larger physical size and degraded load－transient response，especially at low input voltage levels．

## Current－Limit Circuit

The current－limit circuit employs a unique＂valley＂cur－ rent－sensing algorithm that uses a current－sense resis－ tor between CSP and CSN as the current－sensing element（Figure 1）．If the current－sense signal is above the current－limit threshold，the PWM is not allowed to initiate a new cycle（Figure 2）．Since only the＂valley＂ current is actively limited，the actual peak current is greater than the current－limit threshold by an amount equal to the inductor ripple current．Therefore，the exact current－limit characteristic and maximum load
capability are a function of the current－sense resis－ tance，inductor value，and battery voltage．When com－ bined with the undervoltage protection circuit，this current－limit method is effective in almost every circum－ stance．
There is also a negative current limit that prevents excessive reverse inductor currents when VOUT is sink－ ing current．The negative current－limit threshold is set to approximately $120 \%$ of the positive current limit，and therefore tracks the positive current limit when ILIM is adjusted．
The current－limit threshold is adjusted with an external resistor－divider at ILIM．The current－limit threshold volt－ age adjustment range is from 10 mV to 150 mV ．In the adjustable mode，the current－limit threshold voltage is precisely 1／10th the voltage seen at ILIM．The threshold defaults to 50 mV when ILIM is connected to VCC．The logic threshold for switchover to the 50 mV default value is approximately $\mathrm{VCC}_{\mathrm{C}}-1 \mathrm{~V}$ ．
Carefully observe the PC board layout guidelines to ensure that noise and DC errors do not corrupt the cur－ rent－sense signals seen by LX and GND．Place the IC close to the low－side MOSFET with short，direct traces， making a Kelvin sense connection to the source and drain terminals．

## MOSFET Gate Drivers（DH，DL）

The DH and DL drivers are optimized for driving moder－ ately sized high－side and larger low－side power MOSFETs．This is consistent with the low duty factor seen in the notebook CPU environment，where a large VIN－VOUT differential exists．An adaptive dead－time circuit monitors the DL output and prevents the high－ side FET from turning on until DL is fully off．There must be a low－resistance，low－inductance path from the DL driver to the MOSFET gate in order for the adaptive dead－time circuit to work properly．Otherwise，the sense circuitry in the MAX1907A／MAX1981A will interpret the MOSFET gate as＂off＂while there is actually charge still left on the gate．Use very short，wide traces（50 to 100 mils wide if the MOSFET is 1 in from the device）．The dead time at the other edge（DH turning off）is deter－ mined by a fixed 35ns internal delay．
The internal pulldown transistor that drives DL low is robust，with a $0.5 \Omega$（typ）on－resistance．This helps pre－ vent DL from being pulled up due to capacitive cou－ pling from the drain to the gate of the low－side MOSFET when LX switches from ground to VIN．Applications with high input voltages and long inductive traces may require additional gate－to－source capacitance to ensure fast－rising LX edges do not pullup the DL gate driver， causing shoot－through currents．The capacitive cou－

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

pling between LX and DL created by the MOSFETs' gate-to-drain capacitance (CRSS), gate-to-source (CISS-CRSS), and additional board parasitics should not exceed the following minimum threshold voltage:

$$
\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}<\mathrm{V}_{\mathbb{I N}}\left(\frac{\mathrm{C}_{\mathrm{RSS}}}{\mathrm{C}_{\mathrm{ISS}}}\right)
$$

Lot-to-lot variation of the threshold voltage may cause problems in marginal designs. Typically, adding 4700pF between DL and power ground close to the low-side MOSFETs greatly reduces coupling. Due should not exceed 22 nF of total gate capacitance to prevent excessive turn-off delays. Alternatively, adding a resistor less than $5 \Omega$ in series with BST may remedy the problem by increasing the turn-on time of the highside MOSFET without degrading the turn-off time (Figure 5).

## Voltage Positioning Amplifier

The MAX1907A/MAX1981A includes a dedicated operational amplifier for adding gain to the voltage positioning sense path. The voltage positioning gain allows the use of low-value, current-sense resistors in order to minimize power dissipation. This 3 MHz gain-bandwidth amplifier was designed with low offset voltage ( $70 \mu \mathrm{~V}$, typ) to meet the IMVP-IV output accuracy requirements.
The inverting (OAIN-) and noninverting (OAIN+) inputs are used to differentially sense the voltage across the voltage-positioning sense resistor. The op amp's output is internally connected to the regulator's feedback input (FB). The op amp should be configured as a noninverting, differential amplifier as shown in Figure 1. The voltage positioning slope is set by properly selecting the feedback resistor connected from FB to OAIN- (see the Setting Voltage Positioning section). For applications using a slave controller, additional differential input resistors (summing configuration) should be connected to the slave's voltage-positioning sense resistor (Figure 1). Summing together both the master and slave cur-rent-sense signals ensures that the voltage-positioning slope will remain constant when the slave controller is disabled.
In applications that do not require voltage-positioning gain, the amplifier can be disabled by connecting the OAIN- pin directly to VCC. The disabled amplifier's output becomes high-impedance, guaranteeing that the unused amplifier will not corrupt the FB input signal. The logic threshold to disable the op amp is approximately VCC - 1V.

(RBST)* OPTIONAL—THE RESISTOR LOWERS EMI BY DECREASING THE SWITCHING NODE RISE TIME.
(CNL)* OPTIONAL—THE CAPACITOR REDUCES LX TO DL CAPACITIVE COUPLING THAT CAN CAUSE SHOOT-THROUGH CURRENTS.

Figure 5. High-Side Gate-Driver Boost Circuitry

Power-On Reset Power-on reset (POR) occurs when Vcc rises above approximately 2 V , resetting the fault latch and preparing the PWM for operation. VCC undervoltage lockout (UVLO) circuitry inhibits switching, and forces the DL gate driver high (to enforce output overvoltage protection). When VCc rises above 4.25V, the DAC inputs are sampled and the output voltage begins to slew to the boot voltage (Table 7).
For automatic startup, the battery voltage should be present before VCC. If the MAX1907A/MAX1981A attempts to bring the output into regulation without the battery voltage present, the fault latch will trip. The SHDN pin can be toggled to reset the fault latch.

## Input Undervoltage Lockout

During start-up, the VCC UVLO circuitry forces the DL gate driver high and the DH gate driver low, inhibiting switching until an adequate supply voltage is reached. Once VCC rises above 4.25V, valid transitions detected at the trigger input initiate a corresponding on-time pulse (see the On-Time One-Shot section).
If the $\mathrm{V}_{\mathrm{CC}}$ voltage drops below 4.25 V , it is assumed that there is not enough supply voltage to make valid decisions. To protect the output from overvoltage faults, DL is forced high in this mode to force the output to ground.

# Quick－PWM Master Controllers for Voltage－ Positioned CPU Core Power Supplies（IMVP－IV） 

This results in large negative inductor current and possi－ bly small negative output voltages．If VCC is likely to drop in this fashion，the output can be clamped with a Schottky diode to PGND to reduce the negative excursion．

## Shutdown

When $\overline{\text { SHDN }}$ or SYSPOK goes low，the MAX1907A／ MAX1981A enters low－power shutdown mode．IMVPOK is pulled low and CLKEN is driven high immediately． The output voltage ramps down to 0 in 16 mV steps at the clock rate set by RTime．When the DAC reaches the 0 setting，DL goes high，DH goes low，the reference is turned off，and the supply current drops to about $0.1 \mu \mathrm{~A}$ ． When SYSPOK activates the shutdown sequence，the controller also sets the fault latch to prevent the con－ troller from restarting．To clear the fault latch and reacti－ vate the MAX1907A／MAX1981A，toggle $\overline{\text { SHDN }}$ or cycle Vcc power below 1V．
When $\overline{\text { SHDN }}$ goes high，the reference powers up，and after the reference UVLO is passed，the DAC target is evaluated and switching begins．The slew－rate controller ramps up from 0 in 16 mV steps to the currently selected boot code value（see the Power－Up Sequence section）． There is no traditional soft－start（variable current limit） circuitry，so full output current is available immediately． SYSPOK becomes high－impedance after the reference exceeds its UVLO threshold．

## DAC Inputs（DO－D5）

During normal operation（SUS＝low），the digital－to－ana－ log converter（DAC）programs the output voltage using the D0－D5 inputs．D0－D5 are low－voltage（1V）logic inputs，designed to interface directly with the IMVP－IV CPU．Do not leave D0－D5 unconnected．D0－D5 can be changed while the MAX1907A／MAX1981A is active，ini－ tiating a transition to a new output voltage level． Change D0－D5 together，avoiding greater than $1 \mu \mathrm{~s}$ skew between bits．Otherwise，incorrect DAC readings may cause a partial transition to the wrong voltage level followed by the intended transition to the correct volt－ age level，lengthening the overall transition time．The available DAC codes and resulting output voltages （Table 5）are compatible with IMVP－IV specification．

Four－Level Logic Inputs TON，B0－B2，and S0－S2 are four－level logic inputs． These inputs help expand the functionality of the con－ troller without adding an excessive number of pins．The four－level inputs are intended to be static inputs．When left open，an internal resistive divider sets the input volt－ age to approximately 3.5 V ．Therefore，connect the four－ level logic inputs directly to VCC，REF，or GND when selecting one of the other logic levels．See the Electrical Characteristics for exact logic－level voltages．


Figure 6．Power－Up Sequence Timing Diagram

## Power－Up Sequence

The MAX1907A／MAX1981A is enabled when SHDN is driven high（Figure 6）．First，the reference powers up． Once the reference exceeds its undervoltage lockout threshold，the PWM regulator becomes active．The slew－ rate controller ramps up the output voltage in 16 mV increments to the selected boot code value（B0－B2， Table 7）．The ramp rate is set with the RTime resistor（see the Output Voltage Transition Timing section）．
SYSPOK serves as the combined power－good input for VCCP and VCC＿MCH．Once these supplies are within $\pm 10 \%$ of their output voltage，their power good outputs become high－impedance，allowing SYSPOK to be pulled high．Approximately $50 \mu \mathrm{~s}$ after the MAX1907A／ MAX1981A detects a logic high voltage on SYSPOK and the FB voltage reaches the target voltage set by B0－B2，the controller pulls $\overline{\text { CLKEN }}$ low and slews the output to the proper operating voltage（see Table 4）．
When $\overline{\text { CLKEN }}$ goes low，the MAX1907A／MAX1981A keeps IMVPOK low for an additional 3ms（min），guaran－ teeing that the CPU has time to start properly．If the MAX1907A／MAX1981A does not detect a fault，then IMVPOK will be pulled high once the 3ms timer expires．

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

Table 4. Operating Mode Truth Table

| $\overline{\text { SHDN }}$ | SYSPOK | SUS | $\overline{\text { DPSLP }}$ | $\overline{\text { DDO }}$ | OUTPUT <br> VOLTAGE | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :--- |$|$| Low-Power Shutdown Mode. DL is forced high (VDD), |
| :--- |
| 0 |

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

Table 5. Output Voltage VID DAC Codes (SUS = Low)

| D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE (V) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 1.708 |
| 0 | 0 | 0 | 0 | 0 | 1 | 1.692 |
| 0 | 0 | 0 | 0 | 1 | 0 | 1.676 |
| 0 | 0 | 0 | 0 | 1 | 1 | 1.660 |
| 0 | 0 | 0 | 1 | 0 | 0 | 1.644 |
| 0 | 0 | 0 | 1 | 0 | 1 | 1.628 |
| 0 | 0 | 0 | 1 | 1 | 0 | 1.612 |
| 0 | 0 | 0 | 1 | 1 | 1 | 1.596 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1.580 |
| 0 | 0 | 1 | 0 | 0 | 1 | 1.564 |
| 0 | 0 | 1 | 0 | 1 | 0 | 1.548 |
| 0 | 0 | 1 | 0 | 1 | 1 | 1.532 |
| 0 | 0 | 1 | 1 | 0 | 0 | 1.516 |
| 0 | 0 | 1 | 1 | 0 | 1 | 1.500 |
| 0 | 0 | 1 | 1 | 1 | 0 | 1.484 |
| 0 | 0 | 1 | 1 | 1 | 1 | 1.468 |
| 0 | 1 | 0 | 0 | 0 | 0 | 1.452 |
| 0 | 1 | 0 | 0 | 0 | 1 | 1.436 |
| 0 | 1 | 0 | 0 | 1 | 0 | 1.420 |
| 0 | 1 | 0 | 0 | 1 | 1 | 1.404 |
| 0 | 1 | 0 | 1 | 0 | 0 | 1.388 |
| 0 | 1 | 0 | 1 | 0 | 1 | 1.372 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1.356 |
| 0 | 1 | 0 | 1 | 1 | 1 | 1.340 |
| 0 | 1 | 1 | 0 | 0 | 0 | 1.324 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1.308 |
| 0 | 1 | 1 | 0 | 1 | 0 | 1.292 |
| 0 | 1 | 1 | 0 | 1 | 1 | 1.276 |
| 0 | 1 | 1 | 1 | 0 | 0 | 1.260 |
| 0 | 1 | 1 | 1 | 0 | 1 | 1.244 |
| 0 | 1 | 1 | 1 | 1 | 0 | 1.228 |
| 0 | 1 | 1 | 1 | 1 | 1 | 1.212 |


| D5 | D4 | D3 | D2 | D1 | D0 | OUTPUT VOLTAGE (V) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | 0 | 0 | 0 | 0 | 1.196 |
| 1 | 0 | 0 | 0 | 0 | 1 | 1.180 |
| 1 | 0 | 0 | 0 | 1 | 0 | 1.164 |
| 1 | 0 | 0 | 0 | 1 | 1 | 1.148 |
| 1 | 0 | 0 | 1 | 0 | 0 | 1.132 |
| 1 | 0 | 0 | 1 | 0 | 1 | 1.116 |
| 1 | 0 | 0 | 1 | 1 | 0 | 1.100 |
| 1 | 0 | 0 | 1 | 1 | 1 | 1.084 |
| 1 | 0 | 1 | 0 | 0 | 0 | 1.068 |
| 1 | 0 | 1 | 0 | 0 | 1 | 1.052 |
| 1 | 0 | 1 | 0 | 1 | 0 | 1.036 |
| 1 | 0 | 1 | 0 | 1 | 1 | 1.020 |
| 1 | 0 | 1 | 1 | 0 | 0 | 1.004 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0.988 |
| 1 | 0 | 1 | 1 | 1 | 0 | 0.972 |
| 1 | 0 | 1 | 1 | 1 | 1 | 0.956 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0.940 |
| 1 | 1 | 0 | 0 | 0 | 1 | 0.924 |
| 1 | 1 | 0 | 0 | 1 | 0 | 0.908 |
| 1 | 1 | 0 | 0 | 1 | 1 | 0.892 |
| 1 | 1 | 0 | 1 | 0 | 0 | 0.876 |
| 1 | 1 | 0 | 1 | 0 | 1 | 0.860 |
| 1 | 1 | 0 | 1 | 1 | 0 | 0.844 |
| 1 | 1 | 0 | 1 | 1 | 1 | 0.828 |
| 1 | 1 | 1 | 0 | 0 | 0 | 0.812 |
| 1 | 1 | 1 | 0 | 0 | 1 | 0.796 |
| 1 | 1 | 1 | 0 | 1 | 0 | 0.780 |
| 1 | 1 | 1 | 0 | 1 | 1 | 0.764 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0.748 |
| 1 | 1 | 1 | 1 | 0 | 1 | 0.732 |
| 1 | 1 | 1 | 1 | 1 | 0 | 0.716 |
| 1 | 1 | 1 | 1 | 1 | 1 | 0.700 |

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

Table 6. Suspend Mode DAC Codes (SUS = High)

| S2 | S1 | S0 | OUTPUT VOLTAGE (V) |
| :---: | :---: | :---: | :---: |
| GND | GND | GND | 1.452 |
| GND | GND | REF | 1.436 |
| GND | GND | OPEN | 1.420 |
| GND | GND | Vcc | 1.404 |
| GND | REF | GND | 1388 |
| GND | REF | REF | 1.372 |
| GND | REF | OPEN | 1.356 |
| GND | REF | VCC | 1.340 |
| GND | OPEN | GND | 1.324 |
| GND | OPEN | REF | 1.308 |
| GND | OPEN | OPEN | 1.292 |
| GND | OPEN | VCC | 1.276 |
| GND | VCC | GND | 1.260 |
| GND | VCC | REF | 1.244 |
| GND | Vcc | OPEN | 1.228 |
| GND | VCC | VCC | 1.212 |
| REF | GND | GND | 1.196 |
| REF | GND | REF | 1.180 |
| REF | GND | OPEN | 1.164 |
| REF | GND | VCC | 1.148 |
| REF | REF | GND | 1.132 |
| REF | REF | REF | 1.116 |
| REF | REF | OPEN | 1.100 |
| REF | REF | Vcc | 1.084 |
| REF | OPEN | GND | 1.068 |
| REF | OPEN | REF | 1.052 |
| REF | OPEN | OPEN | 1.036 |
| REF | OPEN | VCC | 1.020 |
| REF | VCC | GND | 1.004 |
| REF | VCC | REF | 0.988 |
| REF | VCC | OPEN | 0.972 |
| REF | VCC | VCC | 0.956 |


| S2 | S1 | S0 | OUTPUT VOLTAGE (V) |
| :---: | :---: | :---: | :---: |
| OPEN | GND | GND | 0.940 |
| OPEN | GND | REF | 0.924 |
| OPEN | GND | OPEN | 0.908 |
| OPEN | GND | VCC | 0.892 |
| OPEN | REF | GND | 0.876 |
| OPEN | REF | REF | 0.860 |
| OPEN | REF | OPEN | 0.844 |
| OPEN | REF | $V_{C C}$ | 0.828 |
| OPEN | OPEN | GND | 0.812 |
| OPEN | OPEN | REF | 0.796 |
| OPEN | OPEN | OPEN | 0.780 |
| OPEN | OPEN | VCC | 0.764 |
| OPEN | $V_{C C}$ | GND | 0.748 |
| OPEN | $V_{C C}$ | REF | 0.732 |
| OPEN | VCC | OPEN | 0.716 |
| OPEN | VCC | $V_{C C}$ | 0.700 |
| VCC | GND | GND | 0.684 |
| VCC | GND | REF | 0.668 |
| VCC | GND | OPEN | 0.652 |
| VCC | GND | VCC | 0.636 |
| VCC | REF | GND | 0.620 |
| VCC | REF | REF | 0.604 |
| VCC | REF | OPEN | 0.588 |
| VCC | REF | VCC | 0.572 |
| VCC | OPEN | GND | 0.556 |
| VCC | OPEN | REF | 0.540 |
| VCC | OPEN | OPEN | 0.524 |
| VCC | OPEN | VCC | 0.508 |
| VCC | VCC | GND | 0.492 |
| VCC | VCC | REF | 0.476 |
| VCC | VCC | OPEN | 0.460 |
| Vcc | VCC | VCC | 0.444 |

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

Table 7. Boot-Mode DAC Codes (Power-Up)

| B2 | B1 | B0 | OUTPUT VOLTAGE (V) |
| :---: | :---: | :---: | :---: |
| GND | GND | GND | 1.708 |
| GND | GND | REF | 1.692 |
| GND | GND | OPEN | 1.676 |
| GND | GND | VCC | 1.660 |
| GND | REF | GND | 1.644 |
| GND | REF | REF | 1.628 |
| GND | REF | OPEN | 1.612 |
| GND | REF | VCC | 1.596 |
| GND | OPEN | GND | 1.580 |
| GND | OPEN | REF | 1.564 |
| GND | OPEN | OPEN | 1.548 |
| GND | OPEN | VCC | 1.532 |
| GND | VCC | GND | 1.516 |
| GND | $V_{\text {CC }}$ | REF | 1.500 |
| GND | VCC | OPEN | 1.484 |
| GND | $V_{C C}$ | VCC | 1.468 |
| REF | GND | GND | 1.452 |
| REF | GND | REF | 1.436 |
| REF | GND | OPEN | 1.420 |
| REF | GND | VCC | 1.404 |
| REF | REF | GND | 1.388 |
| REF | REF | REF | 1.372 |
| REF | REF | OPEN | 1.356 |
| REF | REF | VCC | 1.340 |
| REF | OPEN | GND | 1.324 |
| REF | OPEN | REF | 1.308 |
| REF | OPEN | OPEN | 1.292 |
| REF | OPEN | VCC | 1.276 |
| REF | VCC | GND | 1.260 |
| REF | VCC | REF | 1.244 |
| REF | $V_{C C}$ | OPEN | 1.228 |
| REF | VCC | VCC | 1.212 |


| B2 | B1 | B0 | OUTPUT VOLTAGE (V) |
| :---: | :---: | :---: | :---: |
| OPEN | GND | GND | 1.196 |
| OPEN | GND | REF | 1.180 |
| OPEN | GND | OPEN | 1.164 |
| OPEN | GND | VCC | 1.148 |
| OPEN | REF | GND | 1.132 |
| OPEN | REF | REF | 1.116 |
| OPEN | REF | OPEN | 1.100 |
| OPEN | REF | VCC | 1.084 |
| OPEN | OPEN | GND | 1.068 |
| OPEN | OPEN | REF | 1.052 |
| OPEN | OPEN | OPEN | 1.036 |
| OPEN | OPEN | VCC | 1.020 |
| OPEN | VCC | GND | 1.004 |
| OPEN | VCC | REF | 0.988 |
| OPEN | VCC | OPEN | 0.972 |
| OPEN | VCC | VCC | 0.956 |
| VCC | GND | GND | 0.940 |
| VCC | GND | REF | 0.924 |
| VCC | GND | OPEN | 0.908 |
| VCC | GND | VCC | 0.892 |
| VCC | REF | GND | 0.876 |
| VCC | REF | REF | 0.860 |
| $V_{C C}$ | REF | OPEN | 0.844 |
| VCC | REF | VCC | 0.828 |
| VCC | OPEN | GND | 0.812 |
| VCC | OPEN | REF | 0.796 |
| $V_{C C}$ | OPEN | OPEN | 0.780 |
| VCC | OPEN | VCC | 0.764 |
| VCC | VCC | GND | 0.748 |
| VCC | VCC | REF | 0.732 |
| VCC | VCC | OPEN | 0.716 |
| VCC | VCC | VCC | 0.700 |

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)



Figure 7. Internal Multiplexers Functional Diagram
$\qquad$

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 


#### Abstract

Internal Multiplexers The MAX1907A/MAX1981A has two unique internal DAC input multiplexers (muxes) that can select one of three different DAC code settings for different processor states. On startup, the controller selects the DAC code from the B0-B2 input decoder. Once SYSPOK goes high and the MAX1907A/MAX1981A properly regulates to the boot voltage, a second multiplexer selects the DAC code from either D0-D5 (SUS = low) or S0-S2 (SUS = high), depending on the SUS state (Figure 7).


## Suspend Mode

When the processor enters low-power suspend mode, the system uses a lower supply voltage to reduce power consumption. The MAX1907A/MAX1981A include independent suspend-mode output voltage codes set by the four-level inputs S0-S2. When the CPU suspends operation, SUS is driven high, overriding the 6 -bit VID DAC code set by D0-D5. The master controller slews the output to the selected suspendmode voltage. During the transition, the MAX1907A/ MAX1981A asserts forced-PWM operation until 62 RTIME clock cycles after the slew-rate controller reaches the suspend-mode voltage.
When SUS is low, the output voltage is dynamically controlled by the 6-bit VID DAC inputs (D0-D5).

## Output Voltage Transition Timing

The MAX1907A/MAX1981A is designed to perform mode transitions in a controlled manner, automatically minimizing input surge currents. This feature allows the circuit designer to achieve nearly ideal transitions, guaranteeing just-in-time arrival at the new output voltage level with the lowest possible peak currents for a given output capacitance. This makes the IC ideal for IMVP-IV CPUs.
At the beginning of an output voltage transition, the MAX1907A/MAX1981A blanks the IMVPOK and CLKEN outputs, preventing them from changing states. IMVPOK and CLKEN remain blanked during the transition and is re-enabled 32 clock cycles after the slewrate controller has set the final DAC code value. The slew-rate clock frequency (set by resistor RTIME) must be set fast enough to ensure that the transition is completed within the maximum allotted time.
The slew-rate controller transitions the output voltage in 16 mV increments during power-up, soft-shutdown, and suspend-mode transitions. The total time for a transition depends on RTIME, the voltage difference, and the
accuracy of the MAX1907A/MAX1981As' slew-rate clock, and is not dependent on the total output capacitance. The greater the output capacitance, the higher the surge current required for the transition. The MAX1907A/MAX1981A automatically control the current to the minimum level required to complete the transition in the calculated time, as long as the surge current is less than the current limit set by ILIM. The transition time is given by:
$t_{\text {SLEW }} \approx \frac{1}{f_{\text {SLEW }}}\left(\frac{V_{\text {NEW }}-V_{\text {OLD }}}{16 m V}\right)$ for $V_{\text {OUT }}$ rising
$\mathrm{t}_{\text {SLEW }} \approx \frac{1}{\text { fSLEW }}\left[\left(\frac{\mathrm{V}_{\text {OLD }}-\mathrm{V}_{\text {NEW }}}{16 \mathrm{mV}}\right)+2\right]$ for $\mathrm{V}_{\text {OUT }}$ falling
where fSLEW $=320 \mathrm{kHz} \times 47 \mathrm{k} \Omega /$ RTIME, VOLD is the original DAC setting, and $V_{\text {NEW }}$ is the new DAC setting. The additional 2 clock cycles on the falling edge time are due to internal synchronization delays. See Time Frequency Accuracy in the Electrical Characteristics for fslew accuracy.
The practical range of RTIME is $23.5 \mathrm{k} \Omega$ to $235 \mathrm{k} \Omega$ corresponding to $1.6 \mu \mathrm{~s}$ to $15.6 \mu \mathrm{~s}$ per 16 mV step. Although the DAC takes discrete 16 mV steps, the output filter makes the transitions relatively smooth. The average inductor current required to make an output voltage transition is:

$$
\mathrm{L} \cong \text { COUT } \times 16 \mathrm{mV} \times \text { fSLEW }
$$

## Output Overvoltage Protection (MAX1907A Only)

The overvoltage protection (OVP) circuit is designed to protect the CPU against a shorted high-side MOSFET by drawing high current and blowing the battery fuse. The output voltage is continuously monitored for overvoltage. If the actual output voltage exceeds the set output voltage by more than $13 \%$ (min), OVP is triggered and the circuit shuts down. IMVPOK is pulled low and CLKEN is driven high immediately. The DL low-side gate-driver output is then latched high until $\overline{\text { SHDN }}$ is toggled or VCC power is cycled below 1 V . This action turns on the synchronous-rectifier MOSFET with 100\% duty and, in turn, rapidly discharges the output filter capacitor and forces the output to ground. If the condition that caused the overvoltage (such as a shorted high-side MOSFET) persists, the battery fuse will blow.
OVP can be defeated through the NO FAULT test mode (see the NO FAULT Test Mode section).

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 


#### Abstract

Output Undervoltage Shutdown The output undervoltage protection (UVP) function is similar to foldback current limiting, but employs a timer rather than a variable current limit. If the MAX1907A/MAX1981A output voltage is under $70 \%$ of the nominal value, the PWM is latched off and won't restart until $\overline{\text { SHDN }}$ is toggled or $\mathrm{V}_{\mathrm{CC}}$ power is cycled below 1V. UVP is ignored during output voltage transitions and remains blanked for an additional 32 clock cycles after the controller reaches the final DAC code value.


UVP can be defeated through the NO FAULT test mode (see the NO FAULT Test Mode section).

## Thermal Fault Protection

The MAX1907A/MAX1981A features a thermal fault-protection circuit. When the junction temperature rises above $160^{\circ} \mathrm{C}$, a thermal sensor activates the fault logic, forces the DL low-side gate-driver high, and pulls the DH high-side gate-driver low. This quickly discharges the output capacitors, tripping the master controller's UVLO protection. Toggle SHDN or cycle Vcc power below 1V to reactivate the controller after the junction temperature cools by $15^{\circ} \mathrm{C}$.

## NO FAULT Test Mode

The OVP and UVP protection features can complicate the process of debugging prototype breadboards since there are (at most) a few milliseconds in which to determine what went wrong. Therefore, a test mode is provided to disable the OVP, UVP, and thermal shutdown features, and clear the fault latch if it has been set. The NO FAULT test mode is entered by forcing 12V to 15 V on $\overline{\text { SHDN. }}$

## Design Procedure

Firmly establish the input voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design:
Input Voltage Range. The maximum value (VIN(MAX)) must accommodate the worst-case, high-AC-adapter voltage. The minimum value (VIN(MIN)) must account for the lowest input voltage after drops due to connectors, fuses, and battery-selector switches. If there is a choice at all, lower input voltages result in better efficiency.
Maximum Load Current. There are two values to consider. The peak load current (ILOAD(MAX)) determines
the instantaneous component stresses and filtering requirements, and thus drives output capacitor selection, inductor saturation rating, and the design of the currentlimit circuit. The continuous load current (ILOAD) determines the thermal stresses and thus drives the selection of input capacitors, MOSFETs, and other critical heatcontributing components. Modern notebook CPUs generally exhibit ILOAD $=\operatorname{ILOAD}(\operatorname{MAX}) \times 80 \%$.
For multi-phase systems, each phase supports a fraction of the load, depending on the current balancing. When properly balanced, the load current is evenly distributed among each phase:

$$
\operatorname{L}_{\text {LOAD(SLAVE) }}=\operatorname{l}_{\text {LOAD(MASTER })}=\frac{l_{\text {LOAD }}}{\eta}
$$

where $\eta$ is the number of phases.
Switching Frequency. This choice determines the basic trade-off between size and efficiency. The optimal frequency is largely a function of maximum input voltage, due to MOSFET switching losses that are proportional to frequency and $\mathrm{V}_{\mathrm{N}}{ }^{2}$. The optimum frequency is also a moving target, due to rapid improvements in MOSFET technology that are making higher frequencies more practical.
Setting Slave On-Time. The constant on-time control algorithm in the master results in a nearly constant switching frequency despite the lack of a fixed-frequency clock generator. In the slave, the high-side switch on-time is inversely proportional to $\mathrm{V}+$, and directly proportional to the compensation voltage (VCOMP):

$$
\mathrm{t}_{\mathrm{ON}}=\mathrm{K}\left(\frac{\mathrm{~V}_{\mathrm{COMP}}}{\mathrm{~V}_{\mathrm{IN}}}\right)
$$

where K set by the TON pin-strap connection (Table 3).
Inductor Operating Point. This choice provides tradeoffs between size vs. efficiency and transient response vs. output noise. Low inductor values provide better transient response and smaller physical size, but also result in lower efficiency and higher output noise due to increased ripple current. The minimum practical inductor value is one that causes the circuit to operate at the edge of critical conduction (where the inductor current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further sizereduction benefit. The optimum operating point is usually found between $20 \%$ and $50 \%$ ripple current.

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

## Inductor Selection

The switching frequency and operating point (\% ripple or LIR) determine the inductor value as follows:

$$
L=\frac{V_{\text {OUT }}\left(V_{\text {IN }}-V_{\text {OUT }}\right) \eta}{V_{\text {INS }} f_{S W} L_{\text {LOAD }}(\mathrm{MAX})^{L I R}}
$$

where $\eta$ is the number of phases. Example: $\eta=2$, $\operatorname{ILOAD}(\mathrm{mAX})=40 \mathrm{~A}, \mathrm{~V}$ IN $=12 \mathrm{~V}$, VOUT $=1.3 \mathrm{~V}$, fSW $=$ $300 \mathrm{kHz}, 30 \%$ ripple current or LIR $=0.3$ :

$$
L=\frac{1.3 \mathrm{~V} \times(12 \mathrm{~V}-1.3 \mathrm{~V}) \times 2}{12 \mathrm{~V} \times 300 \mathrm{kHz} \times 40 \mathrm{~A} \times 0.3}=0.64 \mu \mathrm{H}
$$

Find a low-loss inductor having the lowest possible DC resistance that fits in the allotted dimensions. Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200 kHz . The core must be large enough not to saturate at the peak inductor current (IPEAK):

$$
\mathrm{IPEAK}=\mathrm{L}_{\text {LOAD }}(\mathrm{MAX})\left(\frac{2+\mathrm{LIR}}{2 \eta}\right)
$$

where $\eta$ is the number of phases.

## Transient Response

The inductor ripple current impacts transient-response performance, especially at low VIN - VOUT differentials. Low inductor values allow the inductor current to slew faster, replenishing charge removed from the output filter capacitors by a sudden load step. The amount of output sag is also a function of the maximum duty factor, which can be calculated from the on-time and minimum off-time:

$$
V_{\text {SAG }}=\frac{L\left(\Delta_{\text {LOAD(MAX })}\right)^{2}\left[\left(\frac{V_{\text {OUTK }} K}{V_{\text {IN }}}\right)+t_{\text {OFF(MIN })}\right]}{2 \eta C_{\text {OUT }} V_{\text {OUT }}\left[\left(\frac{\left(V_{\text {IN }}-V_{\text {OUT }}\right) K}{V_{\text {IN }}}\right)-t_{\text {OFFF(MIN })}\right]}
$$

where tOFF(MIN) is the minimum off-time (see the Electrical Characteristics), $\eta$ is the number of phases, and K is from Table 3 .
The amount of overshoot due to stored inductor energy can be calculated as:

$$
V_{\text {SOAR }} \approx \frac{\left(\Delta \mathrm{I}_{\text {LOAD(MAX })}\right)^{2} L}{2 \eta \mathrm{C}_{\text {OUT }} V_{\text {OUT }}}
$$

## Setting the Current Limit

The minimum current-limit threshold must be great enough to support the maximum load current when the current limit is at the minimum tolerance value. The valley of the inductor current occurs at ILOAD(MAX) minus half the ripple current; therefore:

$$
\operatorname{LIMIT(LOW)}>\left(\frac{\operatorname{LOAD}(M A X)}{\eta}\right)-\left(\frac{\operatorname{LOAD}(M A X) \operatorname{LIR}}{2 \eta}\right)
$$

where ILIMIT(LOW) equals the minimum current-limit threshold voltage divided by the current-sense resistor (RSENSE). For the 50 mV default setting, the minimum current-limit threshold is 40 mV .
Connect ILIM to VCC for a default 50 mV current-limit threshold. In adjustable mode, the current-limit threshold is precisely $1 / 10$ th the voltage seen at ILIM. For an adjustable threshold, connect a resistive divider from REF to GND with ILIM connected to the center tap. The external 100 mV to 2 V adjustment range corresponds to a 10 mV to 200 mV current-limit threshold. When adjusting the current limit, use $1 \%$ tolerance resistors and approximately $10 \mu \mathrm{~A}$ divider current to prevent a significant increase of errors in the current-limit tolerance.
In multi-phase applications, set the slave's current-limit threshold above the MAX1907A/MAX1981As' currentlimit threshold. This configuration ensures that the slave's current-limit circuitry will not disrupt the current balance required for stable multi-phase regulation When the MAX1907A/MAX1981A limits the master inductor current, the slave's current-balance circuitry also limits the slave inductor current. However, if the current-balance circuitry fails, the slave controller's current limit provides back-up overcurrent protection.

## Output Capacitor Selection

The output filter capacitor must have low enough equivalent series resistance (ESR) to meet output ripple and load-transient requirements, yet have high enough ESR to satisfy stability requirements.
In CPU VCORE converters and other applications where the output is subject to large load transients, the output capacitor's size typically depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance:

$$
\mathrm{R}_{\mathrm{ESR}} \leq \frac{\mathrm{V}_{\text {STEP }}}{\Delta_{\text {LOAD(MAX }}}
$$

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

In non-CPU applications, the output capacitor's size often depends on how much ESR is needed to maintain an acceptable level of output ripple voltage. The output ripple voltage of a step-down controller equals the total inductor ripple current multiplied by the output capacitor's ESR. When operating multiphase systems out-ofphase, the peak inductor currents of each phase are staggered, resulting in lower output ripple voltage by reducing the total inductor ripple current. For out-ofphase operation, the maximum ESR to meet ripple requirements is:

$$
\mathrm{R}_{\text {ESR }} \leq \frac{V_{\text {RIPPLE }}}{\left(\frac{\eta}{L}\right)\left[\left(\frac{V_{\mathbb{I N}}-\eta V_{\text {OUT }}}{f_{S W}}\right)\left(\frac{V_{\text {OUT }}}{V_{I N}}\right)-(\eta-1) \mathrm{V}_{\text {OUT }} t_{T R I G}\right]}
$$

The previous equation can be rewritten as the singlephase ripple current minus a correction due to the additional phases:

where tTRIG is the propagation delay between the multiphase on-times, $\eta$ is the number of phases, and $K$ is from Table 3. When operating in-phase, the high-side MOSFETs turn on together, so the output capacitors must simultaneously support the combined inductor ripple currents of each phase. For in-phase operation, the maximum ESR to meet ripple requirements is:

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{ESR}} \leq \frac{V_{\text {RIPPLE }}}{\mathrm{LOAD}_{\text {MAX })} L I R} \\
& \mathrm{R}_{\mathrm{ESR}} \leq \frac{V_{\text {RIPPLE }}}{\left(\frac{\eta}{f_{S W} L}\right)\left(\frac{V_{O U T}}{V_{I N}}\right)\left(V_{\text {IN }}-V_{O U T}\right)}
\end{aligned}
$$

The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. Thus, the capacitor is usually selected by ESR and voltage rating rather than by capacitance value (this is true of tantalums, OS-CONs, and other electrolytics).
When using low-capacity filter capacitors such as ceramic or polymer types, capacitor size is usually determined by the capacity needed to prevent VSAG
and VSOAR from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem (see the VSAG and VSOAR equations in the Transient Response section).

## Output Capacitor Stability Considerations

For Quick-PWM controllers, stability is determined by the value of the ESR zero relative to the switching frequency. The boundary of instability is given by the following equation:

$$
\begin{gathered}
\mathrm{f}_{\mathrm{ESR}} \leq \frac{\mathrm{f}_{\mathrm{SW}}}{\pi} \\
\text { where } \mathrm{f}_{\mathrm{ESR}}=\frac{1}{2 \pi \mathrm{R}_{\mathrm{ESR}} \mathrm{C}_{\mathrm{OUT}}}
\end{gathered}
$$

For a standard 300 kHz application, the ESR zero frequency must be well below 95 kHz , preferably below 50 kHz . Tantalum, Sanyo POSCAP, and Panasonic SP capacitors, in widespread use at the time of publication, have typical ESR zero frequencies below 30 kHz . In the standard application used for inductor selection, the ESR needed to support a $30 \mathrm{mVp}-\mathrm{P}$ ripple is $30 \mathrm{mV} /(40 \mathrm{~A} \times 0.3)=2.5 \mathrm{~m} \Omega$. Five $330 \mu \mathrm{~F} / 2.5 \mathrm{~V}$ Panasonic SP (type XR) capacitors in parallel provide $2 m \Omega$ (max) ESR. Their typical combined ESR results in a zero at 48 kHz .
Do not put high-value ceramic capacitors directly across the output without taking precautions to ensure stability. Ceramic capacitors have a high-ESR zero frequency and can cause erratic, unstable operation. However, it is easy to add enough series resistance by placing the capacitors a couple of inches downstream from the junction of the inductor and FB pin.
Unstable operation manifests itself in two related but distinctly different ways: double-pulsing and feedback loop instability. Double-pulsing occurs due to noise on the output or because the ESR is so low that there is not enough voltage ramp in the output voltage signal. This "fools" the error comparator into triggering a new cycle immediately after the minimum off-time period has expired. Double-pulsing is more annoying than harmful, resulting in nothing worse than increased output ripple. However, it can indicate the possible presence of loop instability due to insufficient ESR. Loop instability can result in oscillations at the output after line or load steps. Such perturbations are usually damped, but can cause the output voltage to rise above or fall below the tolerance limits.

# Quick－PWM Master Controllers for Voltage－ Positioned CPU Core Power Supplies（IMVP－IV） 

The easiest method for checking stability is to apply a very fast zero－to－max load transient and carefully observe the output－voltage－ripple envelope for over－ shoot and ringing．It can help to simultaneously monitor the inductor current with an AC current probe．Do not allow more than one cycle of ringing after the initial step－response under／overshoot．

## Input Capacitor Selection

The input capacitor must meet the ripple current requirement（IRMS）imposed by the switching currents． The multi－phase slave controllers operate out－of－phase， staggering the turn－on times of each phase．This mini－ mizes the input ripple current by dividing the load cur－ rent among independent phases：

for out－of－phase operation．
When operating the multiphase system in－phase，the high－side MOSFETs turn on simultaneously，so input capacitors must support the combined input ripple cur－ rents of each phase：

$$
I_{\text {RMS }}=I_{\text {LOAD }}\left(\frac{\sqrt{V_{\text {OUT }}\left(V_{\text {IN }}-V_{\text {OUT }}\right)}}{V_{\text {IN }}}\right)
$$

for in－phase operation．
For most applications，nontantalum chemistries（ceram－ ic，aluminum，or OS－CON）are preferred due to their resistance to inrush surge currents typical of systems with a mechanical switch or connector in series with the input．If the MAX1907A／MAX1981A are operated as the second stage of a two－stage power－conversion system， tantalum input capacitors are acceptable．In either con－ figuration，choose an input capacitor that exhibits less than $+10^{\circ} \mathrm{C}$ temperature rise at the RMS input current for optimal circuit longevity．

## Power MOSFET Selection

Most of the following MOSFET guidelines focus on the challenge of obtaining high load－current capability when using high－voltage（＞20V）AC adapters．Low－cur－ rent applications usually require less attention．
The high－side MOSFET（NH）must be able to dissipate the resistive losses plus the switching losses at both $\operatorname{VIN}(\mathrm{MIN})$ and $\operatorname{VIN}(M A X)$ ．Calculate both of these sums．

Ideally，the losses at VIN（MIN）should be roughly equal to losses at $\mathrm{VIN}(\mathrm{MAX})$ ，with lower losses in between．If the losses at $\mathrm{VIN}(\mathrm{MIN})$ are significantly higher than the losses at VIN（MAX），consider increasing the size of $\mathrm{NH}_{\mathrm{H}}$ ． Conversely，if the losses at $\mathrm{V} \operatorname{IN}(\mathrm{MAX})$ are significantly higher than the losses at $\operatorname{VIN}(M / N)$ ，consider reducing the size of $\mathrm{NH}_{\mathrm{H}}$ ．If VIN does not vary over a wide range， the minimum power dissipation occurs where the resis－ tive losses equal the switching losses．
Choose a low－side MOSFET that has the lowest possi－ ble on－resistance（ $\mathrm{RDS}(\mathrm{ON})$ ），comes in a moderate－ sized package（i．e．，one or two 8－pin SOs，DPAK or D2PAK），and is reasonably priced．Make sure that the DL gate driver can supply sufficient current to support the gate charge and the current injected into the para－ sitic gate－to－drain capacitor caused by the high－side MOSFET turning on；otherwise，cross－conduction prob－ lems can occur．

MOSFET Power Dissipation
Worst－case conduction losses occur at the duty factor extremes．For the high－side MOSFET（NH），the worst－ case power dissipation due to resistance occurs at the minimum input voltage：

$$
\mathrm{PD}\left(\mathrm{~N}_{\mathrm{H}} \text { Resistive }\right)=\left(\frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)\left(\frac{\mathrm{l}_{\mathrm{LOAD}}}{\eta}\right)^{2} \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}
$$

Generally，a small high－side MOSFET is desired to reduce switching losses at high input voltages．However， the $\operatorname{RDS}(O N)$ required to stay within package power dissi－ pation often limits how small the MOSFET can be．Again， the optimum occurs when the switching losses equal the conduction（RDS（ON））losses．High－side switching losses do not usually become an issue until the input is greater than approximately 15 V ．
Calculating the power dissipation in high－side MOSFETs （ $\mathrm{NH}_{\mathrm{H}}$ ）due to switching losses is difficult since it must allow for difficult quantifying factors that influence the turn－on and turn－off times．These factors include the internal gate resistance，gate charge，threshold voltage， source inductance，and PC board layout characteristics． The following switching－loss calculation provides only a very rough estimate and is no substitute for breadboard evaluation，preferably including verification using a ther－ mocouple mounted on $\mathrm{NH}_{\mathrm{H}}$ ：

$$
P D\left(N_{H} \text { Switching }\right)=\frac{\left(V_{\text {IN(MAX })}\right)^{2} C_{\text {RSS }} f_{S W} \text { LIAAD }}{I_{\text {GATE }} \eta}
$$

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

where CRSS is the reverse transfer capacitance of NH and IGATE is the peak gate-drive source/sink current (1A, typ).
Switching losses in the high-side MOSFET can become a heat problem when maximum AC adapter voltages are applied, due to the squared term in the $\mathrm{C} \times \mathrm{V}_{\mathrm{IN}^{2}} \times$ fsw switching-loss equation. If the high-side MOSFET chosen for adequate RDS(ON) at low-battery voltages becomes extraordinarily hot when biased from VIN(MAX), consider choosing another MOSFET with lower parasitic capacitance.
For the low-side MOSFET (NL), the worst-case power dissipation always occurs at maximum input voltage:

$$
P D\left(N_{\mathrm{L}} \text { Resistive }\right)=\left[1-\left(\frac{V_{\mathrm{OUT}}}{V_{\operatorname{IN(MAX)}}}\right)\right]\left(\frac{\mathrm{L}_{\mathrm{LOAD}}}{\eta}\right)^{2} \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}
$$

The worst case for MOSFET power dissipation occurs under heavy overloads that are greater than ILOAD(MAX) but are not quite high enough to exceed the current limit and cause the fault latch to trip. To protect against this possibility, it is possible to "over design" the circuit to tolerate:

$$
\mathrm{L}_{\mathrm{LOAD}}=\eta \|_{\mathrm{VALLEY}(M A X)}+\left(\frac{\mathrm{I}_{\mathrm{LOAD}(M A X)} \mathrm{LIR}}{2}\right)
$$

where $\operatorname{IVALLEY}(M A X)$ is the maximum "valley" current allowed by the current-limit circuit, including threshold
tolerance and on-resistance variation. The MOSFETs must have a relatively large heatsink to handle the overload power dissipation. Choose a Schottky diode (D1) with a forward voltage low enough to prevent the lowside MOSFET body diode from turning on during the dead time. As a general rule, select a diode with a DC current rating equal to $1 /(3 \eta)$ of the load current. This diode is optional and can be removed if efficiency is not critical.

## Setting Voltage Positioning

Voltage positioning dynamically lowers the output voltage in response to the load current, reducing the processor's power dissipation. When the output is loaded, an internal operational amplifier (Figures 2 and 8) increases the signal fed back to the master's feedback input. The additional gain provided by the op amp allows the use of low-value, current-sense resistors, significantly reducing the power dissipated in the cur-rent-sense resistors rather than connecting the feedback voltage directly to the current-sense resistor. The load-transient response of this control loop is extremely fast, yet well controlled, so the amount of voltage change can be accurately confined within the limits stipulated in the microprocessor power-supply guidelines. To understand the benefits of dynamically adjusting the output voltage, see the Voltage Positioning and Effective Efficiency section.


Figure 8. Voltage Positioning Gain

# Quick－PWM Master Controllers for Voltage－ Positioned CPU Core Power Supplies（IMVP－IV） 

The voltage－positioned circuit determines the load current from the voltage across the current－sense resistors （RSENSE＝RCM＝RCS）connected between the inductors and output capacitors，as shown in Figure 8．The voltage drop may be determined by the following equation：

$$
\begin{aligned}
& V_{\text {VPS }}=\left(1+\frac{\eta R_{F}}{R_{B}}\right)\left(\frac{L_{\text {LOAD }}}{\eta}\right) R_{\text {SENSE }} \\
& V_{\text {VPS }}=\left(\frac{1}{\eta}+\frac{R_{F}}{R_{B}}\right) L_{\text {LOAD }} R_{\text {SENSE }}
\end{aligned}
$$

where $\eta$ is the number of phases summed together． When the slave controller is disabled，the current－sense summation maintains the proper voltage－positioned slope．Select the positive input－summing resistors using the following equation：

$$
R_{A}=R_{B} \|\left(\eta R_{F}\right)
$$

## Applications Information

## Voltage Positioning and Effective Efficiency

Powering new mobile processors requires careful attention to detail to reduce cost，size，and power dissi－ pation．As CPUs became more power hungry，it was recognized that even the fastest DC－DC converters were inadequate to handle the transient power require－ ments．After a load transient，the output instantly changes by ESRCOUT $\times \Delta$ LLOAD．Conventional DC－DC converters respond by regulating the output voltage back to its nominal state after the load transient occurs （Figure 9）．However，the CPU only requires that the out－ put voltage remain above a specified minimum value． Dynamically positioning the output voltage to this lower limit allows the use of fewer output capacitors and reduces power consumption under load．
For a conventional（non－voltage－positioned）circuit，the total voltage change is：

$$
V_{P-P 1}=2 \times(E S R C O U T \times \Delta l \text { LOAD })+V_{S A G}+V_{S O A R}
$$

where VSAG and VSOAR are defined in Figure 10. Setting the converter to regulate at a lower voltage when under load allows a larger voltage step when the output current suddenly decreases（Figure 9）．So the total voltage change for a voltage－positioned circuit is：

$$
V_{P-P 2}=2 \times\left(E S R C O U T \times \Delta L_{\text {LOAD }}\right)+V_{S A G}+V_{S O A R}
$$

where VSAG and VSOAR are defined in the Design Procedure section．Since the amplitudes are the same for both circuits（VP－P1＝VP－P2），the voltage－positioned circuit tolerates twice the ESR．Since the ESR specifica－ tion is achieved by paralleling several capacitors，fewer units are needed for the voltage－positioned circuit．
An additional benefit of voltage positioning is reduced power consumption at high load currents．Since the output voltage is lower under load，the CPU draws less current．The result is lower power dissipation in the CPU，although some extra power is dissipated in RSENSE．For a nominal 1．4V，30A output（RLOAD＝ $46.7 \mathrm{~m} \Omega$ ），reducing the output voltage $7.1 \%$ gives an output voltage of 1.3 V and an output current of 27.8 A ． Given these values，CPU power consumption is reduced from 42 W to 36.1 W ．The additional power con－ sumption of RSENSE is：

$$
1.5 \mathrm{~m} \Omega \times(27.8 \mathrm{~A})^{2}=1.16 \mathrm{~W}
$$

which results in an overall power savings of：

$$
42 \mathrm{~W}-(36.1 \mathrm{~W}+1.16 \mathrm{~W})=4.7 \mathrm{~W}
$$

In effect，5．9W of CPU dissipation is saved and the power supply dissipates much of the savings，but both the net savings and the transfer of dissipation away from the hot CPU are beneficial．Effective efficiency is defined as the efficiency required of a non－voltage－ positioned circuit to equal the total dissipation of a volt－ age－positioned circuit for a given CPU operating condition．


# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 



Figure 10. Transient Response Regions
Calculate effective efficiency as follows:

1) Start with the efficiency data for the positioned circuit (VIN, IIN, VOUT, IOUT).
2) Model the load resistance for each data point:
RLOAD = VOUT / IOUT
3) Calculate the output current that would exist for each RLOAD data point in a non-positioned application:

$$
I_{N P}=V_{N P} / R_{L O A D}
$$

where $\mathrm{V}_{\mathrm{NP}}=1.6 \mathrm{~V}$ (in this example).
4) Calculate effective efficiency as:

Effective efficiency $=\left(\mathrm{V}_{\mathrm{NP}} \times \operatorname{INP}\right) /(\mathrm{VIN} \times \operatorname{IIN})=$ calculated non-positioned power output divided by the measured voltage-positioned power input.
5) Plot the efficiency data point at the non-positioned current, INP.
The effective efficiency of voltage-positioned circuits is shown in the Typical Operating Characteristics.
One-Stage (Battery Input) vs. Two-Stage (5V Input) Applications
The MAX1907A/MAX1981A can be used with a direct battery connection (one stage) or can obtain power from a regulated 5 V supply (two stage). Each approach has advantages, and careful consideration should go into the selection of the final design.

The one-stage approach offers smaller total inductor size and fewer capacitors overall due to the reduced demands on the 5 V supply. Due to the high input voltage, the one-stage approach requires lower DC input currents, reducing input connection/bus requirements and power dissipation due to input resistance. The transient response of the single stage is better due to the ability to ramp the inductor current faster. The total efficiency of a single stage is better than the two-stage approach.
The two-stage approach allows flexible placement due to smaller circuit size and reduced local power dissipation. The power supply can be placed closer to the CPU for better regulation and lower I ${ }^{2}$ R losses from PC board traces. Although the two-stage design has slower transient response than the single stage, this can be offset by the use of a voltage-positioned converter.

## Ceramic Output Capacitor Applications

Ceramic capacitors have advantages and disadvantages. They have ultra-low ESR and are noncombustible, relatively small, and nonpolarized. However, they are also expensive and brittle, and their ultra-low ESR characteristic can result in excessively high ESR zero frequencies. In addition, their relatively low capacitance value can cause output overshoot when stepping from full-load to no-load conditions, unless a small inductor value is used (high switching frequency), or there are some bulk tantalum or electrolytic capacitors in parallel to absorb the stored inductor energy. In some cases, there may be no room for electrolytics, creating a need for a DC-DC design that uses nothing but ceramics.
The MAX1907A/MAX1981A can take full advantage of the small size and low ESR of ceramic output capacitors in a voltage-positioned circuit. The addition of the positioning resistor increases the ripple at FB, lowering the effective ESR zero frequency of the ceramic output capacitor.
Output overshoot (VSOAR) determines the minimum output capacitance requirement (see the Output Capacitor Selection section). Often the switching frequency is increased to 550 kHz , and the inductor value is reduced to minimize the energy transferred from inductor to capacitor during load-step recovery. The efficiency penalty for operating at 550 kHz is about $2 \%$ when compared to the 300 kHz circuit, primarily due to the high-side MOSFET switching losses.

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

PC Board Layout Guidelines
Careful PC board layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention (Figure 11). If possible, mount all of the power components on the top side of the board with their ground terminals flush against one another. Follow these guidelines for good PC board layout:

1) Keep the high-current paths short, especially at the ground terminals. This is essential for stable, jitterfree operation.
2) Connect all analog grounds to a separate solid copper plane, which connects to the GND pin of the MAX1907A/MAX1981A. This includes the VCC bypass capacitor, REF bypass capacitor, compensation (CC) capacitor, and the resistive-dividers connected to ILIM and POS/NEG.
3) The master controller should also have a separate analog ground. Return the appropriate noise sensitive components to this plane. Since the reference in the master is sometimes connected to the slave, it may be necessary to couple the analog ground in


Figure 11. PC Board Layout Example

# Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV) 

the master to the analog ground in the slave to prevent ground offsets. A low value ( $\leq 10 \Omega$ ) resistor is sufficient to link the two grounds.
4) Keep the power traces and load connections short. This is essential for high efficiency. The use of thick copper PC boards (2oz vs. 1oz) can enhance fullload efficiency by $1 \%$ or more. Correctly routing PC board traces is a difficult task that must be approached in terms of fractions of centimeters, where $1 \mathrm{~m} \Omega$ of excess trace resistance causes a measurable efficiency penalty.
5) Keep the high-current, gate-driver traces (DL, DH, LX, and BST) short and wide to minimize trace resistance and inductance. This is essential for high-power MOSFETs that require low-impedance gate drivers to avoid shoot-through currents.
6) CSP, CSN, OAIN+, and OAIN- connections for current limiting and voltage positioning must be made using Kelvin sense connections to guarantee the current-sense accuracy.
7) When trade-offs in trace lengths must be made, it is preferable to allow the inductor charging path to be made longer than the discharge path. For example, it is better to allow some extra distance between the input capacitors and the high-side MOSFET than to allow distance between the inductor and the lowside MOSFET or between the inductor and the output filter capacitor.
8) Route high-speed switching nodes away from sensitive analog areas (REF, COMP, ILIM, CSP, CSN, etc.). Make all pin-strap control input connections ( $\overline{\mathrm{SHDN}}, \mathrm{ILIM}, \mathrm{BO}-\mathrm{B} 2, \mathrm{SO}-\mathrm{S} 2$, TON) to analog ground or $V_{C C}$ rather than power ground or $V_{D D}$.

## Layout Procedure

1) Place the power components first, with ground terminals adjacent (low-side MOSFET source, CIN, Cout, and D1 anode). If possible, make all these connections on the top layer with wide, copperfilled areas.
2) Mount the controller IC adjacent to the low-side MOSFET. The DL gate trace must be short and wide ( 50 mils to 100 mils wide if the MOSFET is 1 inch from the controller IC).
3) Group the gate-drive components (BST diode and capacitor, VDD bypass capacitor) together near the controller IC.
4) Make the DC-DC controller ground connections as shown in Figure 1. This diagram can be viewed as having four separate ground planes: input/output ground (where all the high-power components go), the power ground plane (where the PGND pin and VDD bypass capacitor go), the master's analog ground plane (where sensitive analog components such as the master's GND pin and VCc bypass capacitor go), and the slave's analog ground plane (where the slave's GND pin and VCC bypass capacitor go). The master's GND plane must meet the PGND plane only at a single point directly beneath the IC. Similarly, the slave's GND plane must meet the PGND plane only at a single point directly beneath the IC. The respective master and slave ground planes should connect to the highpower output ground with a short metal trace from PGND to the source of the low-side MOSFET (the middle of the star ground). This point must also be very close to the output capacitor ground terminal.
5) Connect the output power planes (VCORE and system ground planes) directly to the output filter capacitor positive and negative terminals with multiple vias. Place the entire DC-DC converter circuit as close to the CPU as is practical.

## Chip Information

TRANSISTOR COUNT: 8713
PROCESS: BiCMOS

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)



VL86मXVW/VL06トXVW

## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


## Quick-PWM Master Controllers for VoltagePositioned CPU Core Power Supplies (IMVP-IV)

[^0] go to www.maxim-ic.com/packages.)

| COMMON DIMENSIONS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG. | 36L 6x6 |  |  | 40L 6x6 |  |  | 48L 6x6 |  |  |
| SYMBOL | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |
| A | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 |
| A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | - | 0.05 |
| A2 | 0.20 REF. |  |  | 0.20 REF. |  |  | 0.20 REF. |  |  |
| b | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 |
| D | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 |
| E | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 |
| e | 0.50 BSC. |  |  | 0.50 BSC. |  |  | 0.40 BSC. |  |  |
| k | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - |
| L | 0.35 | 0.50 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 |
| N | 36 |  |  | 40 |  |  | 48 |  |  |
| ND | 9 |  |  | 10 |  |  | 12 |  |  |
| NE | 9 |  |  | 10 |  |  | 12 |  |  |
| JEDEC | WJJD-1 |  |  | WJJD-2 |  |  | - |  |  |


| EXPOSED PAD VARIATIONS |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG. <br> CODES | D2 |  |  | E2 |  |  |
|  | MIN. | NOM. | MAX. | MIN. | NOM. | MAX. |
| T3666-2 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |
| T3666-3 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |
| T3666N-1 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |
| T3666MN-1 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |
| T4066-2 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |
| T4066-3 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |
| T4066-5 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |
| T4866-1 | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 |
| T4866N-1 | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 |
| T4866-2 | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 |

NDTES:

1. DIMENSIONING \& TQLERANCING CINFDRM TD ASME Y14.5M-1994.
2. ALL DIMENSIDNS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
3. $N$ IS THE TITAL NUMBER DF TERMINALS.
4. THE TERMINAL \#1 IDENTIFIER AND TERMINAL NUMBERING CDNVENTIDN SHALL CDNFARM TD JESD 95-1 SPP-012. DETAILS DF TERMINAL \#1 IDENTIFIER ARE GPTIUNAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. THE TERMINAL \#1 IDENTIFIER MAY BE EITHER A MDLD QR MARKED FEATURE.
S. DIMENSIIN b APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FRDM TERMINAL TIP.
5. ND AND NE REFER TD THE NUMBER DF TERMINALS DN EACH D AND E SIDE RESPECTIVELY.
6. DEPGPULATIUN IS POSSIBLE IN A SYMMETRICAL FASHION.
7. CIPLANARITY APPLIES TI THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
8. DRAWING CZNFGRMS TD JEDEC ML220, EXCEPT FDR 0.4 mm LEAD PITCH PACKAGE T4866-1.
9. WARPAGE SHALL NDT EXCEED 0.10 mm .

4i. MARKING IS FDR PACKAGE GRIENTATION REFERENCE $\quad$ INLY.
12. NUMBER DF LEADS SHDWN FDR REFERENCE DNLY.
13. ALL DIMENSIONS APPLY TO BLTH LEADED (-) AND PbFREE (+) PKG. CODES.

## WPALLAS

$\qquad$
PACKAGE DUTLINE,
36, 40, 48L THIN QFN, $6 \times 6 \times 0.8 \mathrm{~mm}$
-DRAWNG NOT TO SCALE-

| APPROVAL | DOCUMENT CONTROL NO. |  |  |
| :---: | :---: | :---: | :---: |
|  | $21-0141$ | REV. | $2 / 2$ |


[^0]:    (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information,

