

## CMOS 135 MHz True-Color Graphics Triple 8-Bit Video RAM-DAC

## ADV473

#### FEATURES

ADV478/ADV471 (ADV<sup>®</sup>) Register Level Compatible IBM PS/2,\* VGA\*/XGA\* Compatible 135 MHz Pipelined Operation Triple 8-Bit D/A Converters Triple 256 × 8 (256 × 24) Color Palette RAM Three 15 × 8 Overlay Registers On-Board Voltage Reference RS-343A/RS-170 Compatible Analog Outputs TTL Compatible Digital Inputs and Outputs Sync on All Three Channels Programmable Pedestal (0 or 7.5 IRE) Standard MPU I/O Interface +5 V CMOS Monolithic Construction 68-Pin PLCC Package

APPLICATIONS High Resolution Color Graphics True-Color Visualization CAE/CAD/CAM Image Processing Desktop Publishing

#### MODES

24-Bit True Color 8-Bit Pseudo Color 15-Bit True Color 8-Bit True Color

SPEED GRADES 135 MHz, 110 MHz 80 MHz, 66 MHz

#### GENERAL DESCRIPTION

The ADV473 is a complete analog output, Video RAM-DAC on a single CMOS monolithic chip. The part is specifically designed for true-color computer graphics systems.

The ADV473 integrates a number of graphic functions onto one device allowing 24-bit direct true-color operation at the maximum screen update rate of 135 MHz. It can also be used in other modes, including 15-bit true color and 8-bit pseudo or indexed color. The ADV473 is fully PS/2 and VGA register level compatible. It is also capable of implementing IBM's XGA standard.

(*Continued on page 4*)



#### FUNCTIONAL BLOCK DIAGRAM

#### ADV is a registered trademark of Analog Devices Inc.

\*Personal System/2 and VGA are trademarks of International Business Machines Corp.

#### REV. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 617/329-4700 Fax: 617/326-8703

# $\label{eq:ADV473-SPECIFICATIONS} \begin{array}{l} (V_{AA}{}^{1} = 5 \ \text{V}; \ \text{V}_{\text{REF}} = 1.235 \ \text{V}; \ \text{R}_{\text{L}} = 37.5 \ \Omega, \ \text{C}_{\text{L}} = 10 \ \text{pF}; \ \text{R}_{\text{SET}} = 140 \ \Omega. \\ \text{All specifications } T_{\text{MIN}} \ \text{to } T_{\text{MAX}}{}^{2} \ \text{unless otherwise noted.} \end{array}$

| Parameter                                                                    | All Versions | Units                 | <b>Test Conditions/Comments</b>    |
|------------------------------------------------------------------------------|--------------|-----------------------|------------------------------------|
| STATIC PERFORMANCE                                                           |              |                       |                                    |
| Resolution (Each DAC)                                                        | 8            | Bits                  |                                    |
| Accuracy (Each DAC)                                                          |              |                       |                                    |
| Integral Nonlinearity                                                        | ±1           | LSB max               |                                    |
| Differential Nonlinearity                                                    | ±1           | LSB max               | Guaranteed Monotonic               |
| Gray Scale Error                                                             | ±5           | % Gray Scale          | External Reference                 |
|                                                                              | ±10          | % Gray Scale          | Internal Reference                 |
| Coding                                                                       |              | Binary                |                                    |
| DIGITAL INPUTS                                                               |              |                       |                                    |
| Input High Voltage, V <sub>INH</sub>                                         | 2            | V min                 |                                    |
| Input Low Voltage, V <sub>INL</sub>                                          | 0.8          | V max                 |                                    |
| Input Current, I <sub>IN</sub>                                               | ±1           | µA max                | $V_{IN} = 0.4 V \text{ or } 2.4 V$ |
| Input Capacitance, C <sub>IN</sub>                                           | 7            | pF max                | $f = 1$ MHz, $V_{IN} = 2.4$ V      |
|                                                                              | ,            | pr max                | $1 - 1$ MHZ, $V_{IN} - 2.4$ V      |
| DIGITAL OUTPUTS                                                              | 24           | Vmin                  | L = 400 u 4                        |
| Output High Voltage, V <sub>OH</sub>                                         | 2.4          | V min                 | $I_{SOURCE} = 400 \mu A$           |
| Output Low Voltage, V <sub>OL</sub>                                          | 0.4          | V max                 | $I_{SINK} = 3.2 \text{ mA}$        |
| Floating-State Leakage Current                                               | 50           | μA max                |                                    |
| Floating-State Leakage Capacitance                                           | 7            | pF max                |                                    |
| ANALOG OUTPUTS                                                               |              |                       |                                    |
| Gray Scale Current Range                                                     | 20           | mA max                |                                    |
| Output Current                                                               |              |                       |                                    |
| White Level Relative to Black                                                | 16.74        | mA min                | Typically 17.62 mA                 |
|                                                                              | 18.50        | mA max                |                                    |
| Black Level Relative to Blank                                                | 0.95         | mA min                | Typically 1.44 mA                  |
| (Pedestal = 7.5 IRE)                                                         | 1.90         | mA max                |                                    |
| Black Level Relative to Blank                                                | 0            | μA min                | Typically 5 µA                     |
| (Pedestal = 0 IRE)                                                           | 50           | μA max                |                                    |
| Blank Level                                                                  | 6.29         | mA min                | Typically 7.62 mA                  |
|                                                                              | 8.96         | mA max                |                                    |
| Sync Level                                                                   | 0            | μA min                | Typically 5 µA                     |
| -                                                                            | 50           | μA max                |                                    |
| LSB Size                                                                     | 69.1         | μA typ                |                                    |
| DAC-to-DAC Matching                                                          | 2            | % max                 | Typically 1%                       |
| Output Compliance, V <sub>OC</sub>                                           | 0            | V min                 |                                    |
| I F I F I F I OC                                                             | +1.5         | V max                 |                                    |
| Output Capacitance, C <sub>OUT</sub>                                         | 30           | pF max                | $f = 1 MHz$ , $I_{OUT} = 0 mA$     |
| Output Impedance, $R_{OUT}$                                                  | 10           | $k\Omega$ typ         | , 001 •                            |
| VOLTAGE REFERENCE                                                            |              |                       |                                    |
| Internal Voltage Reference ( $V_{REFOUT}$ )                                  | 1.08/1.32    | V min/V max           | Typically 1.235 V                  |
| External Voltage Reference Range                                             | 1.14/1.26    | V min/V max           | Typically 1.235 V                  |
| Input Current, I <sub>VREF</sub> (Internal Reference)                        | 100          |                       | i ypicany 1.255 v                  |
| Input Current (External Reference)                                           | 100          | μA typ<br>μA typ      |                                    |
| 1 ( )                                                                        | 10           | mr.cyp                |                                    |
| POWER SUPPLY                                                                 | 4 75/5 05    | NT                    |                                    |
| Supply Voltage, $V_{AA}$                                                     | 4.75/5.25    | V min/V max           | 125 MIL D (                        |
| Supply Current, I <sub>AA</sub> <sup>3</sup>                                 | 400          | mA max                | 135 MHz Parts                      |
|                                                                              | 300          | mA max                | 110 MHz Parts                      |
|                                                                              | 250          | mA max                | 80 MHz Parts                       |
|                                                                              | 200          | mA max                | 66 MHz Parts                       |
| DYNAMIC PERFORMANCE                                                          |              |                       |                                    |
|                                                                              | 1            | 1 15                  |                                    |
| Clock and Data Feedthrough <sup>4, 5</sup>                                   | -30          | dB typ                |                                    |
| Clock and Data Feedthrough <sup>4, 5</sup><br>Glitch Impulse <sup>4, 5</sup> | -30<br>75    | dB typ<br>pV secs typ |                                    |

NOTES

 ${}^{1}V_{AA} = 5 V \pm 5\%$ 

<sup>2</sup>Temperature range (T<sub>MIN</sub> to T<sub>MAX</sub>); 0°C to +70°C; T<sub>J</sub> (Silicon Junction Temperature)  $\leq 100$ °C.

<sup>3</sup>Pixel Port is continuously clocked with data corresponding to a linear ramp.

<sup>4</sup>Clock and data feedthrough is a function of the amount of overshoot and undershoot on the digital inputs. Glitch impulse includes clock and data feedthrough. <sup>5</sup>TTL input values are 0 to 3 volts, with input rise/fall times  $\leq$  3 ns, measured at the 10% and 90% points. Timing reference points at 50% for inputs and outputs. <sup>6</sup>DAC to DAC Crosstalk is measured by holding one DAC high while the other two are making low to high and high to low transitions.

Specifications subject to change without notice.

### TIMING CHARACTERISTICS<sup>1</sup>

 $(V_{AA}^2 = 5 \text{ V}; V_{REF} = 1.235 \text{ V}; R_L = 37.5 \Omega, C_L = 10 \text{ pF}; R_{SET} = 140 \Omega.$ All specifications  $T_{MIN}$  to  $T_{MAX}^3$  unless otherwise noted.)

| Parameter                                 | 135 MHz<br>Version | 110 MHz<br>Version | 80 MHz<br>Version | 66 MHz<br>Version | Units  | Conditions/Comments                                           |
|-------------------------------------------|--------------------|--------------------|-------------------|-------------------|--------|---------------------------------------------------------------|
| fmax                                      | 135                | 110                | 80                | 66                | MHz    | Clock Rate                                                    |
| t <sub>1</sub>                            | 10                 | 10                 | 10                | 10                | ns min | RS0–RS2 Setup Time                                            |
| t <sub>2</sub>                            | 10                 | 10                 | 10                | 10                | ns min | RS0–RS2 Hold Time                                             |
| $t_{3}^{4}$                               | 3                  | 3                  | 3                 | 3                 | ns min | $\overline{\text{RD}}$ Asserted to Data Bus Driven            |
| $t_4^{4}$                                 | 40                 | 40                 | 40                | 40                | ns max | $\overline{\text{RD}}$ Asserted to Data Valid                 |
| $t_2 \\ t_3^4 \\ t_4^4 \\ t_5^5 \\ t_6^5$ | 20                 | 20                 | 20                | 20                | ns max | $\overline{\text{RD}}$ Negated to Data Bus 3-Stated           |
| $t_{6}^{5}$                               | 5                  | 5                  | 5                 | 5                 | ns min | Read Data Hold Time                                           |
| t <sub>7</sub>                            | 10                 | 10                 | 10                | 10                | ns min | Write Data Setup Time                                         |
| t <sub>8</sub>                            | 10                 | 10                 | 10                | 10                | ns min | Write Data Hold Time                                          |
| t <sub>9</sub>                            | 100                | 100                | 100               | 100               | ns max | CR0–CR3 Delay Time                                            |
| t <sub>10</sub>                           | 50                 | 50                 | 50                | 50                | ns min | $\overline{\text{RD}}, \overline{\text{WR}}$ Pulse Width Low  |
| t <sub>11</sub>                           | 40                 | 40                 | 40                | 40                | ns min | $\overline{\text{RD}}, \overline{\text{WR}}$ Pulse Width High |
| t <sub>12</sub>                           | 2                  | 3                  | 3                 | 3                 | ns min | Pixel & Control Setup Time                                    |
| t <sub>13</sub>                           | 2                  | 3                  | 3                 | 3                 | ns min | Pixel & Control Hold Time                                     |
| t <sub>14</sub>                           | 7.4                | 9.1                | 12.5              | 15.15             | ns min | Clock Cycle Time                                              |
| t <sub>15</sub>                           | 3                  | 3.5                | 4                 | 5                 | ns min | Clock Pulse Width High Time                                   |
| t <sub>16</sub>                           | 2                  | 3                  | 4                 | 5                 | ns min | Clock Pulse Width Low Time                                    |
| t <sub>17</sub>                           | 30                 | 30                 | 30                | 30                | ns max | Analog Output Delay                                           |
| t <sub>18</sub>                           | 3                  | 3                  | 3                 | 3                 | ns typ | Analog Output Rise/Fall Time                                  |
| t <sub>19</sub> <sup>6</sup>              | 13                 | 13                 | 13                | 13                | ns max | Analog Output Settling Time                                   |
| t <sub>SK</sub>                           | 2                  | 2                  | 2                 | 2                 | ns max | Analog Output Skew                                            |
| t <sub>PD</sub>                           | $4 \times t_{14}$  | $4 \times t_{14}$  | $4 \times t_{14}$ | $4 \times t_{14}$ | ns     | Pipeline Delay                                                |

#### NOTES

<sup>1</sup>TTL input values are 0 to 3 volts, with input rise/fall times  $\leq$  3 ns, measured between the 10% and 90% points. Timing reference points at 50% for inputs and outputs. Analog output load  $\leq$  10 pF, D0-D7 output load  $\leq$  50 pF. See timing notes in Figure 2.

 ${}^{2}V_{AA} = 5 V \pm 5\%$ .

 $^3 Temperature range (T_{MIN}$  to  $T_{MAX}); 0^\circ C$  to +70°C;  $T_J$  (Silicon Junction Temperature)  $\leq 100^\circ C$  .

 $^{4}t_{3}$  and  $t_{4}$  are measured with the load circuit of Figure 3 and defined as the time required for an output to cross 0.4 V or 2.4 V.

 ${}^{5}t_{5}$  and  $t_{6}$  are derived from the measured time taken by the data outputs to change by 0.5 V when loaded with the circuit of Figure 3. The measured number is then extrapolated back to remove the effects of charging the 50 pF capacitor. This means that the times,  $t_{5}$  and  $t_{6}$ , quoted in the timing characteristics are the true values for the device and, as such, are independent of external bus loading capacitances. <sup>6</sup>Settling time does not include clock and data feedthrough.

Specifications subject to change without notice.







NOTES 1. OUTPUT DELAY MEASURED FROM THE 50% POINT OF THE RISING EDGE OF CLOCK TO THE 50% POINT OF FULL-SCALE TRANSITION. 2. SETTLING TIME MEASURED FROM THE 50% POINT OF FULL-SCALE

TRANSITION TO THE OUTPUT REMAINING WITHIN ±1 LSB. 3. OUTPUT RISE/FALL TIME MEASURED BETWEEN THE 10% AND 90%

POINTS OF FULL-SCALE TRANSITION.

Figure 2. Video Input/Output Timing



Figure 3. Load Circuit for Bus Access and Relinquish Time

REV. A

## ADV473 RECOMMENDED OPERATING CONDITIONS

| Parameter                     | Symbol           | Min  | Тур   | Max  | Units |
|-------------------------------|------------------|------|-------|------|-------|
| Power Supply                  | V <sub>AA</sub>  | 4.75 | 5.00  | 5.25 | Volts |
| Ambient Operating Temperature | T <sub>A</sub>   | 0    |       | +70  | °C    |
| Output Load                   | R <sub>L</sub>   |      | 37.5  |      | Ω     |
| Reference Voltage             | V <sub>REF</sub> | 1.14 | 1.235 | 1.26 | Volts |

#### ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

| V <sub>AA</sub> to GND                                                          |
|---------------------------------------------------------------------------------|
| Voltage on Any Digital Pin $\ldots$ GND – 0.5 V to V <sub>AA</sub> + 0.5 V      |
| Ambient Operating Temperature $(T_A) \dots -55^{\circ}C$ to $+125^{\circ}C$     |
| Storage Temperature (T <sub>S</sub> ) $\dots -65^{\circ}$ C to $+150^{\circ}$ C |
| Junction Temperature $(T_J)$ +150°C                                             |
| Lead Temperature (Soldering, 10 secs) +300°C                                    |
| Vapor Phase Soldering (2 minutes) +220°C                                        |
| IOR, IOG, IOB to $GND^2$ GND-0.5 V to $V_{AA}$                                  |
| NOTES                                                                           |

<sup>1</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup>Analog output short circuit to any power supply or common can be of an indefinite duration.

#### **ORDERING GUIDE**

| Model       | Speed   | Temperature<br>Range             | No. of<br>Pins | Package<br>Option* |
|-------------|---------|----------------------------------|----------------|--------------------|
| ADV473KP135 | 135 MHz | $0^{\circ}$ C to $+70^{\circ}$ C | 68             | P-68A              |
| ADV473KP110 | 110 MHz | $0^{\circ}$ C to $+70^{\circ}$ C | 68             | P-68A              |
| ADV473KP80  | 80 MHz  | $0^{\circ}$ C to $+70^{\circ}$ C | 68             | P-68A              |
| ADV473KP66  | 66 MHz  | $0^{\circ}$ C to $+70^{\circ}$ C | 68             | P-68A              |

NOTE

\*All devices are packaged in a 68-pin plastic leaded (J-lead) chip carrier.

#### CAUTION -

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADV473 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

# WARNING! ESD SENSITIVE DEVICE

#### (Continued from page 1)

The device consists of three, high speed, 8-bit, video D/A converters (RGB), a  $256 \times 24$  RAM which can be configured as a look-up table or a linearization RAM, a 24-bit wide parallel pixel input port and three  $15 \times 8$  overlay registers. The part is controlled through the MPU port by the various on-board control/command registers.

The individual red, green and blue pixel input ports allow truecolor, image rendition. True-color image rendition, at speeds of up to 135 MHz, is achieved through the 24-bit pixel input port. The ADV473 is also capable of implementing 8-bit true color, 8-bit pseudo color and 15-bit true color. The ADV473 is capable of generating RGB video output signals, without requiring external buffering, and which are compatible with RS-343A and RS-170 video standards. All digital inputs and outputs are TTL compatible.

The part can be driven by the on-board voltage reference or an external voltage reference.

The part is packaged in a 68-pin Plastic Leaded Chip Carrier (PLCC).

#### PIN CONFIGURATION 68-Pin PLCC



#### PIN FUNCTION DESCRIPTION

| BLANK                   | Composite Blank Control Input (TTL Compatible). A logic zero drives the analog outputs to the blanking level. It is latched on the rising edge of CLOCK. When $\overline{BLANK}$ is a logical zero, the pixel and overlay inputs are ignored.                                                                                                                                                                                      |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYNC                    | Composite SYNC Control Input (TTL Compatible). A logical zero on this input switches off a 40 IRE current source on the analog outputs. SYNC does not override any other control or data input; therefore, it should be asserted only during the blanking interval. It is latched on the rising edge of CLOCK. If sync information is not required on the analog outputs, SYNC should be connected to ground.                      |
| CLOCK                   | Clock Input (TTL Compatible). The rising edge of CLOCK latches the R0–R7, G0–G7, B0–B7, S0, S1, OL0–OL3, SYNC, and BLANK inputs. It is typically the pixel clock rate of the video system. It is recommended that CLOCK be driven by a dedicated TTL buffer.                                                                                                                                                                       |
| R0–R7<br>B0–B7<br>G0–G7 | Red, Green and Blue Select Inputs (TTL Compatible). These inputs specify, on a pixel basis, the color value to be written to the DACs. They are latched on the rising edge of CLOCK. R0, G0 and B0 are the LSBs. Unused inputs should be connected to GND.                                                                                                                                                                         |
| S0, S1                  | Color Mode Select Inputs (TTL Compatible). These inputs specify the mode of operation as shown in Table III. They are latched on the rising edge of CLOCK.                                                                                                                                                                                                                                                                         |
| OL0-OL3                 | Overlay Select Inputs (TTL Compatible). These inputs specify which palette is to be used to provide color information. When accessing the overlay palette, the R0–R7, G0–G7, B0–B7, S0 and S1 inputs are ignored. They are latched on the rising edge of CLOCK. OL0 is the LSB. Unused inputs should be connected to GND.                                                                                                          |
| IOR, IOG, IOB           | Red, Green, and Blue Current Outputs. These high impedance current sources are capable of directly driving a doubly terminated 75 $\Omega$ coaxial cable.                                                                                                                                                                                                                                                                          |
| R <sub>SET</sub>        | Full-Scale Adjust Resistor. A resistor ( $R_{SET}$ ) connected between this pin and GND controls the magnitude of the full-scale video signal. The relationship between $R_{SET}$ and the full-scale output current on each output is:<br>$R_{SET} (\Omega) = 3,195 \times V_{REF} (V)/I_{OUT} (mA) \text{ SETUP} = 7.5 \text{ IRE})$<br>$R_{SET} (\Omega) = 3,025 \times V_{REF} (V)/I_{OUT} (mA) \text{ SETUP} = 0 \text{ IRE})$ |
| СОМР                    | Compensation Pin. These pins should be connected together at the chip and connected through 0.1 $\mu$ F ceramic capacitor to V <sub>AA</sub> .                                                                                                                                                                                                                                                                                     |
| V <sub>REFIN</sub>      | Voltage Reference Input. This input requires a 1.2 V reference voltage. This is achieved through the on-board voltage reference generator by connecting $V_{REFOUT}$ to $V_{REFIN}$ . If an external reference is used, it must supply this input with a 1.2 V (typical) reference.                                                                                                                                                |
| V <sub>REFOUT</sub>     | Voltage Reference Output. This output delivers a 1.2 V reference voltage from the device's on-board voltage reference generator. It is normally connected directly to the $V_{REFIN}$ pin. If it is preferred to use an external voltage reference, this pin may be left floating. Up to four ADV473s can be driven from $V_{REFOUT}$ .                                                                                            |
| V <sub>AA</sub>         | Analog power. All V <sub>AA</sub> pins must be connected.                                                                                                                                                                                                                                                                                                                                                                          |
| GND                     | Analog Ground. All GND pins must be connected.                                                                                                                                                                                                                                                                                                                                                                                     |
| WR                      | Write Control Input (TTL Compatible). D0–D7 data is latched on the rising edge of $\overline{WR}$ , and RS0–RS2 are latched on the falling edge of $\overline{WR}$ during MPU write operations. $\overline{RD}$ and $\overline{WR}$ should not be asserted simultaneously.                                                                                                                                                         |
| RD                      | Read Control Input (TTL Compatible). To read data from the device, $\overline{RD}$ must be a logical zero. RS0–RS2 are latched on the falling edge of $\overline{RD}$ during MPU read operations. $\overline{RD}$ and $\overline{WR}$ should not be asserted simultaneously.                                                                                                                                                       |
| RS0, RS1, RS2           | Register Select Inputs (TTL Compatible). RS0-RS2 specify the type of read or write operation being performed.                                                                                                                                                                                                                                                                                                                      |
| D0-D7                   | Data Bus (TTL Compatible). Data is transferred into and out of the device over this eight-bit bidirectional data bus. D0 is the least significant bit.                                                                                                                                                                                                                                                                             |
| CR0–CR7                 | Control Outputs (TTL Compatible). These outputs are used to control application specific features. The output values are determined by the contents of the command register (CR).                                                                                                                                                                                                                                                  |

#### TERMINOLOGY BLANKING LEVEL

The level separating the  $\overline{\text{SYNC}}$  portion from the video portion of the waveform. Usually referred to as the front porch or back porch. At 0 IRE units, it is the level which will shut off the picture tube, resulting in the blackest possible picture.

#### COLOR VIDEO (RGB)

This usually refers to the technique of combining the three primary colors of red, green and blue to produce color pictures within the usual spectrum. In RGB monitors, three DACs are required, one for each color.

#### $COMPOSITE \ \overline{SYNC} \ SIGNAL \ (\overline{SYNC})$

The position of the composite video signal which synchronizes the scanning process.

#### COMPOSITE VIDEO SIGNAL

The video signal with or without setup, plus the composite SYNC signal.

#### GRAY SCALE

The discrete levels of video signal between reference black and reference white levels. An 8-bit DAC contains 256 different levels while a 6-bit DAC contains 64.

#### RASTER SCAN

The most basic method of sweeping a CRT one line at a time to generate and to display images.

#### **REFERENCE BLACK LEVEL**

The maximum negative polarity amplitude of the video signal.

#### **REFERENCE WHITE LEVEL**

The maximum positive polarity amplitude of the video signal.

#### SETUP

The difference between the reference black level and the blanking level.

#### $\overline{\text{SYNC}} \text{ LEVEL}$

The peak level of the composite  $\overline{\text{SYNC}}$  signal.

#### VIDEO SIGNAL

That portion of the composite video signal which varies in gray scale levels between reference white and reference black. Also referred to as the picture signal, this is the portion which may be visually observed.

#### CIRCUIT DESCRIPTION MPU Interface

The ADV473 supports a standard MPU bus interface, allowing the MPU direct access to the color palette RAM and overlay color registers.

Three address decode lines, RS0–RS2, specify whether the MPU is accessing the address register, the color palette RAM, the overlay registers, or read mask register. These controls also determine whether this access is a read or write function. Table I illustrates this decoding. The 8-bit address register is used to address the contents of the color palette RAM and overlay registers.

| RS2 | RS1 | RS0 | Addressed by MPU                      |
|-----|-----|-----|---------------------------------------|
| 0   | 0   | 0   | Address Register (RAM Write Mode)     |
| 0   | 1   | 1   | Address Register (RAM Read Mode)      |
| 0   | 0   | 1   | Color Palette RAM                     |
| 0   | 1   | 0   | Pixel Read Mask Register              |
| 1   | 0   | 0   | Address Register (Overlay Write Mode) |
| 1   | 1   | 1   | Address Register (Overlay Read Mode)  |
| 1   | 0   | 1   | Overlay Registers                     |
| 1   | 1   | 0   | Command Register                      |

#### **Color Palette Writes**

The MPU writes to the address register (selecting RAM write mode, RS2 = 0, RS1 = 0 and RS0 = 0) with the address of the color palette RAM location to be modified. The MPU performs three successive write cycles (8 or 6 bits each of red, green, and blue), using RS0–RS2 to select the color palette RAM (RS2 = 0, RS1 = 0, RS0 = 1). After the BLUE write cycle, the three bytes of color information are concatenated into a 24-bit word or an 18-bit word and written to the location specified by the address register. The address register then increments to the next location which the MPU may modify by simply writing another sequence of red, green, and blue data. A complete set of colors can be loaded into the palette by initially writing the start address and then performing a sequence of RED, GREEN and BLUE writes. The address automatically increments to the next highest location after a BLUE write.

#### **Color Palette Reads**

The MPU writes to the address register (selecting RAM read mode, RS2 = 0, RS1 = 1 and RS0 = 1) with the address of the color palette RAM location to be read back. The contents of the palette RAM are copied to the RED, GREEN and BLUE registers and the address register increments to point to the next palette RAM location. The MPU then performs three successive read cycles (8 or 6 bits each of red, green, and blue), using RS0–RS2 to select the color palette RAM (RS2 = 0, RS1 = 0, RS0 = 1). After the BLUE read cycle, the 24/18 bit contents of the palette RAM at the location specified by the address register is loaded into the RED, GREEN and BLUE registers. The address register then increments to the next location which the MPU can read back by simply reading another sequence of red, green, and blue data. A complete set of colors can be read back from the palette by initially writing the start address and then performing a sequence of RED, GREEN and BLUE reads. The address automatically increments to the next highest location after a BLUE read.

|                           | Value     | RS2 | RS1 | RS0 | Addressed by MPU  |
|---------------------------|-----------|-----|-----|-----|-------------------|
| ADDRa,b (Counts Modulo 3) | 00        | X   | 0   | 1   | Red Value         |
|                           | 01        | X   | 0   | 1   | Green Value       |
|                           | 10        | X   | 0   | 1   | Blue Value        |
| ADDR0-7 (Counts Binary)   | 00H-FFH   | 0   | 0   | 1   | Color Palette RAM |
| · · · · ·                 | XXXX 0000 | 1   | 0   | 1   | Reserved          |
|                           | XXXX 0001 | 1   | 0   | 1   | Overlay Color 1   |
|                           | XXXX 0010 | 1   | 0   | 1   | Overlay Color 2   |
|                           | •         | •   | •   | •   | •                 |
|                           | •         | •   | •   | •   | •                 |
|                           | XXXX 1111 | 1   | 0   | 1   | Overlay Color 15  |

Table II. Address Register (ADDR) Operation

#### **Overlay Color Writes**

The MPU writes to the address register (selecting OVERLAY REGISTER write mode, RS2 = 1, RS1 = 0 and RS0 = 0) with the address of the overlay register to be modified. The MPU performs three successive write cycles (8 or 6 bits each of red, green, and blue), using RS0-RS2 to select the Overlay Registers (RS2 = 1, RS1 = 0, RS0 = 1). After the BLUE write cycle, the three bytes of color information are concatenated into a 24-bit word or an 18-bit word and are written to the overlay register specified by the address register. The address register then increments to the next overlay register which the MPU may modify by simply writing another sequence of red, green, and blue data. A complete set of colors can be loaded into the overlay registers by initially writing the start address and then performing a sequence of RED, GREEN and BLUE writes. The address automatically increments to the next highest location after a BLUE write.

#### **Overlay Color Reads**

The MPU writes to the address register (selecting OVERLAY REGISTER read mode, RS2 = 1, RS1 = 1 and RS0 = 1) with the address of the overlay register to be read back. The contents of the overlay register are copied to the RED, GREEN and BLUE registers and the address register increments to point to the next highest overlay register. The MPU then performs three successive read cycles (8 or 6 bits each of red, green, and blue), using RS0 - RS2 to select the Overlay Registers (RS2 = 1, RS1= 0, RS0 = 1). After the BLUE read cycle, the 24/18 bit contents of the overlay register at the specified address register location is loaded into the RED, GREEN and BLUE registers. The address register then increments to the next overlay register which the MPU can read back by simply reading another sequence of red, green, and blue data. A complete set of colors can be read back from the overlay registers by initially writing the start address and then performing a sequence of RED, GREEN and BLUE reads. The address automatically incremeets to the next highest location after a BLUE read.

#### Internal Address Register (ADDR)

When accessing the color palette RAM, the address register resets to 00H following a blue read or write cycle to RAM location FFH. When accessing the overlay color registers, the address register increments following a blue read or write cycle. However, while accessing the overlay color registers, the four most significant bits (since there are only 15 overlay registers) of the address register (ADDR4–7) are ignored.

To keep track of the red, green, and blue read/write cycles, the address register has two additional bits (ADDRa, ADDRb) that count modulo three, as shown in Table II. They are reset to zero when the MPU writes to the address register, and are not reset to zero when the MPU reads the address register. The MPU does not have access to these bits. The other eight bits of the address register, incremented following a blue read or write cycle, (ADDR0-7) are accessible to the MPU, and are used to address color palette RAM locations and overlay registers, as shown in Table II. ADDR0 is the LSB when the MPU is accessing the RAM or overlay registers. The MPU may read the address register at any time without modifying its contents or the existing read/write mode.

#### Synchronization

The MPU interface operates asynchronously to the pixel port. Data transfers between the color palette RAM/overlay registers and the color registers (R, G, and B as shown in the block diagram) are synchronized by internal logic, and occur in the period between MPU accesses. The MPU can be accessed at any time, even when the pixel CLOCK is stopped.

#### 8-Bit/6-Bit Color Operation

The Command Register on the ADV473 specifies whether the MPU is reading/writing 8 bits or 6 bits of color information each cycle.

For 8-bit operation, D0 is the LSB and D7 is the MSB.

For 6-bit operation, color data is contained on the lower six bits of the data bus, with D0 being the LSB and D5 the MSB of color data. When writing color data, D6 and D7 are ignored. During color read cycles, D6 and D7 will be a logical "0." It should be noted that when the ADV473 is in 6-bit mode, fullscale output current will be reduced by approximately 1.5% relative to the 8-bit mode. This is the case since the 2 LSBs of each of the three DACs are always set to zero in 6-bit mode.

#### Command Register (CR)

The ADV473 has an internal command register (CR). This register is 8 bits wide, CR0–CR7 and is directly mapped to the MPU data bus on the part, D0–D7. The command register can be written to or read from. It is not initialized, therefore it must be set. Figure 4 shows what each bit of the CR register controls and shows the values it must be programmed to for various modes of operation.

#### **Color Modes**

The ADV473 supports four color modes, 24-bit true-color, 15-bit true-color, 8-bit true-color and 8-bit pseudo-color. The mode of operation is determined by the S0 and S1 inputs, in conjunction with CR7 and CR6 of the command register. S0 and S1 are pipelined to maintain synchronization with the video data. Table III illustrates the modes of operation.

| Table | III. | Color | Operation | Modes |
|-------|------|-------|-----------|-------|
|-------|------|-------|-----------|-------|

| OL3-OL0                              | S1, S0               | CR7, CR6             | Mode                                                                                                                           | <b>R7–R0</b>                               | G7G0                                       | B7–B0                                     |
|--------------------------------------|----------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------|-------------------------------------------|
| 1111                                 | XX                   | XX                   | Overlay Color 15                                                                                                               | XXH                                        | XXH                                        | ХХН                                       |
| •                                    | •                    |                      |                                                                                                                                |                                            |                                            |                                           |
| 0001                                 | XX                   | XX                   | Overlay Color 1                                                                                                                | XXH                                        | XXH                                        | XXH                                       |
| 0000<br>0000<br>0000<br>0000<br>0000 | 00<br>00<br>00<br>00 | 00<br>01<br>10<br>11 | 24-Bit True-Color<br>24-Bit True-Color<br>24-Bit True-Color<br>Reserved                                                        | R7–R0<br>R7–R0<br>R7–R0<br>Reserved        | G7–G0<br>G7–G0<br>G7–G0<br>Reserved        | B7–B0<br>B7–B0<br>B7–B0<br>Reserved       |
| 0000<br>0000<br>0000<br>0000         | 01<br>01<br>01<br>01 | 00<br>01<br>10<br>11 | 24-Bit True-Color Bypass<br>24-Bit True-Color Bypass<br>24-Bit True-Color Bypass<br>Reserved                                   | R7–R0<br>R7–R0<br>R7–R0<br>Reserved        | G7–G0<br>G7–G0<br>G7–G0<br>Reserved        | B7–B0<br>B7–B0<br>B7–B0<br>Reserved       |
| 0000<br>0000<br>0000<br>0000<br>0000 | 10<br>10<br>10<br>10 | 00<br>01<br>10<br>11 | 8-Bit Pseudo-Color (Red)<br>8-Bit Pseudo-Color (Green)<br>8-Bit Pseudo-Color (Blue)<br>15-Bit True-Color                       | P7–P0<br>Ignored<br>Ignored<br>Orrrrrgg    | Ignored<br>P7–P0<br>Ignored<br>gggbbbbb    | Ignored<br>Ignored<br>P7–P0<br>Ignored    |
| 0000<br>0000<br>0000<br>0000<br>0000 | 11<br>11<br>11<br>11 | 00<br>01<br>10<br>11 | 8-Bit True-Color Bypass (Red)<br>8-Bit True-Color Bypass (Green)<br>8-Bit True-Color Bypass (Blue)<br>15-Bit True-Color Bypass | rrrgggbb<br>Ignored<br>Ignored<br>Orrrrrgg | Ignored<br>rrrgggbb<br>Ignored<br>gggbbbbb | Ignored<br>Ignored<br>rrrgggbb<br>Ignored |

X = Don't Care



Figure 4. Command Register (CR)

#### VIDEO MODES

#### 24-Bit True-Color Mode

Twenty-four bits of RGB color information may be input into the ADV473 every clock cycle. The 24 bits of pixel information are input via the R0–R7, G0–G7, and B0–B7 inputs. R0–R7 address the red color palette RAM, G0–G7 address the green color palette RAM, and B0–B7 address the blue color palette RAM. Each RAM provides 8 bits of color information to the corresponding D/A converter. The pixel read mask register is used in this mode.

#### 24-Bit True-Color Bypass Mode

Twenty-four bits of pixel information may be input into the ADV473 every clock cycle. The 24 bits of pixel information are input via the R0–R7, G0–G7, and B0–B7 inputs. R0–R7 drive the red DAC directly, G0–G7 drive the green DAC directly, and B0–B7 drive the blue DAC directly. The color palette RAMs and pixel read mask register are bypassed.

#### 8-Bit Pseudo-Color Mode

Eight bits of pixel information may be input into the ADV473 every clock cycle. The 8 bits of pixel information (P0–P7) are input via the R0–R7, G0–G7 or B0–B7 inputs, as specified by CR7 and CR6. All three color palette RAMs are addressed by the same 8 bits of pixel data (P0–P7). Each RAM provides 8 bits of color information to the corresponding D/A converter. The pixel read mask register is used in this mode.

#### 8-Bit True-Color Bypass Mode

Eight bits of pixel information may be input into the ADV473 every clock cycle. The 8 bits of pixel information are input via the R0–R7, G0–G7 or B0–B7 inputs, as specified by CR7 and CR6.

| R0–R7<br>Inputs<br>Selected | G0–G7<br>Inputs<br>Selected | B0–B7<br>Input<br>Selected | Inputs<br>Format |
|-----------------------------|-----------------------------|----------------------------|------------------|
| R7                          | G7                          | B7                         | R7               |
| R6                          | G6                          | B6                         | R6               |
| R5                          | G5                          | B5                         | R5               |
| R4                          | G4                          | B4                         | G7               |
| R3                          | G3                          | B3                         | G6               |
| R2                          | G2                          | B2                         | G5               |
| R1                          | G1                          | B1                         | B7               |
| R0                          | G0                          | B0                         | B6               |

As seen in the table, 3 bits of red, 3 bits of green, and 2 bits of blue data are input. The 3 MSBs of the red and green DACs are driven directly by the inputs, while the 2 MSBs of the blue DAC are driven directly. The 5 LSBs for the red and green DACs, and the 6 LSBs for the blue DAC, are a logical zero. The color palette RAMs and pixel read mask register are bypassed.

#### 15-Bit True-Color Bypass Mode

Fifteen bits of pixel information may be input into the ADV473 every clock cycle. The 15 bits of pixel information (5 bits of red, 5 bits of green, and 5 bits of blue) are input via the R0–R7 and G0–G7 inputs.

Table V. 15-Bit True-Color Video Input Format

| Pixel<br>Inputs | Input<br>Format |
|-----------------|-----------------|
| R7              | 0               |
| R6              | R7              |
| R5              | R6              |
| R4              | R5              |
| R3              | R4              |
| R2              | R3              |
| R1              | G7              |
| R0              | G6              |
| G7              | G5              |
| G6              | G4              |
| G5              | G3              |
| G4              | B7              |
| G3              | B6              |
| G2              | B5              |
| G1              | B4              |
| G0              | B3              |

The 5 MSBs of the red, green, and blue DACs are driven directly by the inputs. The 3 LSBs are a logical zero. The color palette RAMs and pixel read mask register are bypassed.

#### 15-Bit True-Color Mode

Fifteen bits of pixel information may be input into the ADV473 every clock cycle. The 15 bits of pixel information are input to the device via R0–R7 and G0–G7 according to Table V. This input data points to the top 32 locations of the color palette RAM, i.e., locations 223 to 255. The 15-bit pixel input data indexes a 24-bit red, green and blue value which is clocked to the three DACs.

#### Overlays

The overlay inputs, OL0–OL3, have priority regardless of the color mode as shown in Table III.

#### **Pixel Read Mask Register**

The 8-bit pixel read mask register is implemented as three 8-bit pixel read mask registers, one each for the R0–R7, G0–G7, and B0–B7 inputs. When writing to the pixel read mask register, the same data is written to all three registers. The read mask registers are located just before the color palette RAMs. Thus, they are used only in the 24-bit true-color and 8-bit pseudo-color modes since these are the only modes that use the color palette RAMs.

The contents of the pixel read mask register, which may be accessed by the MPU at any time, are bit-wise logically ANDed with the 8-bit inputs prior to addressing the color palette RAMs. Bit D0 of the pixel read mask register corresponds to pixel input P0 (R0, G0, or B0 depending on the mode). Bit D0 also corresponds to data bus Bit D0.

REV. A



 $75\Omega$  DOUBLY TERMINATED LOAD, SETUP = 7.5 IRE, V\_{REF} = 1.235 V, R\_{SET} = 140\Omega RS-343A LEVELS AND TOLERANCES ASSUMED ON ALL LEVELS.

Figure 5. Composite Video Output Waveform (Setup = 7.5 IRE)

| Description | I <sub>OUT</sub><br>(mA) | <b>SYNC</b> | BLANK | DAC<br>Input Data |
|-------------|--------------------------|-------------|-------|-------------------|
| WHITE       | 26.67                    | 1           | 1     | FFH               |
| DATA        | Data+9.05                | 1           | 1     | Data              |
| DATA-SYNC   | Data+1.44                | 0           | 1     | Data              |
| BLACK       | 9.05                     | 1           | 1     | 00H               |
| BLACK-SYNC  | 1.44                     | 0           | 1     | 00H               |
| BLANK       | 7.62                     | 1           | 0     | XXH               |
| SYNC        | 0                        | 0           | 0     | ХХН               |

NOTE

Typical with full-scale IOR, IOG, IOB = 26.67 mA, SETUP = 7.5 IRE,  $V_{REF}$  = 1.235 V,  $R_{SET}$  = 140  $\Omega$ . External voltage reference adjusted for 26.67 mA full-scale output.



 $75\Omega\,$  DOUBLY TERMINATED LOAD, SETUP = 0 IRE,  $V_{REF}$  = 1.235 V,  $R_{SET}$  = 140 $\Omega\,$  RS-343A LEVELS AND TOLERANCES ASSUMED ON ALL LEVELS.

| Figure 6. Composite Video Output Waveform (Setup = 0 | 0 IRE) |
|------------------------------------------------------|--------|
|------------------------------------------------------|--------|

| Table VII. Video Output Truth Table (SETUP = 0 IRE) | Table VII. | Video ( | Output | Truth | Table | (SETUP = 0) | ) IRE) |
|-----------------------------------------------------|------------|---------|--------|-------|-------|-------------|--------|
|-----------------------------------------------------|------------|---------|--------|-------|-------|-------------|--------|

| Description | I <sub>OUT</sub><br>(mA) | SYNC | BLANK | DAC<br>Input Data |
|-------------|--------------------------|------|-------|-------------------|
| WHITE       | 25.24                    | 1    | 1     | FFH               |
| DATA        | Data+7.62                | 1    | 1     | Data              |
| DATA-SYNC   | Data                     | 0    | 1     | Data              |
| BLACK       | 7.62                     | 1    | 1     | 00H               |
| BLACK-SYNC  | 0                        | 0    | 1     | 00H               |
| BLANK       | 7.62                     | 1    | 0     | XXH               |
| SYNC        | 0                        | 0    | 0     | XXH               |

NOTE

Typical with full-scale IOR, IOG, IOB = 25.24 mA, SETUP = 0 IRE,  $V_{REF}$  = 1.235 V,  $R_{SET}$  = 140  $\Omega$ . External voltage reference adjusted for 26.67 mA full-scale output.

#### PC BOARD LAYOUT CONSIDERATIONS

The layout should be optimized for lowest noise on the ADV473 power and ground lines by shielding the digital inputs and providing good decoupling. The lead length between groups of  $V_{AA}$  and GND pins should be minimized so as to minimize inductive ringing.

#### **Ground Planes**

The ground plane should encompass all ADV473 ground pins, current/voltage reference circuitry, power supply bypass circuitry for the ADV473, the analog output traces, and all the digital signal traces leading up to the ADV473.

#### **Power Planes**

The ADV473 and any associated analog circuitry should have its own power plane, referred to as the analog power plane. This power plane should be connected to the regular PCB power plane ( $V_{CC}$ ) at a single point through a ferrite bead, as illustrated in Figures 7 and 8. This bead should be located within three inches of the ADV473.

The PCB power plane should provide power to all digital logic on the PC board, and the analog power plane should provide power to all ADV473 power pins and voltage reference circuitry.

Plane-to-plane noise coupling can be reduced by ensuring that portions of the regular PCB power and ground planes do not overlay portions of the analog power plane, unless they can be arranged such that the plane-to-plane noise is common mode.

#### **Supply Decoupling**

For optimum performance, bypass capacitors should be installed using the shortest leads possible, consistent with reliable operation, to reduce the lead inductance. Best performance is obtained with a 0.1  $\mu$ F ceramic capacitor decoupling each of the two groups of V<sub>AA</sub> pins to GND. These capacitors should be placed as close as possible to the device.

It is important to note that while the ADV473 contains circuitry to reject power supply noise, this rejection decreases with frequency. If a high frequency switching power supply is used, the designer should pay close attention to reducing power supply noise and should consider using a three-terminal voltage regulator for supplying power to the analog power plane.

#### **Digital Signal Interconnect**

The digital inputs to the ADV473 should be isolated as much as possible from the analog outputs and other analog circuitry. Also, these input signals should not overlay the analog power plane.

Due to the high clock rates involved, long clock lines to the ADV473 should be avoided to reduce noise pickup.

Any active termination resistors for the digital inputs should be connected to the regular PCB power plane ( $V_{CC}$ ), and not to the analog power plane.



Figure 7. Typical Connection Diagram (External Voltage Reference)

#### **Analog Signal Interconnect**

The ADV473 should be located as close as possible to the output connectors to minimize noise pickup and reflections due to impedance mismatch.

The video output signals should overlay the ground plane, and not the analog power plane, to maximize the high frequency power supply rejection.

For maximum performance, the analog outputs should each have a 75  $\Omega$  load resistor connected to GND. The connection between the current output and GND should be as close as possible to the ADV473 to minimize reflections.

For more information on circuit board design and layout, see application note entitled "Design and Layout of a Video Graphics System for Reduced EMI" available from Analog Devices, Publication No. E1309-15-10/89.



Figure 8. Typical Connection Diagram (Internal Voltage Reference)

#### Package Thermal Considerations

In certain circumstances, the 135 MHz version of the ADV473 may require forced air cooling or the addition of a heatsink. The 68-pin PLCC has a heat resistance characteristic as shown in Table VIII.

It should be noted that information on Package Thermal Characteristics published herein may not be the most up to date at the time of reading this. Advances in packaging technology will inevitably lead to improvements in thermal data. Please contact your local sales office for the most up-to-date information.

#### Table VIII. Thermal Resistance vs. Airflow

| Air Velocity<br>(Linear Feet/Min) | 0 (Still Air) | 50 | 100 | 200 |
|-----------------------------------|---------------|----|-----|-----|
| $\theta_{JA}(^{\circ}C/W)$        | 32            | 26 | 19  | 16  |

