## Features

- HIGH-DENSITY PROGRAMMABLE LOGIC
- High-Speed Global Interconnect
- 4000 PLD Gates
- 48 I/O Pins, Six Dedicated Inputs
- 144 Registers
- Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
- Small Logic Block Size for Fast Random Logic
- Security Cell Prevents Unauthorized Copying
- HIGH PERFORMANCE E²CMOS ${ }^{\circledR}$ TECHNOLOGY
- $\mathbf{f}_{\max }=\mathbf{9 0} \mathbf{M H z}$ Maximum Operating Frequency
- fmax = $\mathbf{6 0} \mathrm{MHz}$ for Industrial and Military/883 Devices
- $\mathbf{t p d}=12$ ns Propagation Delay
- TTL Compatible Inputs and Outputs
- Electrically Erasable and Reprogrammable
- Non-Volatile E ${ }^{2}$ CMOS Technology
- 100\% Tested
- IN-SYSTEM PROGRAMMABLE
— In-System Programmable ${ }^{\text {TM }}$ (ISP ${ }^{\text {TM }}$ ) 5-Volt Only
- Increased Manufacturing Yields, Reduced Time-toMarket, and Improved Product Quality
- Reprogram Soldered Devices for Faster Debugging
- COMBINES EASE OF USE AND THE FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
- Complete Programmable Device Can Combine Glue Logic and Structured Designs
- Four Dedicated Clock Input Pins
- Synchronous and Asynchronous Clocks
- Flexible Pin Placement
- Optimized Global Routing Pool Provides Global Interconnectivity
- ispDesignEXPERT™ - LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
- Superior Quality of Results
- Tightly Integrated with Leading CAE Vendor Tools
- Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER ${ }^{\text {TM }}$
- PC and UNIX Platforms

Functional Block Diagram


0139-A-sp

## Description

The ispLSI 1024 is a High-Density Programmable Logic Device containing 144 Registers, 48 Universal I/O pins, six Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1024 features 5 -Volt in-system programmability and in-system diagnostic capabilities. It is the first device which offers non-volatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.
The basic unit of logic on the ispLSI 1024 device is the Generic Logic Block (GLB). The GLBs are labeled A0, A1 .. C7 (see figure 1). There are a total of 24 GLBs in the ispLSI 1024 device. Each GLB has 18 inputs, a programmable AND/OR/XOR array, and four outputs which can be configured to be either combinatorial or registered. Inputs to the GLB come from the GRP and dedicated inputs. All of the GLB outputs are brought back into the GRP so that they can be connected to the inputs of any other GLB on the device.

[^0] to change without notice.

## Functional Block Diagram

Figure 1.ispLSI 1024 Functional Block Diagram


The device also has 48 I/O cells, each of which is directly connected to an I/O pin. Each I/O cell can be individually programmed to be a combinatorial input, registered input, latched input, output or bi-directional I/O pin with 3-state control. Additionally, all outputs are polarity selectable, active high or active low. The signal levels are TTL compatible voltages and the output drivers can source 4 mA or sink 8 mA .

Eight GLBs, 16 I/O cells, two dedicated inputs and one ORP are connected together to make a Megablock (see figure 1). The outputs of the eight GLBs are connected to a set of 16 universal I/O cells by the ORP. The I/O cells within the Megablock also share a common Output Enable (OE) signal. The ispLSI 1024 device contains three of these Megablocks.

The GRP has as its inputs the outputs from all of the GLBs and all of the inputs from the bi-directional I/O cells. All of these signals are made available to the inputs of the GLBs. Delays through the GRP have been equalized to minimize timing skew.
Clocks in the ispLSI 1024 device are selected using the Clock Distribution Network. Four dedicated clock pins (Y0, Y1, Y2 and Y3) are brought into the distribution network, and five clock outputs (CLK 0, CLK 1, CLK 2, IOCLK 0 and IOCLK 1) are provided to route clocks to the GLBs and I/O cells. The Clock Distribution Network can also be driven from a special clock GLB (B4 on the ispLSI 1024 device). The logic of this GLB allows the user to create an internal clock from a combination of internal signals within the device.

Specifications ispLSI 1024

## Absolute Maximum Ratings 1

Supply Voltage $\mathrm{V}_{\mathrm{cc}}$ -0.5 to +7.0 V

Input Voltage Applied $\qquad$ -2.5 to $V_{C C}+1.0 \mathrm{~V}$

Off-State Output Voltage Applied ..... -2.5 to $\mathrm{V}_{\mathrm{CC}}+1.0 \mathrm{~V}$
Storage Temperature $\qquad$ -65 to $150^{\circ} \mathrm{C}$

Case Temp. with Power Applied $\qquad$ -55 to $125^{\circ} \mathrm{C}$

Max. Junction Temp. ( $\mathrm{T}_{\mathrm{J}}$ ) with Power Applied ... $150^{\circ} \mathrm{C}$

1. Stresses above those listed under the "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation of the device at these or at any other conditions above those indicated in the operational sections of this specification is not implied (while programming, follow the programming specifications).

## DC Recommended Operating Conditions

| SYMBOL | PARAMETER |  |  | MIN. | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Vcc | Supply Voltage | Commercial | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | 4.75 | 5.25 | v |
|  |  | Industrial | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 4.5 | 5.5 |  |
|  |  | Military/883 | $\mathrm{T}_{\mathrm{C}}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 4.5 | 5.5 |  |
| VIL | Input Low Voltage |  |  | 0 | 0.8 | V |
| VIH | Input High Voltage |  |  | 2.0 | $\mathrm{Vcc}+1$ | V |

Table 2-0005Aisp w/mil.eps

## Capacitance $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}\right)$

| SYMBOL | PARAMETER |  | MAXIMUM $^{1}$ | UNITS | TEST CONDITIONS |
| :--- | :--- | :--- | :---: | :---: | :--- |
| $\mathbf{C}_{1}$ | Dedicated Input Capacitance | Commercial/Industrial | 8 | pf | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ |
|  |  | Military | 10 | pf | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ |
| $\mathbf{C}_{2}$ | I/O and Clock Capacitance | 10 | pf | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{I} / 0}, \mathrm{~V}_{\mathrm{Y}}=2.0 \mathrm{~V}$ |  |

1. Guaranteed but not $100 \%$ tested.

## Data Retention Specifications

| PARAMETER | MINIMUM | MAXIMUM | UNITS |
| :--- | :---: | :---: | :---: |
| Data Retention | 20 | - | Years |
| Erase/Reprogram Cycles | 10000 | - | Cycles |

## Switching Test Conditions

| Input Pulse Levels | GND to 3.0V |
| :--- | :---: |
| Input Rise and Fall Time | $\leq 3 n s 10 \%$ to $90 \%$ |
| Input Timing Reference Levels | 1.5 V |
| Output Timing Reference Levels | 1.5 V |
| Output Load | See figure 2 |

3 -state levels are measured 0.5 V from steady-state active level.

## Output Load Conditions (see figure 2)

| Test Condition |  | R1 | R2 | CL |
| :---: | :--- | :---: | :---: | :---: |
| A |  | $470 \Omega$ | $390 \Omega$ | 35 pF |
| B | Active High | $\infty$ | $390 \Omega$ | 35 pF |
|  | Active Low | $470 \Omega$ | $390 \Omega$ | 35 pF |
| C | Active High to Z <br> at $V_{\mathrm{OH}}-0.5 \mathrm{~V}$ | $\infty$ | $390 \Omega$ | 5 pF |
|  | Active Low to Z <br> at $V_{\mathrm{OL}}+0.5 \mathrm{~V}$ | $470 \Omega$ | $390 \Omega$ | 5 pF |

Table 2-0004A

Figure 2. Test Load

${ }^{*} C_{L}$ includes Test Fixture and Probe Capacitance.

## DC Electrical Characteristics

Over Recommended Operating Conditions

| SYMBOL | PARAMETER | CONDITION |  | MIN. | TYP. 3 | MAX. | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VOL | Output Low Voltage | $\mathrm{I}_{\mathrm{OL}}=8 \mathrm{~mA}$ |  | - | - | 0.4 | V |
| VOH | Output High Voltage | $\mathrm{I}_{\text {OH }}=-4 \mathrm{~mA}$ |  | 2.4 | - | - | V |
| IIL | Input or I/O Low Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}$ (MAX.) |  | - | - | -10 | $\mu \mathrm{A}$ |
| IIH | Input or I/O High Leakage Current | $3.5 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | - | - | 10 | $\mu \mathrm{A}$ |
| IIL-isp | isp Input Low Leakage Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}$ (MAX.) |  | - | - | -150 | $\mu \mathrm{A}$ |
| IIL-PU | I/O Active Pull-Up Current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {IL }}$ |  | - | - | -150 | $\mu \mathrm{A}$ |
| IOS ${ }^{1}$ | Output Short Circuit Current | $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.5 \mathrm{~V}$ |  | - | - | -200 | mA |
| ICC ${ }^{2,4}$ | Operating Power Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IL}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=3.0 \mathrm{~V} \\ & \mathrm{f}_{\text {TOGGLE }}=1 \mathrm{MHz} \end{aligned}$ | Commercial | - | 130 | 190 | mA |
|  |  |  | Industrial/Military | - | 135 | 215 | mA |

1. One output at a time for a maximum duration of one second. $\mathrm{V}_{\text {out }}=0.5 \mathrm{~V}$ was selected to avoid test problems by tester ground degradation. Characterized but not 100\% tested.
2. Measured using six 16-bit counters.
3. Typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
4. Maximum $I_{c c}$ varies widely with specific device configuration and operating frequency. Refer to the Power Consumption section of this datasheet and Thermal Management section of the Lattice Semiconductor Data Book and CD-ROM to estimate maximum $\mathrm{I}_{\mathrm{cc}}$.

External Timing Parameters
Over Recommended Operating Conditions

| PARAMETER | $\begin{aligned} & \text { TEST }{ }^{5} \\ & \text { COND. } \end{aligned}$ | $\#^{2}$ | DESCRIPTION ${ }^{1}$ | -90 |  | -80 |  | -60 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| tpd1 | A | 1 | Data Propagation Delay, 4PT bypass, ORP bypass | - | 12 | - | 15 | - | 20 | ns |
| tpd2 | A | 2 | Data Propagation Delay, Worst Case Path | - | 17 | - | 20 | - | 25 | ns |
| fmax (Int.) | A | 3 | Clock Frequency with Internal Feedback ${ }^{3}$ | 90.9 | - | 80 | - | 60 | - | MHz |
| $\mathrm{fmax}^{\text {(Ext.) }}$ | - | 4 | Clock Frequency with External Feedback ( $\left.\frac{1}{\text { tsu2 }+ \text { tco1 }}\right)$ | 58.8 | - | 50 | - | 38 | - | MHz |
| fmax (Tog.) | - | 5 | Clock Frequency, Max Toggle ${ }^{4}$ | 125 | - | 100 | - | 83 | - | MHz |
| tsu1 | - | 6 | GLB Reg. Setup Time before Clock, 4PT bypass | 6 | - | 7 | - | 9 | - | ns |
| tco1 | A | 7 | GLB Reg. Clock to Output Delay, ORP bypass | - | 8 | - | 10 | - | 13 | ns |
| th1 | - | 8 | GLB Reg. Hold Time after Clock, 4 PT bypass | 0 | - | 0 | - | 0 | - | ns |
| tsu2 | - | 9 | GLB Reg. Setup Time before Clock | 9 | - | 10 | - | 13 | - | ns |
| tco2 | - | 10 | GLB Reg. Clock to Output Delay | - | 10 | - | 12 | - | 16 | ns |
| th2 | - | 11 | GLB Reg. Hold Time after Clock | 0 | - | 0 | - | 0 | - | ns |
| tr1 | A | 12 | Ext. Reset Pin to Output Delay | - | 15 | - | 17 | - | 22.5 | ns |
| trw1 | - | 13 | Ext. Reset Pulse Duration | 10 | - | 10 | - | 13 | - | ns |
| ten | B | 14 | Input to Output Enable | - | 15 | - | 18 | - | 24 | ns |
| tdis | C | 15 | Input to Output Disable | - | 15 | - | 18 | - | 24 | ns |
| twh | - | 16 | Ext. Sync. Clock Pulse Duration, High | 4 | - | 5 | - | 6 | - | ns |
| twl | - | 17 | Ext. Sync. Clock Pulse Duration, Low | 4 | - | 5 | - | 6 | - | ns |
| tsu5 | - | 18 | I/O Reg. Setup Time before Ext. Sync. Clock (Y2, Y3) | 2 | - | 2 | - | 2.5 | - | ns |
| th5 | - | 19 | I/O Reg. Hold Time after Ext. Sync. Clock (Y2, Y3) | 6.5 | - | 6.5 | - | 8.5 | - | ns |

1. Unless noted otherwise, all parameters use a GRP load of 4 GLBs, 20 PTXOR path, ORP and Y0 clock.
2. Refer to Timing Model in this data sheet for further details.
3. Standard 16-Bit loadable counter using GRP feedback.
4. fmax (Toggle) may be less than $1 /(\mathbf{t w h}+\mathbf{t w l})$. This is to allow for a clock duty cycle of other than $50 \%$.
5. Reference Switching Test Conditions Section.

Internal Timing Parameters ${ }^{1}$

| PARAMETER | \# ${ }^{2}$ | DESCRIPTION | -90 |  | -80 |  | -60 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |


| Inputs |  |  |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: |
| tiobp | 20 | I/O Register Bypass | - | 1.6 | - | 2.0 | - | 2.7 | ns |
| tiolat | 21 | I/O Latch Delay | - | 2.4 | - | 3.0 | - | 4.0 | ns |
| tiosu | 22 | I/O Register Setup Time before Clock | 4.8 | - | 5.5 | - | 7.3 | - | ns |
| tioh | 23 | I/O Register Hold Time after Clock | 2.1 | - | 1.0 | - | 1.3 | - | ns |
| tioco | 24 | I/O Register Clock to Out Delay | - | 2.4 | - | 3.0 | - | 4.0 | ns |
| tior | 25 | I/O Register Reset to Out Delay | - | 2.8 | - | 2.5 | - | 3.3 | ns |
| tdin | 26 | Dedicated Input Delay | - | 3.2 | - | 4.0 | - | 5.3 | ns |

GRP

| tgrp1 | 27 | GRP Delay, 1 GLB Load | - | 1.2 | - | 1.5 | - | 2.0 | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| tgrp4 | 28 | GRP Delay, 4 GLB Loads | - | 1.6 | - | 2.0 | - | 2.7 | ns |
| tgrp8 | 29 | GRP Delay, 8 GLB Loads | - | 2.4 | - | 3.0 | - | 4.0 | ns |
| tgrp12 | 30 | GRP Delay, 12 GLB Loads | - | 3.0 | - | 3.8 | - | 5.0 | ns |
| tgrp16 | 31 | GRP Delay, 16 GLB Loads | - | 3.6 | - | 4.5 | - | 6.0 | ns |
| tgrp24 | 32 | GRP Delay, 24 GLB Loads | - | 5.0 | - | 6.3 | - | 8.3 | ns |

GLB

| t4ptbp | 33 | 4 Product Term Bypass Path Delay | - | 5.2 | - | 6.5 | - | 8.6 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| t1ptxor | 34 | 1 Product Term/XOR Path Delay | - | 5.7 | - | 7.0 | - | 9.3 | ns |
| t20ptxor | 35 | 20 Product Term/XOR Path Delay | - | 7.0 | - | 8.0 | - | 10.6 | ns |
| txoradj | 36 | XOR Adjacent Path Delay ${ }^{3}$ | - | 8.2 | - | 9.5 | - | 12.7 | ns |
| tgbp | 37 | GLB Register Bypass Delay | - | 0.8 | - | 1.0 | - | 1.3 | ns |
| tgsu | 38 | GLB Register Setup Time before Clock | 1.2 | - | 1.0 | - | 1.3 | - | ns |
| tgh | 39 | GLB Register Hold Time after Clock | 3.6 | - | 4.5 | - | 6.0 | - | ns |
| tgco | 40 | GLB Register Clock to Output Delay | - | 1.6 | - | 2.0 | - | 2.7 | ns |
| tgr | 41 | GLB Register Reset to Output Delay | - | 2.0 | - | 2.5 | - | 3.3 | ns |
| tptre | 42 | GLB Product Term Reset to Register Delay | - | 8.0 | - | 10.0 | - | 13.3 | ns |
| tptoe | 43 | GLB Product Term Output Enable to I/O Cell Delay | - | 7.8 | - | 9.0 | - | 12.0 | ns |
| tptck | 44 | GLB Product Term Clock Delay | 2.8 | 6.0 | 3.5 | 7.5 | 4.6 | 9.9 | ns |

## ORP

| torp | 45 | ORP Delay | - | 2.4 | - | 2.5 | - | 3.3 | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| torpbp | 46 | ORP Bypass Delay | - | 0.4 | - | 0.5 | - | 0.7 | ns |

[^1]
## Internal Timing Parameters ${ }^{1}$

| PARAMETER | \# ${ }^{2}$ | DESCRIPTION | -90 |  | -80 |  | -60 |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |
| Outputs |  |  |  |  |  |  |  |  |  |
| tob | 47 | Output Buffer Delay | - | 2.4 | - | 3.0 | - | 4.0 | ns |
| toen | 48 | I/O Cell OE to Output Enabled | - | 4.0 | - | 5.0 | - | 6.7 | ns |
| todis | 49 | I/O Cell OE to Output Disabled | - | 4.0 | - | 5.0 | - | 6.7 | ns |
| Clocks |  |  |  |  |  |  |  |  |  |
| tgyo | 50 | Clock Delay, Y0 to Global GLB Clock Line (Ref. clock) | 3.6 | 3.6 | 4.5 | 4.5 | 6.0 | 6.0 | ns |
| tgy $1 / 2$ | 51 | Clock Delay, Y1 or Y2 to Global GLB Clock Line | 2.8 | 4.4 | 3.5 | 5.5 | 4.6 | 7.3 | ns |
| tgcp | 52 | Clock Delay, Clock GLB to Global GLB Clock Line | 0.8 | 4.0 | 1.0 | 5.0 | 1.3 | 6.6 | ns |
| tioy2/3 | 53 | Clock Delay, Y2 or Y3 to I/O Cell Global Clock Line | 2.8 | 4.4 | 3.5 | 5.5 | 4.6 | 7.3 | ns |
| tiocp | 54 | Clock Delay, Clock GLB to I/O Cell Global Clock Line | 0.8 | 4.0 | 1.0 | 5.0 | 1.3 | 6.6 | ns |
| Global Reset |  |  |  |  |  |  |  |  |  |
| tgr | 55 | Global Reset to GLB and I/O Registers | - | 8.2 | - | 9.0 | - | 12.0 | ns |

1. Internal Timing Parameters are not tested and are for reference only.
2. Refer to Timing Model in this data sheet for further details.
ispLSI Timing Model


## Derivations of tsu, th and tco from the Product Term Clock ${ }^{1}$

```
tsu \(=\) Logic + Reg su - Clock (min)
    \(=(\mathbf{t i o b p}+\mathbf{t g r p 4}+\mathbf{t} 20 \mathrm{ptxor})+(\mathbf{t g s u})-(\mathbf{t i o b p}+\mathbf{t g r p} 4+\mathbf{t p t c k}(\min ))\)
    \(=(\# 20+\# 28+\# 35)+(\# 38)-(\# 20+\# 28+\# 44)\)
    \(5.5 \mathrm{~ns}=(2.0+2.0+8.0)+(1.0)-(2.0+2.0+3.5)\)
th \(\quad=\) Clock (max) + Reg h - Logic
    \(=(\) tiobp \(+\mathbf{t g r p 4}+\mathbf{t p t c k}(\max ))+(\mathbf{t g h})-(\) tiobp \(+\mathbf{t g r p 4}+\mathbf{t} 20 \mathrm{ptxor})\)
    \(=(\# 20+\# 28+\# 44)+(\# 39)-(\# 20+\# 28+\# 35)\)
    \(4.0 \mathrm{~ns}=(2.0+2.0+7.5)+(4.5)-(2.0+2.0+8.0)\)
tco \(=\) Clock (max) + Reg co + Output
    \(=(\) tiobp \(+\mathbf{t g r p 4}+\mathbf{t p t c k}(\) max \())+(\) tgco \()+(\) torp \(+\mathbf{t o b})\)
    \(=(\# 20+\# 28+\# 44)+(\# 40)+(\# 45+\# 47)\)
```

$19.0 \mathrm{~ns}=(2.0+2.0+7.5)+(2.0)+(2.5+3.0)$

## Derivations of tsu, th and tco from the Clock GLB ${ }^{1}$

```
tsu = Logic + Reg su - Clock (min)
    \(=(\) tiobp \(+\mathbf{t g r p} 4+\mathbf{t} 20 \mathrm{ptxor})+(\mathbf{t g s u})-(\mathbf{t g y 0}(\mathrm{min})+\mathbf{t g c o}+\mathbf{t g c p}(\mathrm{min}))\)
    \(=(\# 20+\# 28+\# 35)+(\# 38)-(\# 50+\# 40+\# 52)\)
    \(5.5 \mathrm{~ns}=(2.0+2.0+8.0)+(1.0)-(4.5+2.0+1.0)\)
th \(\quad=\) Clock (max \()+\) Reg h - Logic
    \(=(\mathbf{t g y} 0(\max )+\mathbf{t g c o}+\mathbf{t g c p}(\max ))+(\mathbf{t g h})-(\mathbf{t i o b p}+\mathbf{t g r p} 4+\mathbf{t} 20 \mathrm{ptxor})\)
    \(=(\# 50+\# 40+\# 52)+(\# 39)-(\# 20+\# 28+\# 35)\)
    \(4.0 \mathrm{~ns}=(4.5+2.0+5.0)+(4.5)-(2.0+2.0+8.0)\)
tco \(=\) Clock (max) + Reg co + Output
    \(=(\mathbf{t g y} 0(\max )+\mathbf{t g c o}+\mathbf{t g c p}(\) max \())+(\mathbf{t g c o})+(\mathbf{t o r p}+\mathbf{t o b})\)
    \(=(\# 50+\# 40+\# 52)+(\# 40)+(\# 45+\# 47)\)
\(19.0 \mathrm{~ns}=(4.5+2.0+5.0)+(2.0)+(2.5+3.0)\)
```

1. Calculations are based upon timing specifications for the ispLSI 1024-80.

## Maximum GRP Delay vs GLB Loads



0126A-80-24-isp.eps

## Power Consumption

Power consumption in the ispLSI 1024 device depends on two primary factors: the speed at which the device is operating, and the number of Product Terms used. Fig-
ure 3 shows the relationship between power and operating speed.

Figure 3. Typical Device Power Consumption vs fmax


Notes: Configuration of Six 16-bit Counters
Typical Current at $5 \mathrm{~V}, 25^{\circ} \mathrm{C}$

ICC can be estimated for the ispLSI 1024 using the following equation:
ICC $=42+(\#$ of PTs * 0.45$)+(\#$ of nets * Max. freq * 0.008$)$ where:
\# of PTs = Number of Product Terms used in design
\# of nets = Number of Signals used in device
Max. freq = Highest Clock Frequency to the device
The ICC estimate is based on typical conditions ( $\mathrm{V} \mathrm{CC}=5.0 \mathrm{~V}$, room temperature) and an assumption of 2 GLB loads on average exists. These values are for estimates only. Since the value of ICC is sensitive to operating conditions and the program in the device, the actual ICC should be verified.

## Pin Description



1. Pins have dual function capability.
2. NC pins are not to be connected to any active signals, Vcc or GND.

## Pin Configuration

## ispLSI 1024 68-Pin PLCC Pinout Diagram


ispLSI 1024 100-Pin TQFP Pinout Diagram


1. NC pins are not to be connected to any active signal, Vcc or GND.
2. Pins have dual function capability.

Specifications ispLSI 1024

Pin Configuration
ispLSI 1024 68-Pin JLCC Pinout Diagram


1. Pins have dual function capability.

## Part Number Description



## Ordering Information

COMMERCIAL

| Family | $\mathbf{f m a x}_{\text {(MHz) }}$ | tpd (ns) | Ordering Number | Package |
| :---: | :---: | :---: | :---: | :---: |
| ispLSI | 90 | 12 | ispLSI 1024-90LJ | 68-Pin PLCC |
|  | 90 | 12 | ispLSI 1024-90LT | 100-Pin TQFP |
|  | 80 | 15 | ispLSI 1024-80LJ | 68-Pin PLCC |
|  | 80 | 15 | ispLSI 1024-80LT | 100-Pin TQFP |
|  | 60 | 20 | ispLSI 1024-60LJ | 68-Pin PLCC |
|  | 60 | 20 | ispLSI 1024-60LT | 100-Pin TQFP |

INDUSTRIAL

| Family | $\mathbf{f m a x}_{\text {(MHz) }}$ | tpd (ns) | Ordering Number | Package |
| :---: | :---: | :---: | :---: | :---: |
| ispLSI | 60 | 20 | ispLSI 1024-60LJI | $68-$ Pin PLCC |
|  | 60 | 20 | ispLSI 1024-60LTI | 100-Pin TQFP |

MILITARY/883

| Family | $\mathbf{f}_{\max (M H z)}$ | tpd (ns) | Ordering Number | SMD \# | Package |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ispLSI | 60 | 20 | ispLSI 1024-60LH/883 | $5962-9476101 \mathrm{MXC}$ | $68-$ Pin JLCC |

Note: Lattice Semiconductor recognizes the trend in military device procurement towards using SMD compliant devices, as such, ordering by this number is recommended.


[^0]:    Copyright © 1999 Lattice Semiconductor Corp. All brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject

[^1]:    1. Internal Timing Parameters are not tested and are for reference only.
    2. Refer to Timing Model in this data sheet for further details.
    3. The XOR Adjacent path can only be used by Hard Macros.
