## THIS DOCUMENT IS FOR MAINTENANCE PURPOSES ONLY AND IS NOT RECOMMENDED FOR NEW DESIGNS





**SP8792** 225MHz ÷ 80/81 **SP8793** 225MHz ÷ 40/41 WITH ON-CHIP VOLTAGE REGULATOR

The SP8792 AND SP8793 are low power programmable  $\div$ 80/81 and  $\div$ 40/41 counter, temperature range: -40°C to +85°C. They divide by 80(40) when control input is in the high state and by 81(41) when in the low state. An internal voltage regulator allows operation from a wide range of supply voltages.

#### FEATURES

- Very Low Power
- Control Input and Output CMOS/TTL Compatible
- AC Coupled Input
- Operation up to 9.5V using Internal Regulator

#### QUICK REFERENCE DATA

- Supply Voltage 5.2V or 6.8V to 9.5V
- Power consumption: 26mW Typical



Figure 1 Pin connections - top view

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply voltage            | 6.0V pins 7 & 8 tied         |
|---------------------------|------------------------------|
| Supply voltage            | 13.5V pin 8, pin 7 decoupled |
| Storage temperature range | -55°C to +125°C              |
| Max. Junction temperature | +175°C                       |
| Max. clock input voltage  | 2.5V p-p                     |
| Vcc2 max.                 | 10V                          |



Figure 2 : Functional diagram SP8799

DS 3294-1

#### SP8793

#### ELECTRICAL CHARACTERISTICS

#### Test conditions (unless otherwise stated):]

Supply voltage : Vcc =  $5.2 \pm 0.25$ V or 6.8V to 9.5V (see Operating Note 6): VEE = 0V

| Temperature | Tamb = | -40°C to | +85°C |
|-------------|--------|----------|-------|
|             |        |          |       |

| Characteristics                  |        | Value |      | Units |        |                         |
|----------------------------------|--------|-------|------|-------|--------|-------------------------|
|                                  | Symbol | Min.  | Max. | 01113 | Notes  | Conditions              |
| Maximum frequency                | fmax   | 225   |      | MHz   | Note 4 | Input = 200-800mV p-p   |
| (sinewave input))                |        |       |      |       |        |                         |
| Minimum frequency                | fmin   |       | 20   | MHz   | Note 4 | Input = 400-800mV p-p   |
| (sinewave input)                 |        |       |      |       |        |                         |
| Power supply current             | IEE    |       | 7    | mA    | Note 4 |                         |
| Control input high voltage       | VINH   | 4     |      | V     | Note 4 |                         |
| Control input low voltage        | VINL   |       | 2    | V     | Note 4 |                         |
| Output high voltage              | Vон    | 2.4   |      | V     | Note 4 | Pins 2, 7 and 8 linked  |
|                                  |        |       |      |       |        | Vcc = 4.95V Іон = 100µА |
| Output low voltage               | Vol    |       | 0.5  | V     | Note 4 | Pin 2 linked to 8 and 7 |
|                                  |        |       |      |       |        | lo∟ = 1.6mA             |
| Set up time                      | ts     | 14    |      | ns    | Note 3 | 25°C                    |
| Release time                     | tr     | 20    |      | ns    | Note 3 | 25°C                    |
| Clock to output propagation time | tp     |       | 45   | ns    | Note 3 | 25°C                    |

NOTES

1. Unless otherwise stated the electrical characteristics are guaranteed over full specified supply, frequency and temperature range.

2. The test configuration for dynamic testing is shown in Fig.6.

3. Guaranteed but not tested.

4. Tested onlt at 25°C



#### NOTES

Figure 3 : Timing diagramSP8792/3

The set-up time ts is defined as the minimum time that can elapse between a  $L \rightarrow H$  transition of the control input and the next  $L \rightarrow H$  clock pulse transition to ensure  $\div$  80 or 40 mode is selected.

The release time tr is defined as the minimum time that can elapse between a  $H \rightarrow L$  transition of the control input and the next  $L \rightarrow H$  clock pulse transition to ensure  $\div$  81 or 41 mode is selected.



\*Tested as specified in table of Electrical Characteristics

Figure 4 : Input sensitivity SP8792/SP8793

#### **OPERATING NOTES**

1. The clock input (Pin 5) should be capacitively coupled to the signal source. The input signal path is completed by coupling a capacitor from the internal bias decoupling, Pin 6 to ground.

2. The output stage which is normally open collector (Pin 2 open circuit) can be interfaced to CMOS. The open collector can be returned to a +10V line via a 5k resistor but the output sink current should not exceed 2mA. If interfacing to TTL is required then Pins 2 and 7 should be connected together to give a fan-out = 1. This will increase supply current by approximately 2mA.

3. The circuit will operate down to DC but a slew rate of better than 20V/-s is required.

4. The mark space ratio of the output is approximately 1.2:1 at 200MHz.

5. Input impedance is a function of frequency. See Fig.5.

6. If no signal is present the device will self-oscillate. If this is undesirable it may be prevented by connecting a 150k between unused input and ground. This reduces the input sensitivity by typically 50-100mV p-p.

7. The internal regulator has its input connected to Pin 8, while the internal reference voltage appears at Pin 7 and should be decoupled. For use from a 5.2V supply, Pins 7 and 8 should be connected together, and 5.2V applied to these pins. For operation from supply voltages in the range +6.8V to +9.5V, Pins 7 and 8 should be separately decoupled, and the supply voltage applied to Pin 8.



Figure 5 : Typical impedance. Test conditions: supply voltage 5.2V, ambient temperature 25°C, frequencies in MHz, impedance normalised to 50 ohms.



Figure 6 : Toggle frequency test circuit



# For more information about all Zarlink products visit our Web Site at

### www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in an I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright 2003, Zarlink Semiconductor Inc. All Rights Reserved.

#### **TECHNICAL DOCUMENTATION - NOT FOR RESALE**