# **TOSHIBA**

TOSHIBA Original CMOS 8-Bit Microcontroller

TLCS-870 Series

TMP87PH48UG TMP87PH48DFG TMP87PM48UG TMP87PM48DFG

# **TOSHIBA CORPORATION**

Semiconductor Company

## **Important Notices**

Thank you for your continued patronage of Toshiba microcontrollers.

This page gives you important information on using Toshiba microcontrollers. Please be sure to check each item for proper use of our products.

TOSHIBA Microcontrollers 870 Family (TMP87CH48U) (TMP87CH48DF) (TMP87CM48U) (TMP87CM48DF) (TMP87CH48I) (TMP87PH48U) (TMP87PH48DF) (TMP87PM48U) (TMP87PM48DF)

# **Datasheet Modifications: I<sup>2</sup>C Bus Mode Control**

The following problem is included in the explanation of the I<sup>2</sup>C bus function of this data sheet. It will guide the correction as follows. Please read it for the explanation of this data sheet as follows.

#### Section: "I2C Bus Mode Control"

#### • In the explanation of the Serial Bus Interface Control Register 1

- 1. Delete the setting examples where the serial clock frequency exceeds 100 kHz.
- 2. Add the following note.

| SCK | Serial clock selection | 000 : Reserved<br>001 : Reserved<br>010 : 58.8<br>011 : 30.3<br>100 : 15.4<br>101 : 7.75<br>110 : 3.89 | (Note) (Note) kHz kHz kHz kHz kHz | at fc = 8MHz (Output on SCL pin) | Write-<br>only |
|-----|------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------|----------------|
|     |                        | 111 : reserved                                                                                         |                                   |                                  |                |

Note: This I<sup>2</sup>C bus circuit does not support the Fast mode. It supports the Standard mode only. Although the I<sup>2</sup>C bus circuit itself allows the setting of a baud rate over 100 kbps, the compliance with the I<sup>2</sup>C specification is not guaranteed in that case.

## ■ In "(3) Serial clock"

1. Add the following sentence about the communication baud rate.

#### a. Clock source

The SCK (bits 2 to 0 in the SBICR1) is used to select a maximum transfer frequency outputed on the SCL pin in the master mode. Set a communication baud rate that meets the I<sup>2</sup>C bus specification, such as the shortest pulse width of t<sub>Low</sub>, based on the equations shown below.

In both master mode and slave mode, a pulse width of at least 4 machine cycles is require for both "H" and "L" levels.

$$t_{LOW} = 2^{n}/f_{C}$$
  

$$t_{HIGH} = 2^{n}/f_{C} + 8/f_{C}$$
  

$$fscl = 1/(t_{LOW} + t_{HIGH})$$

2008-02-08

# **Document Change Notification**

The purpose of this notification is to inform customers about the launch of the Pb-free version of the device. The introduction of a Pb-free replacement affects the datasheet. Please understand that this notification is intended as a temporary substitute for a revision of the datasheet.

Changes to the datasheet may include the following, though not all of them may apply to this particular device.

#### 1. Part number

Example: TMPxxxxxxFG TMPxxxxxxFG

All references to the previous part number were left unchanged in body text. The new part number is indicated on the prelims pages (cover page and this notification).

#### 2. Package code and package dimensions

Example: LQFP100-P-1414-0.50C LQFP100-P-1414-0.50F

All references to the previous package code and package dimensions were left unchanged in body text. The new ones are indicated on the prelims pages.

#### 3. Addition of notes on lead solderability

Now that the device is Pb-free, notes on lead solderability have been added.

Ι

#### 4. RESTRICTIONS ON PRODUCT USE

The previous (obsolete) provision might be left unchanged on page 1 of body text. A new replacement is included on the next page.

#### 5. Publication date of the datasheet

The publication date at the lower right corner of the prelims pages applies to the new device.

2008-03-06

**TOSHIBA** 

### 1. Part number

## 2. Package code and dimensions

| Previous Part Number (in Body Text) | Previous Package Code<br>(in Body Text) | New Part Number | New Package Code    | ОТР |
|-------------------------------------|-----------------------------------------|-----------------|---------------------|-----|
| TMP87PH48U                          | P-LQFP64-1010-0.50                      | TMP87PH48UG     | LQFP64-P-1010-0.50E |     |
| TMP87PH48DF                         | P-QFP64-1414-0.80A                      | TMP87PH48DFG    | QFP64-P-1414-0.80C  | -   |
| TMP87PM48U                          | P-LQFP64-1010-0.50                      | TMP87PM48UG     | LQFP64-P-1010-0.50E | _   |
| TMP87PM48DF                         | P-QFP64-1414-0.80A                      | TMP87PM48DFG    | QFP64-P-1414-0.80C  | _   |

<sup>\*:</sup> For the dimensions of the new package, see the attached Package Dimensions diagram.

## 3. Addition of notes on lead solderability

The following solderability test is conducted on the new device.

Lead solderability of Pb-free devices (with the G suffix)

| Test          | Test Conditions                                                                                                                                                                                                                                                      | Remark                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| Solderability | (1) Use of Lead (Pb) -solder bath temperature = 230°C -dipping time = 5 seconds -the number of times = once -use of R-type flux (2) Use of Lead (Pb)-Free -solder bath temperature = 245°C -dipping time = 5 seconds -the number of times = once -use of R-type flux | Leads with over 95% solder coverage till lead forming are acceptable. |

II 2008-03-06

#### 4. RESTRICTIONS ON PRODUCT USE

The following replaces the "RESTRICTIONS ON PRODUCT USE" on page 1 of body text.

#### RESTRICTIONS ON PRODUCT USE

20070701-EN

- The information contained herein is subject to change without notice.
- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor
  devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical
  stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety
  in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such
  TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  - In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc.
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in his document shall be made at the customer's own risk.
- The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patents or other rights of TOSHIBA or the third parties.
- Please contact your sales representative for product-by-product details in this document regarding RoHS
  compatibility. Please use these products in this document in compliance with all applicable laws and regulations that
  regulate the inclusion or use of controlled substances. Toshiba assumes no liability for damage or losses occurring
  as a result of noncompliance with applicable laws and regulations.
- For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.

#### 5. Publication date of the datasheet

The publication date of this datasheet is printed at the lower right corner of this notification.

III 2008-03-06

(Annex)

# Package Dimensions

LQFP64-P-1010-0.50E

Unit: mm



IV 2008-03-06

QFP64-P-1414-0.80C

Unit: mm



V 2008-03-06

#### CMOS 8-Bit Microcontroller

# TMP87PH48U/DF, TMP87PM48U/DF

The TMP87PH48 is a one-time PROM microcontroller with low-power 128 Kbits (16 Kbytes) electrically programmable read only memory for the TMP87CH48 system evaluation. The TMP87PM48 is a One-time PROM microcontroller with low-power 256 Kbits (32 Kbytes) electrically programmable read only memory for the TMP87CM48 system evaluation. The TMP87PH48/PM48 are pin compatible with the TMP87CH48/CM48. The operations possible with the TMP87CH48/CM48 can be performed by writing programs to PROM. The TMP87PH48/PM48 can write and verify in the same way as the TC57256AD using an adaptor sockets BM11117/BM11147 and an EPROM programmer.

| Product No. | ROM           | RAM          | Package            | Adapter Socket |
|-------------|---------------|--------------|--------------------|----------------|
| TMP87PH48U  | 16 K × 8 bits | 512 × 8 bits | P-LQFP64-1010-0.50 | BM11117        |
| TMP87PH48DF | 10 K X 8 DILS | 512 X 6 DILS | P-QFP64-1414-0.80A | BM11147        |
| TMP87PM48U  | 22 K 0 h !++  | 4 17 0 1-14- | P-LQFP64-1010-0.50 | BM11117        |
| TMP87PM48DF | 32 K × 8 bits | 1 K × 8 bits | P-QFP64-1414-0.80A | BM11147        |



The information contained herein is subject to change without notice.

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of TOSHIBA or others.

or patent rights of TOSHIBA or others.

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.

In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, airplane or spaceship instruments, transportation instr

regulations. For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions.

2008-02-08 87PH48-1

### Pin Assignments (Top View)

P-LQFP64-1010-0.50 P-QFP64-1414-0.80A



87PH48-2 2008-02-08

### **Pin Function**

The TMP87PH48/PM48 have two modes: MCU and PROM.

(1) MCU mode
In this mode, the TMP87PH48/PM48 are pin compatible with the TMP87CH48/CM48 (Fix the TEST pin at low level).

### (2) PROM mode

| Pin Name (PROM mode) | Input/Output  | Functions                                                                    | Pin Name (MCU mode)  |  |  |  |  |
|----------------------|---------------|------------------------------------------------------------------------------|----------------------|--|--|--|--|
| A14 to A8            |               |                                                                              | P76 to P70           |  |  |  |  |
| A7 to A0             | Input         | PROM address inputs                                                          | P81, P80, P45 to P40 |  |  |  |  |
| D7 to D0             | I/O           | PROM data input/outputs P07 to P00                                           |                      |  |  |  |  |
| CE                   |               | Chip enable signal input (active low)                                        | P13                  |  |  |  |  |
| ŌĒ                   | Input         | Output enable signal input (active low)                                      | P14                  |  |  |  |  |
| VPP                  |               | + 12.5 V/5 V (Program supply voltage)                                        | TEST                 |  |  |  |  |
| VCC                  | Power supply  | +5 V                                                                         | VDD                  |  |  |  |  |
| GND                  |               | 0 V                                                                          | VSS                  |  |  |  |  |
| P37 to P34           |               | Open                                                                         |                      |  |  |  |  |
| P32 to P30           |               |                                                                              |                      |  |  |  |  |
| P52 to P50           | I/O P         | Pull-up with resistance R1 for input processing                              |                      |  |  |  |  |
| P83, P82             |               |                                                                              |                      |  |  |  |  |
| P67 to P60           |               |                                                                              |                      |  |  |  |  |
| P11, P12, P15        |               | PROM mode setting pins. Be fixed at high level. (Pull-up with resistance R2) |                      |  |  |  |  |
| P21                  |               |                                                                              |                      |  |  |  |  |
| P77                  |               |                                                                              |                      |  |  |  |  |
| P17, P16, P10        | I/O           |                                                                              |                      |  |  |  |  |
| P133                 |               | DROM mode setting pine. Be fixed at least to the                             |                      |  |  |  |  |
| P22, P20             |               | PROM mode setting pins. Be fixed at low level.                               |                      |  |  |  |  |
| RESET                |               |                                                                              |                      |  |  |  |  |
| XIN                  | Input         | Connect an 8 MHz oscillator to stabilize the internal state.                 |                      |  |  |  |  |
| XOUT                 | Output        |                                                                              |                      |  |  |  |  |
| VAREF                | Dayyan Cumple | OV/CND)                                                                      |                      |  |  |  |  |
| VASS                 | Power Supply  | Supply 0 V (GND)                                                             |                      |  |  |  |  |

#### **Operational Description**

The following explains the TMP87PH48/PM48 hardware configuration and operation. The configuration and functions of the TMP87PH48/PM48 are the same as those of the TMP87CH48/CM48, except in that a one-time PROM is used instead of an on-chip mask ROM.

The TMP87PH48/PM48 are placed in the *single-clock* mode during reset. To use the dual-clock mode, the low-frequency oscillator should be turned on by executing [SET (SYSCR2). XTEN] instruction at the beginning of the program.

#### 1. Operating Mode

The TMP87PH48/PM48 have two modes: MCU and PROM.

#### 1.1 MCU Mode

The MCU mode is activated by fixing the TEST/VPP pin at low level.

In the MCU mode, operation is the same as with the TMP87CH48/CM48 (The TEST/VPP pin cannot be used open because TMP87PH48/PM48 have no built-in pull-down resistance).

#### 1.1.1 Program Memory

The TMP87PH48/PM48 have a  $16K \times 8$ -bit (Addresses  $C000_H$  to FFFF<sub>H</sub> in the MCU mode, addresses  $4000_H$  to 7FFF<sub>H</sub> in the PROM mode) the TMP87PM48 has a  $32K \times 8$  bit (Address  $8000_H$  to FFFF<sub>H</sub> in the MCU mode, addresses  $0000_H$  to 7FFF<sub>H</sub> in the PROM mode) of program memory (OTP).

To use the TMP87PH48/PM48 as the system evaluation for the TMP87CH48/CM48, the program should be written to the program memory area as shown in Figure 1-1.



Figure 1-1. Program Memory Area

Note: Either write the data FF<sub>H</sub> to the unused area or set the PROM programmer to access only the program storage area.

87PH48-4 2008-02-08

### 1.1.2 Data Memory

The TMP87PH48 have an on-chip 512  $\, imes$  8-bit data memory (Static RAM).

The TMP87PM48 have an on-chip 1K  $\times$  8-bit data memory (Static RAM).

## 1.1.3 Input/Output Circuitry

### (1) Control pins

The control pins of the TMP87PH48/PM48 are the same as those of the TMP87CH48/CM48 except that the TEST pin has no built-in pull-down resistance.



Figure 1-2. TEST Pin

### (2) I/O ports

The I/O circuitries of TMP87PH48/PM48 I/O ports are the same as the TMP87CH48/CM48.

87PH48-5 2008-02-08

#### 1.2 PROM Mode

The PROM mode is activated by setting the TEST, RESET pin and the ports P17 to P10, P22 to P20 and P77 as shown in Figure 1-3. The PROM mode is used to write and verify programs with a general-purpose PROM programmer.

The high-speed programming mode can be used for program operation.

The TMP87PH48/PM48 are not supported an *electric signature* mode, so the ROM type must be set to TC57256AD AD.

Set the adaptor socket switch to "N".

Note: Please set the high-speed programming mode according to each manual of PROM programmer.



Figure 1-3. Setting for PROM Mode

## 1.2.1 Programming Flowchart (High-speed programming mode-I)

The high-speed programming mode is achieved by applying the program voltage ( $\pm$  12.5 V) to the Vpp pin when Vcc = 6 V. After the address and input data are stable, the data is programmed by applying a single 1ms program pulse to the  $\overline{CE}$  input. The programmed data is verified. If incorrect, another 1ms program pulse is applied and then the programmed data is verified. This process should be repeated (Up to 25 times) until the program operates correctly. Programming for one address is ended by applying additional program pulse with width 3 times that needed for initial programming (Number of programmed times  $\times$  1 ms). After that, change the address and input data, and program as before. When programming has been completed, the data in all addresses should be verified with Vcc = Vpp = 5 V.



Figure 1-4. Flowchart of High-speed Programming Mode - I

87PH48-7 2008-02-08

## 1.2.2 Programming Flowchart (High-speed programming mode-II)

The high-speed programming mode is achieved by applying the program voltage (  $\pm$  12.75 V) to the Vpp pin when Vcc = 6.25 V. After the address and input data are stable, the data is programmed by applying a single 0.1ms program pulse to the  $\overline{\text{CE}}$  input. The programmed data is verified. If incorrect, another 0.1ms program pulse is applied and then the programmed data is verified. This process should be repeated (Up to 25 times) until the program operates correctly. After that, change the address and input data, and program as before. When programming has been completed, the data in all addresses should be verified with Vcc = Vpp = 5 V.



Figure 1-5. Flowchart of High-speed Programming Mode - II

## 1.2.3 Writing Method for General-purpose PROM Program

(1) Adapters

BM11117: TMP87PH48U, TMP87PM48U BM11147: TMP87PH48DF, TMP87PM48DF

(2) Adapter setting

Switch (SW1) is set to side N.

- (3) PROM programmer specifying
  - i) PROM type is specified to TC57256AD.

Writing voltage: 12.5 V (High-speed program I mode) 12.75 V (High-speed program II mode)

ii) Data transfer (Copy) (Note 1)

In TMP87PH48, EPROM is within the addresses 4000 to 7FFFH. In TMP87PM48, EPROM is within the addresses 0000 to FFFH. Data is required to be transferred (Copied) to the addresses where it is possible to write. The program area in MCU mode and PROM mode is referred to "Program memory area" in figure 1-1.

Ex. In the block transfer (Copy) mode, executed as below.

ROM capacity of 16KB: transferred addresses C000 to FFFFH to addresses 4000 to 7FFFH

iii) Writing address is specified (Note 1)

TMP87PH48: Start address: 4000H TMP87PM48: Start address: 0000H End address: 7FFFH End address: 7FFFH

(4) Writing

Writing/Verifying is required to be executed in accordance with PROM programmer operating procedure.

- Note 1: The specifying method is referred to the PROM programmer description. The data in addresses 0000 to 3FFFH must be specified to FFH.
- Note 2: When MCU is set to an adapter or the adapter is set to PROM programmer, a position of pin 1 must be adjusted. If the setting is reversed, MCU, the adapter and PROM program is damaged.
- Note 3: TMP87PH48, TMP87PM48 don't support the electric signature mode (Hereinafter referred to as "signature"). If the signature is used in PROM program, a device is damaged due to applying  $12V \pm 0.5V$  to the address pin 9 (A9). The signature must not be used.

# **Input/Output Circuitry**

(1) Control pins
The input/output circuitries of the TMP87PH48/PM48 control pins are shown below.

| Control Pin        | I/O             | Input/Output Circuitry                                               | Remarks                                                                                                                                                                                                                                                                                                               |
|--------------------|-----------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XIN<br>XOUT        | Input<br>Output | Osc. enable fc  VDD O Rf RO NOUT                                     | Resonator connecting pins (high-frequency) $R_f = 1.2 \ M\Omega \ (typ.)$ $R_O = 1.5 \ k\Omega \ (typ.)$                                                                                                                                                                                                              |
| XTIN<br>XTOUT      | Input<br>Output | Osc. enable XTEN  Fs  VDD  Rf  SW  XTIN  XTOUT  RO  Initial "High-Z" | $ \begin{array}{lll} \text{XTIN, XTOUT} \\ \text{Resonator connecting pins} \\ & \text{(low-frequency)} \\ \text{R}_f &= 6 \text{ M}\Omega \text{ (typ.)} \\ \text{R}_O &= 220 \text{ k}\Omega \text{ (typ.)} \\ \\ \text{XTEN (Initial: 0)} \\ \text{SW (XTEN = 0: OFF)} \\ & \text{(XTEN = 1: ON)} \\ \end{array} $ |
| P21<br>P22         | I/O<br>I/O      | P21 Output P22 R P22 R P22 Input                                     | P21, P22 Sink open drain output Hysteresis input $R = 1 \text{ k}\Omega \text{ (typ.)}$                                                                                                                                                                                                                               |
| RESET              | 1/0             | Address-trap-reset Watchdog-timer-reset System-clock-reset           | Sink open drain output Hysteresis input $Pull-up\ resistor$ $R_{IN}=220\ k\Omega\ (typ.)$ $R=1\ k\Omega\ (typ.)$                                                                                                                                                                                                      |
| STOP/INT5<br>(P20) | I/O             | P20 Output R  (P20) STOP/INT5                                        | Hysteresis input $R = 1 \text{ k}\Omega \text{ (typ.)}$                                                                                                                                                                                                                                                               |
| TEST               | Input           | Input R D1                                                           | R = 1 kΩ (typ.)                                                                                                                                                                                                                                                                                                       |

Note 1: The TMP87PH48/PM48 don't have a pull-down resistor ( $R_{IN}$ ) and a diode ( $D_1$ ) for TEST pin. Note 2: The TMP87PH48/PM48/CH48/CM48 are placed in the single-clock mode during reset.

87PH48-10 2008-02-08

## (2) Input/Output Ports

The input/output circuitries of the TMP87PH48/PM48 input/output ports are shown below.

| Port                 | 1/0 | Input/Output Circuitry            | Remarks                                                                    |
|----------------------|-----|-----------------------------------|----------------------------------------------------------------------------|
| P0<br>P6<br>P7<br>P8 | I/O | Output Initial "High-Z" Disable R | Tri-state I/O $R=1\ k\Omega\ (typ.)$                                       |
| P1                   | 1/0 | Output Initial "High-Z" Disable R | Tri-state I/O   Hysteresis input $R = 1 \text{ k}\Omega$ (typ.)            |
| P3                   | 1/0 | Output R                          | Hligh current output only P3 Sink open drain output $R=1\ k\Omega\ (typ.)$ |
| P4<br>P5             | I/O | Output R                          | Sink open drain output $Hysteresis\ input \\ R=1\ k\Omega\ (typ.)$         |

## **Electrical Characteristics**

#### (1) TMP87PH48

**Absolute Maximum Ratings** 

 $(V_{SS} = 0 V)$ 

| Parameter                               | Symbol              | Conditions                           | Ratings                        | Unit |  |
|-----------------------------------------|---------------------|--------------------------------------|--------------------------------|------|--|
| Supply voltage                          | $V_{DD}$            |                                      | - 0.3 to 6.5                   | V    |  |
| Input voltage                           | V <sub>IN</sub>     |                                      | - 0.3 to V <sub>DD</sub> + 0.3 | V    |  |
| Output voltage                          | V <sub>OUT</sub>    |                                      | - 0.3 to V <sub>DD</sub> + 0.3 | V    |  |
| 0.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1 | I <sub>OUT1</sub>   | Ports P0, P1, P2, P4, P5, P6, P7, P8 | 3.2                            | 4    |  |
| Output current (Per 1 pin)              | I <sub>OUT2</sub>   | Port P3                              | 30                             | mA   |  |
| O to to word (Total)                    | Σ l <sub>OUT1</sub> | Ports P0, P1, P2, P4, P5, P6, P7, P8 | 120                            | 4    |  |
| Output current (Total)                  | Σ I <sub>OUT2</sub> | Port P3                              | 120                            | mA   |  |
| Power dissipation                       | PD                  |                                      | 350                            | mW   |  |
| Soldering temperature (Time)            | Tsld                |                                      | 260 (10 s)                     | °C   |  |
| Storage temperature                     | Tstg                |                                      | – 55 to 125                    | °C   |  |
| Operating temperature                   | Topr                |                                      | - 40 to 85                     | °C   |  |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

**Recommended Operating Conditions** 

 $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

| Parameter          | Symbol           | Pins                    | Conditions                                          |                 | Min                  | Max                    | Unit    |  |
|--------------------|------------------|-------------------------|-----------------------------------------------------|-----------------|----------------------|------------------------|---------|--|
|                    |                  |                         | fc = 8                                              | NORMAL1/2 modes | 4.5                  |                        |         |  |
|                    |                  |                         | MHz                                                 | IDLE1/2 modes   |                      |                        |         |  |
|                    |                  |                         | fc =                                                | NORMAL1/2 modes |                      |                        |         |  |
| Supply voltage     | $V_{DD}$         |                         | 4.2 MHz                                             | IDLE1/2 modes   | 2.7                  | 5.5                    | \       |  |
|                    |                  |                         | fs =                                                | SLOW mode       | 2.,                  |                        |         |  |
|                    |                  |                         | 32.768 kHz                                          | SLEEP mode      |                      |                        |         |  |
|                    |                  |                         |                                                     | STOP mode       | 2.0                  |                        |         |  |
|                    | V <sub>IH1</sub> | Except hysteresis input | $V_{DD} \ge 4.5 \text{ V}$ $V_{DD} < 4.5 \text{ V}$ |                 | $V_{DD} \times 0.70$ |                        |         |  |
| Input high voltage | V <sub>IH2</sub> | Hysteresis input        |                                                     |                 | $V_{DD} \times 0.75$ | $V_{DD}$               | V       |  |
|                    | V <sub>IH3</sub> |                         |                                                     |                 | $V_{DD} \times 0.90$ |                        |         |  |
|                    | V <sub>IL1</sub> | Except hysteresis input |                                                     | V > 4.5V        |                      | $V_{DD} \times 0.30$   |         |  |
| Input low voltage  | $V_{IL2}$        | Hysteresis input        | $V_{DD} \ge 4.5 V$                                  |                 | 0                    | $V_{DD} \times 0.25$   | V       |  |
|                    | V <sub>IL3</sub> |                         | V <sub>DD</sub> < 4.5 V                             |                 |                      | V <sub>DD</sub> × 0.10 |         |  |
|                    |                  | VIN VOUT                | V <sub>DD</sub> = 4.5 to 5.5 V                      |                 | 0.4                  | 8.0                    | D 41.1- |  |
| Clock frequency    | fc               | XIN, XOUT               | V <sub>DD</sub> = 2.7 to 5.5 V                      |                 | 0.4                  | 4.2                    | MHz     |  |
|                    | fs               | XTIN, XTOUT             |                                                     |                 | 30.0                 | 34.0                   | kHz     |  |

Note 1: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (Supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to.

Note 2: The condition of clock frequency is in NORMAL1/2 modes and IDLE1/2 modes.

87PH48-12 2008-02-08

**DC Characteristics** 

 $(V_{SS} = 0 V, Topr = -40 to 85^{\circ}C)$ 

| Parameter                           | Symbol           | Pins                                 | Conditions                                                                                    | Min | Тур. | Max | Unit    |
|-------------------------------------|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|-----|------|-----|---------|
| Hysteresis voltage                  | V <sub>HS</sub>  | Hysteresis inputs                    | VDD = 5.0 V                                                                                   | -   | 0.9  | _   | V       |
| Input current                       | I <sub>IN1</sub> | TEST                                 |                                                                                               |     |      |     |         |
|                                     | I <sub>IN2</sub> | Open drain ports,<br>Tri-state ports | VDD = 5.5 V<br>V <sub>IN</sub> = 5.5 V/0 V                                                    | -   | _    | ± 2 | μA      |
|                                     | I <sub>IN3</sub> | RESET, STOP                          |                                                                                               |     |      |     |         |
| Input resistance                    | R <sub>IN2</sub> | RESET                                | VDD = 5.0 V                                                                                   | 100 | 220  | 450 | kΩ      |
| Output leakage                      |                  | Sink open drain ports                | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V                                             | _   | _    | 2   |         |
| current                             | ILO              | Tri-state ports                      | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5/0 V                                           | _   | _    | ± 2 | $\mu A$ |
| Output high voltage                 | V <sub>OH2</sub> | Tri-state ports                      | $V_{DD} = 4.5 \text{ V}, I_{OH} = -0.7 \text{ mA}$                                            | 4.1 | _    | _   | V       |
| Output low voltage                  | V <sub>OL</sub>  | Except for XOUT and P3               | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> = 1.6 mA                                             | -   | -    | 0.4 | mA      |
| Output low current                  | I <sub>OL3</sub> | P3                                   | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 1.0 V                                              | _   | 20   | -   | mA      |
| Supply current in NORMAL 1, 2 modes |                  |                                      | $V_{DD} = 5.5 \text{ V}$<br>$V_{IN} = 5.3 \text{ V}/0.2 \text{ V}$                            | -   | 4.5  | 5.5 | mA      |
| Supply current in IDLE 1, 2 modes   |                  |                                      | fc = 8 MHz<br>fs = 32.768 kHz                                                                 | _   | 2.5  | 4.0 | mA      |
| Supply current in NORMAL 1, 2 modes |                  |                                      | $V_{DD} = 3.0 \text{ V}, V_{IN} = 2.8 \text{ V}/0.2 \text{ V}$<br>$V_{IN} = 4.19 \text{ MHz}$ | -   | 1.75 | 3.0 | mA      |
| Supply current in IDLE 1, 2 modes   | ] ,              |                                      | $V_{IN} = 4.19 \text{ WHz}$<br>fs = 32.768 kHz                                                | _   | 1.25 | 2.0 | mA      |
| Supply current in SLOW mode         | I <sub>DD</sub>  |                                      | V <sub>DD</sub> = 3.0 V<br>V <sub>IN</sub> = 2.8 V/0.2 V                                      | -   | 20   | 30  | μΑ      |
| Supply current in<br>SLEEP mode     | 1                |                                      | fs = 32.768 kHz                                                                               | -   | 10   | 20  | μΑ      |
| Supply current in STOP mode         | urrent in        |                                      | $V_{DD} = 5.5 \text{ V}$ $V_{IN} = 5.3 \text{ V}/0.2 \text{ V}$                               | -   | 0.5  | 10  | μΑ      |

Note 1: Typical values show those at Topr = 25°C

Note 2: Input Current  $I_{IN1}$ ,  $I_{IN3}$ : The current through resistor is not included, when the input resistor (pull-up or pull-down) is contained.

Note 3: IDD except for I<sub>REF</sub>.

**AD Conversion Characteristics** 

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, \text{Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

|                            |                  |                                                                        |                  |      | Max      |            |         |      |
|----------------------------|------------------|------------------------------------------------------------------------|------------------|------|----------|------------|---------|------|
| Parameter                  | Symbol           | Conditions                                                             | Min              | Тур. | ADCDR1   | ADO        | DR2     | Unit |
|                            |                  |                                                                        |                  |      | ADCDIT   | ACK = 0    | ACK = 1 |      |
| A mala mustaman as waltama | $V_{AREF}$       | ., , , , , , , , , , , , , , , , , , ,                                 | 2.7              | _    | $V_{DD}$ |            |         |      |
| Analog reference voltage   | V <sub>ASS</sub> | $V_{AREF} - V_{ASS} \ge 2.5 V$                                         | V <sub>SS</sub>  | _    | 1.5      |            |         | V    |
| Analog input voltage       | V <sub>AIN</sub> |                                                                        | V <sub>ASS</sub> | _    |          | $V_{AREF}$ |         | ٧    |
| Analog supply current      | I <sub>REF</sub> | V <sub>AREF</sub> = 5.5 V,<br>V <sub>ASS</sub> = 0.0 V                 | -                | 0.5  |          | 1.2        |         | mA   |
| Nonlinearity error         |                  | $V_{DD} = 5.0, V_{SS} = 0.0 \text{ V}$<br>$V_{AREF} = 5.000 \text{ V}$ | _                | _    | ± 1      | ± 3        | ± 2     |      |
| Zero point error           |                  | VAREF = 3.000 V<br>VASS = 0.000 V                                      | _                | _    | ± 1      | ± 3        | ± 2     | LCD  |
| Full scale error           |                  | $V_{DD} = 2.7, V_{SS} = 0.0 \text{ V}$<br>$V_{AREF} = 2.700 \text{ V}$ | _                | _    | ± 1      | ± 3        | ± 2     | LSB  |
| Total error                |                  | VASS = 0.000 V                                                         | _                | _    | ± 2      | ± 6        | ± 4     |      |

Note 1:  $\triangle V_{AREF} = V_{AREF} - V_{ASS}$ ADCDR1: 8 bits - AD conversion result (1LSB =  $\triangle V_{AREF}/256$ ) ADCDR2: 10 bits - AD conversion result (1LSB =  $\triangle V_{AREF}/1024$ )

Note 2: Quantizing error is not contained in those errors.

2008-02-08 87PH48-13

**AD Input Characteristics** 

(Topr =  $-40 \text{ to } 85^{\circ}\text{C}$ )

| Parameter Symbol Conditions  |                  | Conditions                                                                         | Min | Тур. | Max | Unit |
|------------------------------|------------------|------------------------------------------------------------------------------------|-----|------|-----|------|
| Input impedance (Resistance) | В                | VDD = 5.0 V, Conversion time 23 $\mu$ s (fc = 8 MHz)                               |     | 5    | -   | l.O  |
|                              | R <sub>AIN</sub> | $V_{DD} = 2.7 \text{ V}$ , Conversion time 43.8 $\mu$ s (fc = 4.2 MHz)             | ı   | 20   | -   | kΩ   |
| Innuting a domas (Compaits)  | C <sub>AIN</sub> | $V_{DD} = 5.0 \text{ V}$ , Conversion time 23 $\mu$ s (fc = 8 MHz)                 |     | 7    | -   | 4.5  |
| Input impedance (Capacity)   |                  | $V_{DD} = 2.7 \text{ V, Conversion time } 43.8 \mu\text{s} \text{ (fc = 4.2 MHz)}$ | -   | 7    | -   | pF   |
| Source impedance             | Rext             | $V_{DD} = 5.0 \text{ V}$ , Conversion time 23 $\mu$ s (fc = 8 MHz)                 | -   | -    | 5   | kΩ   |
|                              |                  | $V_{DD} = 2.7 \text{ V}$ , Conversion time 43.8 $\mu$ s (fc = 4.2 MHz)             | -   | -    | 5   | K77  |

Note: Input current (Output leak current) error (Max  $\pm 2 \mu$ A) and quantizing error (Max  $\pm 4$ LSB) for AD are contained.



AD Pin Mode

87PH48-14 2008-02-08

| AC Characteristics | $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ |
|--------------------|-----------------------------------------------------------------------------|
|--------------------|-----------------------------------------------------------------------------|

| Parameter                    | Symbol           | Conditions                    | V <sub>DD</sub>       | Min   | Тур.    | Max   | Unit    |
|------------------------------|------------------|-------------------------------|-----------------------|-------|---------|-------|---------|
|                              |                  | In NORMAL 1, 2 mode           | 4.5 to                | 0.5   |         | 10    |         |
| Machine cycle time           |                  | In IDLE 1, 2 mode             | 5.5 V                 | 0.5   | -       |       |         |
| Machine cycle time           | t <sub>cy</sub>  | In SLOW mode                  | 2.7 to<br>5.5 V 117.6 | 117.6 |         | 400.0 | $\mu$ S |
|                              |                  | In SLEEP mode                 |                       | _     | 133.3   |       |         |
| High level clock pulse width | t <sub>WCH</sub> | For external clock operation  | 4.5 to                | C2 F  | -       | -     |         |
| Low level clock pulse width  | t <sub>WCL</sub> | (XIN input), fc = 8 MHz       | 5.5 V                 | 62.5  |         |       | ns      |
| High level clock pulse width | t <sub>WSH</sub> | For external clock operation  | 2.7 to                | 44.7  |         |       |         |
| Low level clock pulse width  | t <sub>WSL</sub> | (XTIN input), fs = 32.768 kHz | 5.5 V                 | 14.7  | _       | _     | $\mu$ S |
| AD conversion time           |                  | ADCCR bit 4; ACK = 0          | _                     | -     | 49 tcy  | -     |         |
|                              | t <sub>ADC</sub> | ADCCR bit 4; ACK = 1          | _                     | -     | 196 tcy | -     | ns      |



Note 1: During AD conversion, make the level of  $V_{AIN}$  stable.

Note 2: i = 17 to 10, 07 to 00

**Recommended Oscillating Conditions** 

$$(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$$

|                           | 0 111 1            | Oscillation |              | _         |                | Recommend      | ed Constant    |
|---------------------------|--------------------|-------------|--------------|-----------|----------------|----------------|----------------|
| Parameter                 | Oscillator         | Frequency   | VDD          | Recommend | ded Oscillator | C <sub>1</sub> | C <sub>2</sub> |
| Ceramic                   |                    | 8 MHz       | 4.5 to 5.5 V | KYOCERA   | KBR8.0 M       |                |                |
| High-frequency            | resonator          |             |              | KYOCERA   | KBR4.0 MS      | 30 pF          | 30 pF          |
| oscillation               |                    | 4 MHz       | 2.7 to 5.5 V | MURATA    | CSA4.00 MG     |                |                |
|                           |                    | 8 MHz       | 4.5 to 5.5 V | тоуосом   | 210B 8.0000    |                |                |
|                           | Crystal oscillator | 4 MHz       | 2.7 to 5.5 V | тоуосом   | 204B 4.0000    | 20 pF          | 20 pF          |
| Low-frequency oscillation | Crystal oscillator | 32.768 kHz  | 2.7 to 5.5 V | NDK       | MX-38T         | 15 pF          | 15 pF          |



(1) High-frequency Oscillation



(2) Low-frequency Oscillation

- Note 1: When it is used in high electrical field, an electrical shield of the package is recommended to retain normal operations.
- Note 2: TOYAMA MURATA MFG. CO., LTD (JAPAN)

The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change.

For up-to-date information, please refer to the following URL;

http://www.murata.com/

DC/AC Characteristics (PROM mode)

(V<sub>SS</sub> = 0 V)

### (1) Read operation

| Parameter                    | Symbol           | Conditions                     | Min  | Тур.           | Max             | Unit   |
|------------------------------|------------------|--------------------------------|------|----------------|-----------------|--------|
| Input high voltage           | V <sub>IH4</sub> |                                | 2.2  | -              | V <sub>CC</sub> | V      |
| Input low voltage            | V <sub>IL4</sub> |                                | 0    | -              | 0.8             | <      |
| Power supply voltage         | V <sub>CC</sub>  |                                | 4.75 | _              | 6.5             | \<br>\ |
| Program power supply voltage | $V_{PP}$         |                                | 4.75 | _              | 6.5             |        |
| Address access time          | t <sub>ACC</sub> | V <sub>CC</sub> = 5.0 ± 0.25 V | _    | 1.5 tcyc + 300 | -               | ns     |

Note: tcyc = 500 ns at 8 MHz



Timing Waveforms of Read Operation

#### (2) Program Operation (High-speed write mode - I ) (Topr = 25 ± 5°C)

| Parameter                    | Symbol           | Conditions                                                                                  | Min  | Тур. | Max             | Unit     |
|------------------------------|------------------|---------------------------------------------------------------------------------------------|------|------|-----------------|----------|
| Input high voltage           | V <sub>IH4</sub> |                                                                                             | 2.2  | -    | V <sub>CC</sub> | ٧        |
| Input low voltage            | V <sub>IL4</sub> |                                                                                             | 0    | -    | 0.8             | ٧        |
| Power supply voltage         | V <sub>CC</sub>  |                                                                                             | 5.75 | _    | 6.5             | ٧        |
| Program power supply voltage | $V_{PP}$         |                                                                                             | 12.0 | 12.5 | 13.0            | <b>V</b> |
| Initial program pulse width  | t <sub>PW</sub>  | $V_{CC} = 6.0 \text{ V} \pm 0.25 \text{ V},$<br>$V_{PP} = 12.5 \text{ V} \pm 0.5 \text{ V}$ | 0.95 | 1.0  | 1.05            | ms       |



Timing Waveforms of Programming Operation

- Note 1: When  $V_{cc}$  power supply is turned on or after,  $V_{pp}$  must be increased. When  $V_{cc}$  power supply is turned off or before,  $V_{pp}$  must be decreased.
- Note 2: The device must not be set to the EPROM programmer or picked up from it under applying the program voltage (12.5 V  $\pm$  0.5 V) to the  $V_{pp}$  pin as the device is damaged.
- Note 3: Be sure to execute the recommended programing mode with the recommended programing adaptor. If a mode or an adaptor except the above, the misoperation sometimes occurs.

#### (3) Program operation (High-speed write mode -II) (Topr = $25 \pm 5^{\circ}$ C)

| Parameter                   | Symbol          | Conditions                                                                                     | Min   | Тур.  | Max             | Unit |
|-----------------------------|-----------------|------------------------------------------------------------------------------------------------|-------|-------|-----------------|------|
| Input high voltage          | $V_{IH4}$       |                                                                                                | 2.2   | -     | V <sub>CC</sub> | V    |
| Input low voltage           | $V_{IL4}$       |                                                                                                | 0     | -     | 0.8             | ٧    |
| Supply voltage              | $V_{CC}$        |                                                                                                | 6.00  | 6.25  | 6.50            | V    |
| Program supply voltage      | $V_{PP}$        |                                                                                                | 12.50 | 12.75 | 13.0            | ٧    |
| Initial program pulse width | t <sub>PW</sub> | $V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V},$<br>$V_{PP} = 12.75 \text{ V} \pm 0.25 \text{ V}$ | 0.095 | 0.1   | 0.105           | ms   |



Note: DO: Data output (I0 to I7) DI: Data input (I0 to I7)

- Note 1: When  $V_{cc}$  power supply is turned on or after,  $V_{pp}$  must be increased.
- When  $V_{cc}$  power supply is turned off or before,  $V_{pp}$  must be decreased.
- Note 2: The device must not be set to the EPROM programmer or picked up from it under applying the program voltage (12.75 V  $\pm$  0.25 V) to the  $V_{pp}$  pin as the device is damaged.
- Note 3: Be sure to execute the recommended programing mode with the recommended programing adaptor. If a mode or an adaptor except the above, the misoperation sometimes occurs.

## **Electrical Characteristics**

#### (2) TMP87PM48

Absolute Maximum Ratings

 $(V_{SS} = 0 V)$ 

| Parameter                    | Symbol              | Conditions                           | Ratings                        | Unit |  |
|------------------------------|---------------------|--------------------------------------|--------------------------------|------|--|
| Supply voltage               | $V_{DD}$            |                                      | - 0.3 to 6.5                   | V    |  |
| Input voltage                | V <sub>IN</sub>     |                                      | - 0.3 to V <sub>DD</sub> + 0.3 | V    |  |
| Output voltage               | V <sub>OUT</sub>    |                                      | - 0.3 to V <sub>DD</sub> + 0.3 | V    |  |
| Output current (Per 1 pin)   | I <sub>OUT1</sub>   | Ports P0, P1, P2, P4, P5, P6, P7, P8 | 3.2                            |      |  |
|                              | I <sub>OUT2</sub>   | Port P3                              | 30                             | mA   |  |
| Outrant assurant (Tatal)     | Σ l <sub>OUT1</sub> | Ports P0, P1, P2, P4, P5, P6, P7, P8 | 120                            | 0    |  |
| Output current (Total)       | Σ I <sub>OUT2</sub> | Port P3                              | 120                            | mA   |  |
| Power dissipation            | PD                  |                                      | 350                            | mW   |  |
| Soldering temperature (Time) | Tsld                |                                      | 260 (10 s)                     | °C   |  |
| Storage temperature          | Tstg                |                                      | – 55 to 125                    | °C   |  |
| Operating temperature        | Topr                |                                      | - 40 to 85                     | °C   |  |

Note: The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded.

**Recommended Operating Conditions** 

$$(V_{SS} = 0 V, Topr = -40 to 85^{\circ}C)$$

| Parameter          | Symbol           | Pins                    | (                                     | Conditions                     | Min                  | Max                    | Unit  |
|--------------------|------------------|-------------------------|---------------------------------------|--------------------------------|----------------------|------------------------|-------|
|                    |                  |                         | fc = 8<br>MHz                         | l                              |                      |                        |       |
| Supply voltage     | V <sub>DD</sub>  |                         | '`                                    | NORMAL1/2 modes IDLE1/2 modes  | 0.7                  | 5.5                    | v     |
|                    |                  |                         | fs = 32.768 kHz                       | SLOW mode SLEEP mode           | 2.7                  |                        |       |
|                    |                  |                         |                                       | STOP mode                      | 2.0                  |                        |       |
| Input high voltage | V <sub>IH1</sub> | Except hysteresis input | $V_{DD} \ge 4.5 V$ $V_{DD} < 4.5 V$   |                                | $V_{DD} \times 0.70$ |                        | v     |
|                    | V <sub>IH2</sub> | Hysteresis input        |                                       |                                | $V_{DD} \times 0.75$ | $V_{DD}$               |       |
|                    | V <sub>IH3</sub> |                         |                                       |                                | $V_{DD} \times 0.90$ |                        |       |
|                    | V <sub>IL1</sub> | Except hysteresis input |                                       | / > A E V                      |                      | $V_{DD} \times 0.30$   |       |
| Input low voltage  | $V_{IL2}$        | Hysteresis input        | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 7 <sub>DD</sub> ≧ 4.5 V        | 0                    | $V_{DD} \times 0.25$   | v     |
|                    | V <sub>IL3</sub> |                         | \                                     | / <sub>DD</sub> < 4.5 V        |                      | V <sub>DD</sub> × 0.10 |       |
|                    |                  | VIN VOUT                | V <sub>DD</sub>                       | V <sub>DD</sub> = 4.5 to 5.5 V |                      | 8.0                    | MHz   |
| Clock frequency    | fc               | XIN, XOUT               | V <sub>DD</sub>                       | = 2.7 to 5.5 V                 | 0.4                  | 4.2                    | IVITZ |
|                    | fs               | XTIN, XTOUT             |                                       |                                | 30.0                 | 34.0                   | kHz   |

Note 1: The recommended operating conditions for a device are operating conditions under which it can be guaranteed that the device will operate as specified. If the device is used under operating conditions other than the recommended operating conditions (Supply voltage, operating temperature range, specified AC/DC values etc.), malfunction may occur. Thus, when designing products which include this device, ensure that the recommended operating conditions for the device are always adhered to.

Note 2: The condition of clock frequency is in NORMAL1/2 modes and IDLE1/2 modes.

87PH48-20 2008-02-08

**DC Characteristics** 

 $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

| Parameter                           | Symbol           | Pins                                 | Conditions                                                                                    | Min | Тур. | Max  | Unit |
|-------------------------------------|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|-----|------|------|------|
| Hysteresis voltage                  | V <sub>HS</sub>  | Hysteresis inputs                    | VDD = 5.0 V                                                                                   | -   | 0.9  | _    | ٧    |
|                                     | I <sub>IN1</sub> | TEST                                 |                                                                                               |     |      |      |      |
| Input current                       | I <sub>IN2</sub> | Open drain ports,<br>Tri-state ports | VDD = 5.5 V<br>V <sub>IN</sub> = 5.5 V/0 V                                                    | -   | _    | ± 2  | μΑ   |
|                                     | I <sub>IN3</sub> | RESET, STOP                          |                                                                                               |     |      |      |      |
| Input resistance                    | R <sub>IN2</sub> | RESET                                | VDD = 5.0 V                                                                                   | 100 | 220  | 450  | kΩ   |
| Output leakage                      | Ι.               | Sink open drain ports                | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V                                             | _   | -    | 2    |      |
| current                             | ILO              | Tri-state ports                      | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5/0 V                                           | ±   | ± 2  | μΑ   |      |
| Output high voltage                 | V <sub>OH2</sub> | Tri-state ports                      | $V_{DD} = 4.5 \text{ V}, I_{OH} = -0.7 \text{ mA}$                                            | 4.1 | -    | -    | ٧    |
| Output low voltage                  | V <sub>OL</sub>  | Except for XOUT and P3               | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> = 1.6 mA                                             | -   | _    | 0.4  | mA   |
| Output low current                  | I <sub>OL3</sub> | P3                                   | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 1.0 V                                              | _   | 20   | _    | mA   |
| Supply current in NORMAL 1, 2 modes |                  |                                      | $V_{DD} = 5.5 \text{ V}$<br>$V_{IN} = 5.3 \text{ V}/0.2 \text{ V}$                            | _   | 4.75 | 6.4  | mA   |
| Supply current in IDLE 1, 2 modes   |                  |                                      | fc = 8 MHz<br>fs = 32.768 kHz                                                                 | _   | 3.25 | 4.65 | mA   |
| Supply current in NORMAL 1, 2 modes |                  |                                      | $V_{DD} = 3.0 \text{ V}, V_{IN} = 2.8 \text{ V}/0.2 \text{ V}$<br>$V_{IN} = 4.19 \text{ MHz}$ | _   | 1.87 | 3.2  | mA   |
| Supply current in IDLE 1, 2 modes   | ] ,              |                                      | fs = 32.768 kHz                                                                               | _   | 1.35 | 2.2  | mA   |
| Supply current in SLOW mode         | I <sub>DD</sub>  |                                      | $V_{DD} = 3.0 \text{ V}$ $V_{IN} = 2.8 \text{ V}/0.2 \text{ V}$                               | _   | 20   | 30   | μΑ   |
| Supply current in<br>SLEEP mode     |                  |                                      | fs = 32.768 kHz                                                                               | -   | 10   | 20   | μΑ   |
| Supply current in STOP mode         |                  |                                      | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.3 V/0.2 V                                      | -   | 0.5  | 10   | μΑ   |

Note 1: Typical values show those at Topr = 25°C

Note 2: Input Current  $I_{IN1}$ ,  $I_{IN3}$ : The current through resistor is not included, when the input resistor (pull-up or pull-down) is contained.

Note 3: IDD except for I<sub>REF</sub>.

**AD Conversion Characteristics** 

 $(V_{SS} = 0 \text{ V}, V_{DD} = 2.7 \text{ to } 5.5 \text{ V}, \text{Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

|                          |                  |                                                                               |                  |      |        | Max        |         |      |
|--------------------------|------------------|-------------------------------------------------------------------------------|------------------|------|--------|------------|---------|------|
| Parameter                | Symbol           | Conditions                                                                    | Min              | Тур. | ADCDR1 |            | DR2     | Unit |
|                          |                  |                                                                               |                  |      |        | ACK = 0    | ACK = 1 |      |
| Analog reference voltage | $V_{AREF}$       | ., , , , , , , , , , , , , , , , , , ,                                        | 2.7              | _    |        | $V_{DD}$   |         | V    |
|                          | V <sub>ASS</sub> | $V_{AREF} - V_{ASS} \ge 2.5 V$                                                | V <sub>SS</sub>  | _    | 1.5    |            |         | ٧    |
| Analog input voltage     | V <sub>AIN</sub> |                                                                               | V <sub>ASS</sub> | _    |        | $V_{AREF}$ |         | ٧    |
| Analog supply current    | I <sub>REF</sub> | $V_{AREF} = 5.5 \text{ V},$<br>$V_{ASS} = 0.0 \text{ V}$                      | _                | 0.5  |        | 1.2        |         | mA   |
| Nonlinearity error       |                  | V <sub>DD</sub> = 5.0, V <sub>SS</sub> = 0.0 V<br>V <sub>AREF</sub> = 5.000 V | _                | _    | ± 1    | ± 3        | ± 2     |      |
| Zero point error         |                  | VAREF = 3.000 V<br>VASS = 0.000 V                                             | _                | _    | ± 1    | ± 3        | ± 2     | 1.60 |
| Full scale error         |                  | V <sub>DD</sub> = 2.7, V <sub>SS</sub> = 0.0 V<br>V <sub>AREF</sub> = 2.700 V | _                | _    | ± 1    | ± 3        | ± 2     | LSB  |
| Total error              |                  | $V_{ASS} = 0.000 \text{ V}$                                                   | _                | _    | ± 2    | ± 6        | ± 4     |      |

Note 1:  $\triangle V_{AREF} = V_{AREF} - V_{ASS}$   $ADCDR1: 8 \ bits - AD \ conversion \ result \ (1LSB = <math>\triangle V_{AREF}/256)$ ADCDR2: 10 bits – AD conversion result (1LSB =  $\triangle V_{AREF}/1024$ )

Note 2: Quantizing error is not contained in those errors.

2008-02-08 87PH48-21

**AD Input Characteristics** 

(Topr =  $-40 \text{ to } 85^{\circ}\text{C}$ )

| Parameter                    | Symbol           | Conditions                                                             |   | Тур. | Max        | Unit |
|------------------------------|------------------|------------------------------------------------------------------------|---|------|------------|------|
| Input impedance (Resistance) | В                | VDD = 5.0 V, Conversion time 23 $\mu$ s (fc = 8 MHz)                   | - | 5    | -          | kΩ   |
|                              | R <sub>AIN</sub> | $V_{DD} = 2.7 \text{ V}$ , Conversion time 43.8 $\mu$ s (fc = 4.2 MHz) | ı | 20   | -          | K77  |
|                              |                  | $V_{DD} = 5.0 \text{ V}$ , Conversion time 23 $\mu$ s (fc = 8 MHz)     |   | 7    | -          |      |
| Input impedance (Capacity)   | C <sub>AIN</sub> | $V_{DD} = 2.7 \text{ V}$ , Conversion time 43.8 $\mu$ s (fc = 4.2 MHz) | - | 7    | <b>†</b> - | pF   |
| Source impedance             |                  | $V_{DD} = 5.0 \text{ V}$ , Conversion time 23 $\mu$ s (fc = 8 MHz)     |   | -    | 5          | kΩ   |
|                              | Rext             | $V_{DD} = 2.7 \text{ V}$ , Conversion time 43.8 $\mu$ s (fc = 4.2 MHz) | _ | -    | 5          | K77  |

Note: Input current (Output leak current) error (Max  $\pm 2 \mu$ A) and quantizing error (Max  $\pm 4$ LSB) for AD are contained.



AD Pin Mode

87PH48-22 2008-02-08

**AC Characteristics** 

 $(V_{SS} = 0 \text{ V, Topr} = -40 \text{ to } 85^{\circ}\text{C})$ 

| Parameter                    | Symbol           | Conditions                    | V <sub>DD</sub> | Min   | Тур.    | Max   | Unit    |
|------------------------------|------------------|-------------------------------|-----------------|-------|---------|-------|---------|
|                              |                  | In NORMAL 1, 2 mode           | 4.5 to          | ٥٠    |         | 10    |         |
| Machine cycle time           | .                | In IDLE 1, 2 mode             | 5.5 V           | 0.5   | _       |       |         |
|                              | t <sub>cy</sub>  | In SLOW mode                  | 2.7 to          | 447.6 |         | 422.2 | $\mu$ S |
|                              |                  | In SLEEP mode                 | 5.5 V           | 117.6 | _       | 133.3 |         |
| High level clock pulse width | t <sub>WCH</sub> | For external clock operation  | 4.5 to          | 62.5  | -       | -     |         |
| Low level clock pulse width  | t <sub>WCL</sub> | (XIN input), fc = 8 MHz       | 5.5 V           |       |         |       | ns      |
| High level clock pulse width | t <sub>WSH</sub> | For external clock operation  | 2.7 to          | 44.7  |         | -     | _       |
| Low level clock pulse width  | t <sub>WSL</sub> | (XTIN input), fs = 32.768 kHz | 5.5 V           | 14.7  | _       |       | $\mu$ S |
| AD conversion time           |                  | ADCCR bit 4; ACK = 0          | -               | -     | 49 tcy  | -     |         |
|                              | t <sub>ADC</sub> | ADCCR bit 4; ACK = 1          | -               | -     | 196 tcy | -     | ns      |



Note 1: During AD conversion, make the level of  $V_{AIN}$  stable.

Note 2: i = 17 to 10, 07 to 00

TOSHIBA

**Recommended Oscillating Conditions** 

$$(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$$

|                               |                    | Oscillation |              |                        |             | Recommended Constant |                |  |
|-------------------------------|--------------------|-------------|--------------|------------------------|-------------|----------------------|----------------|--|
| Parameter Oscillator          |                    | Frequency   | VDD          | Recommended Oscillator |             | C <sub>1</sub>       | C <sub>2</sub> |  |
| High-frequency<br>oscillation | Ceramic            | 8 MHz       | 4.5 to 5.5 V | KYOCERA                | KBR8.0 M    | 30 pF                | 30 pF          |  |
|                               | resonator          | 4 MHz       |              | KYOCERA KBR4.0 M       | KBR4.0 MS   |                      |                |  |
|                               |                    |             | 2.7 to 5.5 V | MURATA                 | CSA4.00 MG  |                      |                |  |
|                               | Crystal oscillator | 8 MHz       | 4.5 to 5.5 V | точосом                | 210B 8.0000 |                      | 20 pF          |  |
|                               |                    | 4 MHz       | 2.7 to 5.5 V | точосом                | 204B 4.0000 | 20 pF                |                |  |
| Low-frequency oscillation     | Crystal oscillator | 32.768 kHz  | 2.7 to 5.5 V | NDK                    | MX-38T      | 15 pF                | 15 pF          |  |



(1) High-frequency Oscillation



(2) Low-frequency Oscillation

- Note 1: When it is used in high electrical field, an electrical shield of the package is recommended to retain normal operations.
- Note 2: TOYAMA MURATA MFG. CO., LTD (JAPAN)

The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change.

For up-to-date information, please refer to the following URL;

http://www.murata.com/

DC/AC Characteristics (PROM mode)

(V<sub>SS</sub> = 0 V)

### (1) Read operation

| Parameter                    | Symbol           | Conditions                     | Min  | Тур.           | Max             | Unit   |
|------------------------------|------------------|--------------------------------|------|----------------|-----------------|--------|
| Input high voltage           | V <sub>IH4</sub> |                                | 2.2  | -              | V <sub>CC</sub> | V      |
| Input low voltage            | V <sub>IL4</sub> |                                | 0    | -              | 0.8             | <      |
| Power supply voltage         | V <sub>CC</sub>  |                                | 4.75 | _              | 6.5             | \<br>\ |
| Program power supply voltage | $V_{PP}$         |                                | 4.75 | _              | 0.5             | V      |
| Address access time          | t <sub>ACC</sub> | V <sub>CC</sub> = 5.0 ± 0.25 V | -    | 1.5 tcyc + 300 | -               | ns     |

Note: tcyc = 500 ns at 8 MHz



Timing Waveforms of Read Operation

#### (2) Program Operation (High-speed write mode - I ) (Topr = $25 \pm 5^{\circ}$ C)

| Parameter                    | Symbol           | Conditions                                                                        | Min  | Тур. | Max             | Unit |
|------------------------------|------------------|-----------------------------------------------------------------------------------|------|------|-----------------|------|
| Input high voltage           | V <sub>IH4</sub> |                                                                                   | 2.2  | -    | V <sub>CC</sub> | V    |
| Input low voltage            | V <sub>IL4</sub> |                                                                                   | 0    | -    | 0.8             | V    |
| Power supply voltage         | V <sub>CC</sub>  |                                                                                   | 5.75 | 6.0  | 6.25            | V    |
| Program power supply voltage | V <sub>PP</sub>  |                                                                                   | 12.0 | 12.5 | 13.0            | V    |
| Initial program pulse width  | t <sub>PW</sub>  | $V_{CC} = 6.0 \text{ V} \pm 0.25 \text{ V},$<br>$V_{PP} = 12.5 \pm 0.5 \text{ V}$ | 0.95 | 1.0  | 1.05            | ms   |



**Timing Waveforms of Programming Operation** 

- Note 1: When  $V_{cc}$  power supply is turned on or after,  $V_{pp}$  must be increased.
  - When  $V_{cc}$  power supply is turned off or before,  $V_{pp}$  must be decreased.
- Note 2: The device must not be set to the EPROM programmer or picked up from it under applying the program voltage (12.5 V  $\pm$  0.5 V) to the  $V_{pp}$  pin as the device is damaged.
- Note 3: Be sure to execute the recommended programing mode with the recommended programing adaptor. If a mode or an adaptor except the above, the misoperation sometimes occurs.

### (3) Program operation (High-speed write mode -II) (Topr = $25 \pm 5^{\circ}$ C)

| Parameter                   | Symbol          | Conditions                                                                                     | Min   | Тур.  | Max             | Unit |
|-----------------------------|-----------------|------------------------------------------------------------------------------------------------|-------|-------|-----------------|------|
| Input high voltage          | $V_{IH4}$       |                                                                                                | 2.2   | -     | V <sub>CC</sub> | V    |
| Input low voltage           | $V_{IL4}$       |                                                                                                | 0     | -     | 0.8             | ٧    |
| Supply voltage              | $V_{CC}$        |                                                                                                | 6.00  | 6.25  | 6.50            | V    |
| Program supply voltage      | $V_{PP}$        |                                                                                                | 12.50 | 12.75 | 13.0            | ٧    |
| Initial program pulse width | t <sub>PW</sub> | $V_{CC} = 6.25 \text{ V} \pm 0.25 \text{ V},$<br>$V_{PP} = 12.75 \text{ V} \pm 0.25 \text{ V}$ | 0.095 | 0.1   | 0.105           | ms   |



Note 1: When  $V_{CC}$  power supply is turned on or after,  $V_{pp}$  must be increased. When  $V_{CC}$  power supply is turned off or before,  $V_{pp}$  must be decreased.

Note 2: The device must not be set to the EPROM programmer or picked up from it under applying the program voltage (12.75 V  $\pm$  0.25 V) to the  $V_{pp}$  pin as the device is damaged.

Note 3: Be sure to execute the recommended programing mode with the recommended programing adaptor. If a mode or an adaptor except the above, the misoperation sometimes occurs.

# **Package Dimensions**

P-LQFP64-1010-0.50 Unit: mm



87PH48-28 2008-02-08

P-QFP64-1414-0.80A Unit: mm



87PH48-29 2008-02-08

87PH48-30 2008-02-08