# **TDA9962**

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Rev. 03 — 12 September 2002

**Preliminary data** 

# 1. Description

The TDA9962 is a 12-bit analog-to-digital interface for CCD cameras. The device includes a correlated double sampling circuit, PGA, clamp loops and a low-power 12-bit ADC together with its reference voltage regulator.

An internal CDS input buffer is incorporated in order to avoid using an external buffer that would consume more power and therefore optimizing the application for low noise, low power working.

The PGA gain and the ADC input clamp level are controlled via the serial interface.

An additional DAC is provided for additional system controls; its output voltage range is 1.0 V (p-p) which is available at pin OFDOUT.

### 2. Features

- Internal CDS input buffer, Correlated Double Sampling (CDS), Programmable Gain Amplifier (PGA), 12-bit Analog-to-Digital Converter (ADC) and reference regulator included
- Fully programmable via a 3-wire serial interface
- Sampling frequency up to 30 MHz
- PGA gain range of 36 dB (in steps of 0.1 dB)
- Low power consumption of only 115 mW at 2.7 V
- Power consumption in standby mode of 4.5 mW (typ.)
- 3.0 V operation and 2.2 to 3.6 V operation for the digital outputs
- All digital inputs accept 5 V signals
- Active control pulses polarity selectable via serial interface
- 8-bit DAC included for analog settings
- TTL compatible inputs, CMOS compatible outputs.

# 3. Applications

Low-power, low-voltage CCD camera systems.





# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 4. Quick reference data

Table 1: Quick reference data

| Symbol                   | Parameter                                      | Conditions                                                                                   | Min | Тур | Max | Unit |
|--------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|
| $V_{CCA}$                | analog supply voltage                          |                                                                                              | 2.7 | 3.0 | 3.6 | V    |
| $V_{CCD}$                | digital supply voltage                         |                                                                                              | 2.7 | 3.0 | 3.6 | V    |
| $V_{CCO}$                | digital outputs supply voltage                 |                                                                                              | 2.2 | 2.5 | 3.6 | V    |
| I <sub>CCA</sub>         | analog supply current                          | all clamps active                                                                            | _   | 41  | _   | mA   |
| I <sub>CCD</sub>         | digital supply current                         |                                                                                              | _   | 2.0 | _   | mA   |
| I <sub>CCO</sub>         | digital outputs supply current                 | $f_{\text{pix}}$ = 30 MHz; $C_{\text{L}}$ = 10 pF; input ramp of 800 $\mu \text{s}$ duration | -   | 0.5 | _   | mA   |
| ADC <sub>res</sub>       | ADC resolution                                 |                                                                                              | _   | 12  | _   | bits |
| V <sub>i(CDS)(p-p)</sub> | maximum CDS input voltage (peak-to-peak value) | V <sub>CC</sub> = 2.85 V                                                                     | 650 | _   | _   | mV   |
|                          |                                                | V <sub>CC</sub> ≥ 3.0 V                                                                      | 800 | _   | _   | mV   |
| f <sub>pix(max)</sub>    | maximum pixel rate                             |                                                                                              | 25  | _   | _   | MHz  |
| f <sub>pix(min)</sub>    | minimum pixel rate                             | $O_{CCD(max)} = \pm 100 \text{ mV}$                                                          | _   | _   | 1   | MHz  |
|                          |                                                | $O_{CCD(max)} = \pm 200 \text{ mV}$                                                          | _   | _   | 2   | MHz  |
| DR <sub>PGA</sub>        | PGA dynamic range                              |                                                                                              | _   | 24  | _   | dB   |
| $N_{tot(rms)}$           | total noise from CDS input to ADC output       | PGA code = 00; see Figure 8                                                                  | _   | 1.4 | _   | LSB  |
| E <sub>in(rms)</sub>     | equivalent input noise (RMS value)             | PGA code = 255                                                                               | -   | 125 | -   | μV   |
| P <sub>tot</sub>         | total power consumption                        | $V_{CCA} = V_{CCD} = 3 \text{ V}; V_{CCO} = 2.5 \text{ V}$                                   | _   | 130 | _   | mW   |
|                          |                                                | $V_{CCA} = V_{CCD} = 2.7 \text{ V}; V_{CCO} = 2.2 \text{ V}$                                 | _   | 115 | _   | mW   |
|                          |                                                |                                                                                              |     |     |     |      |

# 5. Ordering information

**Table 2: Ordering information** 

| Type number | Package |                                                                                          |          |                 |  |
|-------------|---------|------------------------------------------------------------------------------------------|----------|-----------------|--|
|             | Name    | Description                                                                              | Version  | Pixel frequency |  |
| TDA9962HL   | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4 \text{ mm}$ | SOT313-2 | 30 MHz          |  |

# **Block diagram**

0



Fig 1. Block diagram.

9397 750 10167

**Preliminary data** 

Rev.

03

12 September 2002

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 7. Pinning information

### 7.1 Pinning



# 7.2 Pin description

Table 3: Pin description

| Symbol            | Pin | Description                                        |
|-------------------|-----|----------------------------------------------------|
| V <sub>CCA1</sub> | 1   | analog supply voltage 1                            |
| AGND1             | 2   | analog ground 1                                    |
| AGND2             | 3   | analog ground 2                                    |
| IN                | 4   | input signal from CCD                              |
| AGND3             | 5   | analog ground 3                                    |
| AGND4             | 6   | analog ground 4                                    |
| $V_{CCA2}$        | 7   | analog supply voltage 2                            |
| CPCDS1            | 8   | clamp storage capacitor pin 1                      |
| CPCDS2            | 9   | clamp storage capacitor pin 2                      |
| DCLPC             | 10  | regulator decoupling pin                           |
| OFDOUT            | 11  | analog output of the additional 8-bit control DAC  |
| TEST              | 12  | test mode input pin (should be connected to AGND5) |
| AGND5             | 13  | analog ground 5                                    |
| V <sub>CCA3</sub> | 14  | analog supply voltage 3                            |

# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Table 3: Pin description...continued

| Symbol            | Pin | Description                                                                             |
|-------------------|-----|-----------------------------------------------------------------------------------------|
| V <sub>CCA4</sub> | 15  | analog supply voltage 4                                                                 |
| V <sub>CCA5</sub> | 16  | analog supply voltage 5                                                                 |
| SDATA             | 17  | serial data input for serial interface control                                          |
| SCLK              | 18  | serial clock input for serial interface                                                 |
| SEN               | 19  | strobe pin for serial interface                                                         |
| VSYNC             | 20  | vertical sync pulse input                                                               |
| $V_{CCD1}$        | 21  | digital supply voltage 1                                                                |
| DGND1             | 22  | digital ground 1                                                                        |
| $V_{CCO1}$        | 23  | digital outputs supply voltage 1                                                        |
| OGND1             | 24  | digital output ground 1                                                                 |
| D0                | 25  | ADC digital output 0 (LSB)                                                              |
| D1                | 26  | ADC digital output 1                                                                    |
| D2                | 27  | ADC digital output 2                                                                    |
| D3                | 28  | ADC digital output 3                                                                    |
| D4                | 29  | ADC digital output 4                                                                    |
| D5                | 30  | ADC digital output 5                                                                    |
| D6                | 31  | ADC digital output 6                                                                    |
| D7                | 32  | ADC digital output 7                                                                    |
| D8                | 33  | ADC digital output 8                                                                    |
| D9                | 34  | ADC digital output 9                                                                    |
| D10               | 35  | ADC digital output 10                                                                   |
| D11               | 36  | ADC digital output 11 (MSB)                                                             |
| OGND2             | 37  | digital output ground 2                                                                 |
| $V_{CCO2}$        | 38  | digital outputs supply voltage 2                                                        |
| ŌĒ                | 39  | output enable control input (LOW = outputs active;<br>HIGH = outputs in high-impedance) |
| AGND6             | 40  | analog ground 6                                                                         |
| $V_{CCA6}$        | 41  | analog supply voltage 4                                                                 |
| STDBY             | 42  | standby mode control input (LOW = TDA9962 active;<br>HIGH = TDA9962 standby)            |
| BLK               | 43  | blanking control input                                                                  |
| CLPOB             | 44  | clamp pulse input at optical black                                                      |
| SHP               | 45  | preset sample-and-hold pulse input                                                      |
| SHD               | 46  | data sample-and-hold pulse input                                                        |
| CLK               | 47  | data clock input                                                                        |
| CLPDM             | 48  | clamp pulse input at dummy pixel                                                        |

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 8. Limiting values

Table 4: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                                     | Conditions         | Min        | Max  | Unit |
|------------------|-----------------------------------------------|--------------------|------------|------|------|
| $V_{CCA}$        | analog supply voltage                         |                    | [1] _0.3   | +4.5 | V    |
| V <sub>CCD</sub> | digital supply voltage                        |                    | [1] _0.3   | +4.5 | V    |
| V <sub>CCO</sub> | digital outputs supply voltage                | [1] _0.3           | +4.5       | V    |      |
| $\Delta V_{CC}$  | supply voltage difference                     |                    |            |      |      |
|                  | between $V_{\text{CCA}}$ and $V_{\text{CCD}}$ |                    | -0.5       | +0.5 | V    |
|                  | between $V_{\text{CCA}}$ and $V_{\text{CCO}}$ |                    | -0.5       | +1.2 | V    |
|                  | between $V_{\text{CCD}}$ and $V_{\text{CCO}}$ |                    | -0.5       | +1.2 | V    |
| V <sub>i</sub>   | input voltage                                 | referenced to AGND | -0.3       | +6.5 | V    |
| Io               | data output current                           |                    | _          | ±10  | mA   |
| T <sub>stg</sub> | storage temperature                           |                    | <b>–55</b> | +150 | °C   |
| T <sub>amb</sub> | ambient temperature                           |                    | -20        | +75  | °C   |
| Tj               | junction temperature                          |                    | _          | +150 | °C   |

<sup>[1]</sup> All supplies are connected together.

# 9. Thermal characteristics

**Table 5: Thermal characteristics** 

| Symbol               | Parameter                                   | Conditions  | Value | Unit |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 76    | K/W  |

# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 10. Characteristics

**Table 6: Characteristics** 

 $V_{CCA} = V_{CCD} = 3.0 \text{ V}; V_{CCO} = 2.5 \text{ V}; f_{pix} = 30 \text{ MHz}; T_{amb} = -20 \text{ to } +75 ^{\circ}\text{C}; unless otherwise specified.}$ 

| Symbol                   | Parameter                                    | Conditions                                                                                         | Min | Тур | Max | Unit   |
|--------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|--------|
| Supplies                 |                                              |                                                                                                    |     |     |     |        |
| V <sub>CCA</sub>         | analog supply voltage                        |                                                                                                    | 2.7 | 3.0 | 3.6 | V      |
| $V_{CCD}$                | digital supply voltage                       |                                                                                                    | 2.7 | 3.0 | 3.6 | V      |
| V <sub>CCO</sub>         | digital outputs supply voltage               |                                                                                                    | 2.2 | 2.5 | 3.6 | V      |
| I <sub>CCA</sub>         | analog supply current                        | all clamps active                                                                                  | _   | 41  | _   | mA     |
| I <sub>CCD</sub>         | digital supply current                       |                                                                                                    | _   | 2.0 | _   | mA     |
| I <sub>cco</sub>         | digital outputs supply current               | $C_L$ = 10 pF on all data outputs; input ramp of 800 $\mu$ s duration                              | -   | 0.5 | -   | mA     |
| Digital inpu             | ts                                           |                                                                                                    |     |     |     |        |
| Pins SHP, SI             | HD and CLK (referenced to                    | DGND)                                                                                              |     |     |     |        |
| V <sub>IL</sub>          | LOW-level input voltage                      |                                                                                                    | 0   | _   | 8.0 | V      |
| $V_{IH}$                 | HIGH-level input voltage                     |                                                                                                    | 2.0 | -   | 5.5 | V      |
| l <sub>i</sub>           | input current                                | $0 \leq V_i \leq 5.5 \text{ V}$                                                                    | -3  | -   | +3  | μΑ     |
| C <sub>i</sub>           | input capacitance                            |                                                                                                    | _   | _   | 2   | pF     |
| Pins CLPDN               | I, CLPOB, SEN, SCLK, SDA                     | TA, STBY, OE, BLK and VSYNC                                                                        |     |     |     |        |
| V <sub>IL</sub>          | LOW-level input voltage                      |                                                                                                    | 0   | _   | 0.8 | V      |
| $V_{IH}$                 | HIGH-level input voltage                     |                                                                                                    | 2.0 | _   | 5.5 | V      |
| l <sub>i</sub>           | input current                                | $0 \le V_i \le 5.5 \text{ V}$                                                                      | -2  | _   | +2  | μΑ     |
| Clamps                   |                                              |                                                                                                    |     |     |     |        |
| Global chara             | cteristics of the clamp loops                | 3                                                                                                  |     |     |     |        |
| t <sub>W(clamp)</sub>    | clamp active pulse width in number of pixels | PGA code = 255 for<br>maximum 8 LSB error;<br>C <sub>CPCDS</sub> = 1 μF                            | 15  | _   | -   | pixels |
| Input clamp              | (driven by CLPDM)                            |                                                                                                    |     |     |     |        |
| gm(CDS)                  | CDS input clamp transconductance             |                                                                                                    | _   | 15  | -   | mS     |
| Correlated I             | Double Sampling (CDS)                        |                                                                                                    |     |     |     |        |
| V <sub>i(CDS)(p-p)</sub> | maximum peak-to-peak                         | $V_{CC} = 2.85 \text{ V}$                                                                          | 650 | _   | _   | mV     |
| , , , , ,                | CDS input amplitude (video signal)           | $V_{CC} \ge 3.0 \text{ V}$                                                                         | 800 | -   | -   | mV     |
| V <sub>reset(max)</sub>  | maximum CDS input reset pulse amplitude      |                                                                                                    | _   | -   | 1.5 | V      |
| I <sub>i(IN)</sub>       | input current into pin IN                    | at floating gate level                                                                             | _   | _   | 3   | μΑ     |
| C <sub>i</sub>           | input capacitance                            |                                                                                                    | _   | 2   | -   | pF     |
| $t_{\text{CDS(min)}}$    | CDS control pulses minimum active time       | $V_{i(CDS)(p-p)}$ = 800 mV<br>black-to-white transition in<br>1 pixel with 98.5% $V_i$<br>recovery | 11  | -   | -   | ns     |

# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

 Table 6:
 Characteristics...continued

 $V_{CCA} = V_{CCD} = 3.0 \text{ V}; V_{CCO} = 2.5 \text{ V}; f_{pix} = 30 \text{ MHz}; T_{amb} = -20 \text{ to } +75 ^{\circ}\text{C}; unless otherwise specified.}$ 

| Symbol                   | Parameter                                                                    | Conditions                            | Min          | Тур                   | Max                | Unit                     |
|--------------------------|------------------------------------------------------------------------------|---------------------------------------|--------------|-----------------------|--------------------|--------------------------|
| t <sub>h(IN;SHP)</sub>   | CDS input hold time<br>(pin IN) compared to<br>control pulse SHP             | see Figure 3 and 4                    | 3            | _                     | _                  | ns                       |
| t <sub>h(IN;SHD)</sub>   | CDS input hold time<br>(pin IN) compared to<br>control pulse SHD             | see Figure 3 and 4                    | 3            | _                     | _                  | ns                       |
| Amplifier                |                                                                              |                                       |              |                       |                    |                          |
| $DR_{PGA}$               | PGA dynamic range                                                            | see Figure 7 and Table 7              | -            | 24                    | _                  | dB                       |
| $\Delta G_{PGA}$         | PGA gain step                                                                |                                       | 0.08         | 0.10                  | 0.12               | dB                       |
| Analog-to-Di             | igital Converter (ADC)                                                       |                                       |              |                       |                    |                          |
| DNL                      | differential non linearity                                                   | f <sub>pix</sub> = 30 MHz; ramp input | -            | ±0.5                  | ±0.9               | LSB                      |
| Total chain o            | characteristics (CDS + PG                                                    | A + ADC)                              |              |                       |                    |                          |
| f <sub>pix(max)</sub>    | maximum pixel frequency                                                      |                                       | 30           | _                     | _                  | MHz                      |
| f <sub>pix(min)</sub>    | minimum pixel rate                                                           | $O_{CCD(max)} = \pm 100 \text{ mV}$   | _            | _                     | 1                  | MHz                      |
|                          |                                                                              | $O_{CCD(max)} = \pm 200 \text{ mV}$   | _            | _                     | 2                  | MHz                      |
| t <sub>CLKH</sub>        | CLK pulse width HIGH                                                         |                                       | 15           | _                     | _                  | ns                       |
| t <sub>CLKL</sub>        | CLK pulse width LOW                                                          |                                       | 15           | _                     | _                  | ns                       |
| $t_{d(SHD;CLK)}$         | time delay between<br>SHD and CLK                                            | see Figure 3 and 4                    | _            | 10                    | _                  | ns                       |
| t <sub>su(BLK;SHD)</sub> | set-up time of BLK compared to SHD                                           | see Figure 3 and 4                    | 5            | _                     | _                  | ns                       |
| V <sub>i(IN)(FS)</sub>   | video input dynamic                                                          | PGA code = 00                         | <del>-</del> | 800                   | _                  | mV                       |
|                          | signal for ADC full-scale output                                             | PGA code = 255                        | -            | 50                    | _                  | mV                       |
| $N_{tot(rms)}$           | total noise from CDS                                                         | see Figure 8                          | [1]          |                       |                    |                          |
|                          | input to ADC output (RMS value)                                              | PGA code = 00                         | _            | 1.4                   | _                  | LSB                      |
|                          | (INIVIO Value)                                                               | PGA code = 96                         | _            | 2.3                   | _                  | LSB                      |
| E <sub>in(rms)</sub>     | equivalent input noise                                                       | PGA code = 255                        | _            | 125                   | _                  | μV                       |
|                          | voltage (RMS value)                                                          | PGA code = 96                         | _            | 150                   | _                  | μV                       |
| O <sub>CCD(max)</sub>    | maximum offset between CCD floating level and CCD dark pixel level           |                                       | -200         | -                     | +200               | mV                       |
| Digital-to-an            | alog converter (OFDOUT                                                       | DAC)                                  |              |                       |                    |                          |
| V <sub>OFDOUT(p-p)</sub> | additional 8-bit control<br>DAC (OFD) output voltage<br>(peak-to-peak value) | $R_i = 1 M\Omega$                     | -            | 1.0                   | -                  | V                        |
| V <sub>OFDOUT(0)</sub>   | DC output voltage for code 0                                                 |                                       | _            | AGND                  | _                  | V                        |
| V <sub>OFDOUT(255)</sub> | DC output voltage for code 255                                               |                                       | -            | AGND + 1.0            | _                  | V                        |
| TC <sub>DAC</sub>        | DAC output range temperature coefficient                                     |                                       | -            | 250                   | -                  | ppm/°C                   |
| Z <sub>OFDOUT</sub>      | DAC output impedance                                                         |                                       | -            | 2000                  | _                  | Ω                        |
| I <sub>OFDOUT</sub>      | DAC output current drive                                                     | static                                | -            | -                     | 100                | μΑ                       |
| 9397 750 10167           |                                                                              |                                       |              | © Koninklijke Philips | s Electronics N.V. | 2002. All rights reserve |

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Table 6: Characteristics...continued

 $V_{CCA} = V_{CCD} = 3.0 \text{ V}; V_{CCO} = 2.5 \text{ V}; f_{pix} = 30 \text{ MHz}; T_{amb} = -20 \text{ to } +75 ^{\circ}\text{C}; unless otherwise specified.}$ 

| Symbol                 | Parameter                                            | Conditions                                                                   | Min                    | Тур | Max              | Unit |
|------------------------|------------------------------------------------------|------------------------------------------------------------------------------|------------------------|-----|------------------|------|
|                        | outs (f <sub>pix</sub> = 30 MHz; C <sub>L</sub> = 10 | pF); see Figure 3 and 4                                                      |                        | 71  |                  |      |
| V <sub>OH</sub>        | HIGH-level output voltage                            | $I_{OH} = -1 \text{ mA}$                                                     | V <sub>CCO</sub> - 0.5 | 5 – | V <sub>CCO</sub> | V    |
| V <sub>OL</sub>        | LOW-level output voltage                             | I <sub>OL</sub> = 1 mA                                                       | 0                      | -   | 0.5              | V    |
| l <sub>OZ</sub>        | output current in 3-state mode                       | $0.5 \text{ V} < \text{V}_{\text{o}} < \text{V}_{\text{CCO}}$                | -20                    | _   | +20              | μΑ   |
| t <sub>h(o)</sub>      | output hold time                                     |                                                                              | 5                      | _   | -                | ns   |
| t <sub>d(o)</sub>      | output delay time                                    | $C_L = 10 \text{ pF}; V_{CCO} = 3.6 \text{ V};$<br>$V_{CCD} = 3.6 \text{ V}$ | _                      | 10  | 13               | ns   |
|                        |                                                      | $C_L = 10 \text{ pF}; V_{CCO} = 2.5 \text{ V};$<br>$V_{CCD} = 3 \text{ V}$   | -                      | 12  | 15               | ns   |
|                        |                                                      | $C_L = 10 \text{ pF}; V_{CCO} = 2.2 \text{ V};$<br>$V_{CCD} = 2.7 \text{ V}$ | _                      | 13  | 16               | ns   |
| C <sub>L</sub>         | output load capacitance                              |                                                                              | _                      | _   | 20               | pF   |
| Serial inter           | face                                                 |                                                                              |                        |     |                  |      |
| f <sub>SCLK(max)</sub> | maximum frequency of serial clock interface          |                                                                              | 10                     | -   | -                | MHz  |
|                        |                                                      |                                                                              |                        |     |                  |      |

<sup>[1]</sup> Noise figure includes the internal input buffer circuit.

9397 750 10167

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Philips

Semiconductors



Recommended placement for CLK rising edge is between the falling edge of SHD and the rising edge of SHP.

Fig 3. Pixel frequency timing diagram; all polarities active HIGH.

9397 750 10167

11 of 24

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

**Philips Semiconductors** 



Recommended placement for CLK falling edge is between the rising edge of SHD and the falling edge of SHP.

Fig 4. Pixel frequency timing diagram; all polarities active LOW.

# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras





### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras



$$Gain(dB) = 1.9 + 36 \times \left(\frac{PGAcode}{383}\right)[dB]$$

Full-scale at the ADC input is reached at  $V_{i(CDS)(p-p)} = 800$  mV; PGA code 0.

To use 36 dB gain range refer to Table 7, address 0100.

Fig 7. Total gain from CDS input to ADC input as a function of PGA control code.



Noise measurement at ADC outputs: Coupling capacitor at input is grounded, so only noise contribution of the front-end is evaluated. Front-end works at 30 Mpixels with line of 1024 pixels whose first 40 are used to run CLPOB and the last 40 for CLPDM. Data at the ADC outputs are measured during the other pixels. As a result of this, the standard deviation of the codes statistic is computed, resulting in the noise. No quantization noise is taken into account.

Fig 8. Typical total noise performance as a function of PGA gain.

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras



If vertical sync is not available, VSYNC should be connected to SEN.

Fig 9. Serial interface block diagram.



# 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

Table 7: Serial interface programming

| Address bits |        |            | Data bits SD11 to SD0 |                                                                                                                                                                 |
|--------------|--------|------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| А3           | A2     | <b>A</b> 1 | Α0                    |                                                                                                                                                                 |
| 0            | 0      | 0          | 0                     | PGA gain control (SD7 to SD0)                                                                                                                                   |
| 0            | 0      | 0          | 1                     | DAC OFDOUT output control (SD7 to SD0)                                                                                                                          |
| 0            | 0      | 1          | 0                     | ADC clamp reference control (SD6 to SD0); from code 0 to 127                                                                                                    |
| 0            | 0      | 1          | 1                     | control pulses (pins SHP, SHD, CLPDM, CLPOB, BLK and CLK) polarity settings; SD2, SD6, SD7 and SD9 should be set to logic 1; for SD6 and SD7 see Table 9 and 10 |
| 0            | 1      | 0          | 0                     | SD7 = 0 by default; SD7 = 1 for 36 dB PGA gain range but noise and clamp behaviour are not guaranteed                                                           |
| othe         | r addr | esses      |                       | test modes (do not use in normal application)                                                                                                                   |

### Table 8: Polarity settings

| Symbol      | Pin       | Serial control bit | Active edge or level    |
|-------------|-----------|--------------------|-------------------------|
| SHP and SHD | 45 and 46 | SD4                | 1 = HIGH; 0 = LOW       |
| CLK         | 47        | SD5                | 1 = rising; 0 = falling |
| CLPDM       | 48        | SD0                | 1 = HIGH; 0 = LOW       |
| CLPOB       | 44        | SD1                | 1 = HIGH; 0 = LOW       |
| BLK         | 43        | SD3                | 1 = HIGH; 0 = LOW       |
| VSYNC       | 20        | SD8                | 0 = rising; 1 = falling |

### Table 9: Standby control using pin STDBY

| Bit SD7 of register 0011 | STDBY | ADC digital outputs<br>SD11 to SD0 | I <sub>CCA</sub> + I <sub>CCD</sub> (typ.) |
|--------------------------|-------|------------------------------------|--------------------------------------------|
| 1                        | 1     | last logic state                   | 1.5 mA                                     |
|                          | 0     | active                             | 43 mA                                      |
| 0                        | 1     | active                             | 43 mA                                      |
|                          | 0     | test logic state                   | 1.5 mA                                     |

### Table 10: Output enable selection using output enable pin (OE)

| Bit SD6 of register 0011 | ŌĒ | ADC digital outputs SD9 to SD0 |
|--------------------------|----|--------------------------------|
| 1                        | 0  | active binary                  |
|                          | 1  | high-impedance                 |
| 0                        | 0  | high-impedance                 |
|                          | 1  | active binary                  |

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 11. Application information



- (1) Pins SEN and VSYNC should be interconnected when vertical sync signal is not available.
- (2) Input signals IN, SHD and SHP must be adjusted to comply with timing signals  $t_{h(IN;SHP)}$  and  $t_{h(IN;SHD)}$  (see Section 10 "Characteristics").
- (3) As an internal buffer is incorporated, depending on the CCD output impedance, an external input buffer may not be necessary and consequently power savings can be made.

Fig 11. Application diagram.

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras



(1) The external input buffer can be omitted for CCDs with low output impedance, for CCDs with high output impedance, a small current (around 1 mA) is needed.

Fig 12. Typical imaging application.

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

### 11.1 Power and grounding recommendations

Care should be taken to minimize the noise when designing a printed-circuit board for applications such as PC cameras, surveillance cameras, camcorders and digital still cameras.

For the front-end integrated circuit, the basic rules of printed-circuit board design and implementation of analog components (such as classical operational amplifiers) must be taken into account, particularly with respect to power and ground connections.

The connections between the CCD interface and the CDS input should be as short as possible and a ground ring protection around these connections can be beneficial.

Separate analog and digital supplies provide the best performance. If it is not possible to do this on the board then the analog supply pins must be decoupled effectively from the digital supply pins. The decoupling capacitors must be placed as close as possible to the IC package.

In a two-ground system, in order to minimize the noise through package and die parasitics, the following recommendation must be implemented.

- The ground pin associated with the digital outputs must be connected to the digital
  ground plane and special care should be taken to avoid feedthrough in the analog
  ground plane. The analog and digital ground planes must be connected together
  with an inductor as closely as possible to the IC in order for them to have the same
  DC voltage.
- The digital output pins and their associated lines should be shielded by the digital ground plane which can then be used as a return path for digital signals.

**TDA9962 Philips Semiconductors** 

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 12. Package outline

### LQFP48: plastic low profile quad flat package; 48 leads; body 7 x 7 x 1.4 mm

SOT313-2



| UN | т     | A<br>ax. | A <sub>1</sub> | A <sub>2</sub> | <b>A</b> <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L   | Lp           | v   | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
|----|-------|----------|----------------|----------------|-----------------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| mr | n 1.0 | 60       | 0.20<br>0.05   | 1.45<br>1.35   | 0.25                  | 0.27<br>0.17 | 0.18<br>0.12 | 7.1<br>6.9       | 7.1<br>6.9       | 0.5 | 9.15<br>8.85   | 9.15<br>8.85 | 1.0 | 0.75<br>0.45 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55                  | 0.95<br>0.55                  | 7°<br>0° |

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT313-2 | 136E05 | MS-026 |          |            |            | <del>99-12-27</del><br>00-01-19 |  |

Fig 13. SOT313-2.

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 13. Handling information

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

# 14. Soldering

### 14.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

### 14.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 220 °C for thick/large packages, and below 235 °C small/thin packages.

## 14.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

9397 750 10167

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### 14.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

### 14.5 Package related soldering information

Table 11: Suitability of surface mount IC packages for wave and reflow soldering methods

| Package <sup>[1]</sup>                                              | Soldering method                  |                       |  |  |  |  |
|---------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|--|--|
|                                                                     | Wave                              | Reflow <sup>[2]</sup> |  |  |  |  |
| BGA, LBGA, LFBGA, SQFP, TFBGA, VFBGA                                | not suitable                      | suitable              |  |  |  |  |
| HBCC, HBGA, HLQFP, HSQFP, HSOP,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS | not suitable <sup>[3]</sup>       | suitable              |  |  |  |  |
| PLCC <sup>[4]</sup> , SO, SOJ                                       | suitable                          | suitable              |  |  |  |  |
| LQFP, QFP, TQFP                                                     | not recommended <sup>[4][5]</sup> | suitable              |  |  |  |  |
| SSOP, TSSOP, VSO                                                    | not recommended[6]                | suitable              |  |  |  |  |

<sup>[1]</sup> For more detailed information on the BGA packages refer to the (*LF*)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.

- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [4] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [5] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [6] Wave soldering is suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

# 15. Revision history

### **Table 12: Revision history**

| Rev | Date     | CPCN | Description                              |
|-----|----------|------|------------------------------------------|
| 03  | 20020912 | -    | Preliminary specification; third version |
| 02  | 20000804 | -    | Objective specification; second version  |
| 01  | 20000501 | -    | Objective specification; initial version |

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

### 16. Data sheet status

| Data sheet status <sup>[1]</sup> | Product status <sup>[2]</sup> | Definition                                                                                                                                                                                                                                                                                                             |
|----------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                   | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                            |
| Preliminary data                 | Qualification                 | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                    | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

<sup>[1]</sup> Please consult the most recently issued data sheet before initiating or completing a design.

### 17. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### 18. Disclaimers

**Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

# **Contact information**

For additional information, please visit <a href="http://www.semiconductors.philips.com">http://www.semiconductors.philips.com</a>.
For sales office addresses, send e-mail to: <a href="mailto:sales.addresses@www.semiconductors.philips.com">sales.addresses@www.semiconductors.philips.com</a>.

Fax: +31 40 27 24825

<sup>[2]</sup> The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

### 12-bit, 3.0 V, 30 Msps analog-to-digital interface for CCD cameras

### **Contents**

| 1    | Description                              |
|------|------------------------------------------|
| 2    | Features                                 |
| 3    | Applications                             |
| 4    | Quick reference data                     |
| 5    | Ordering information                     |
| 6    | Block diagram 3                          |
| 7    | Pinning information 4                    |
| 7.1  | Pinning 4                                |
| 7.2  | Pin description 4                        |
| 8    | Limiting values6                         |
| 9    | Thermal characteristics 6                |
| 10   | Characteristics 7                        |
| 11   | Application information                  |
| 11.1 | Power and grounding recommendations 18   |
| 12   | Package outline                          |
| 13   | Handling information                     |
| 14   | <b>Soldering</b> 20                      |
| 14.1 | Introduction to soldering surface mount  |
|      | packages 20                              |
| 14.2 | Reflow soldering 20                      |
| 14.3 | Wave soldering                           |
| 14.4 | Manual soldering 21                      |
| 14.5 | Package related soldering information 21 |
| 15   | Revision history                         |
| 16   | Data sheet status                        |
| 17   | <b>Definitions</b>                       |
| 18   | <b>Disclaimers</b>                       |

# © Koninklijke Philips Electronics N.V. 2002. Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 12 September 2002 Document order number: 9397 750 10167

