# INTEGRATED CIRCUITS



Product specification Supersedes data of 2001 Aug 15



# **TDA8020HL**

#### FEATURES

- Two independent 6 contacts smart card interfaces
- Supply voltage to the cards: V<sub>CC</sub> = 5 V and I<sub>CC</sub> up to 60 mA or 3 V  $\pm$ 5% and I<sub>CC</sub> up to 55 mA
- Integrated DC-to-DC converter (doubler, tripler or follower) for allowing power supply from 2.7 to 6.5 V
- Independent supply voltage for interface signals (from 1.5 to 6.5 V)
- Control and status via the I<sup>2</sup>C-bus
- Four possible devices in parallel due to two I<sup>2</sup>C-bus address pins
- Electrical specifications according to ISO 7816 or EMV2000
- Automatic activation and deactivation sequences by means of integrated sequencers
- Automatic clock count and reset toggling during warm or cold reset
- Interrupt request output to the controller
- 6 kV ESD protection on cards contacts

**ORDERING INFORMATION** 

- Automatic emergency deactivation in the event of supply drop-out, overload, overheating, card take-off or DC-to-DC malfunctioning
- Current limitation on pins CLK, RST, I/O and V<sub>CC</sub>
- Integrated voltage supervisor for power-on reset and drop-out detection.



#### APPLICATIONS

- Set top boxes
- Banking terminals
- Internet terminals.

#### **GENERAL DESCRIPTION**

The TDA8020HL is a one-chip dual smart card interface. Controlled by the I<sup>2</sup>C-bus, it guarantees conformity to ISO 7816 or EMV2000 with very few external components.

# PACKAGE TYPE NUMBER PACKAGE NAME DESCRIPTION VERSION TDA8020HL/C1 LQFP32 plastic low profile quad flat package; 32 leads; body 7 × 7 × 1.4 mm SOT358-1 TDA8020HL/C2 LQFP32 plastic low profile quad flat package; 32 leads; body 7 × 7 × 1.4 mm SOT358-1

# TDA8020HL

#### QUICK REFERENCE DATA

| SYMBOL                              | PARAMETER                                                   | CONDITIONS                                                                                                                                                                                                                                             | MIN. | TYP. | MAX.            | UNIT |
|-------------------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
| Supplies                            |                                                             |                                                                                                                                                                                                                                                        | -    |      |                 |      |
| V <sub>DD</sub>                     | supply voltage on pins $V_{\text{DD}}$ and $V_{\text{DDA}}$ |                                                                                                                                                                                                                                                        | 2.7  | -    | 6.5             | V    |
| V <sub>DDI</sub>                    | supply voltage for interface signals                        |                                                                                                                                                                                                                                                        | 1.5  | -    | V <sub>DD</sub> | V    |
| I <sub>DD</sub>                     | supply current                                              | V <sub>DD</sub> = 3.3 V; inactive mode                                                                                                                                                                                                                 | -    | -    | 150             | μA   |
|                                     |                                                             | $\label{eq:VDD} \begin{array}{l} V_{DD} = 3.3 \text{ V}; \text{ Power-down mode}; \\ \text{2 cards activated};  V_{CC1} =  V_{CC2} = 5 \text{ V}; \\ \text{I}_{CC1} = \text{I}_{CC2} = 100 \ \mu\text{A}; \\ \text{CLK1 and CLK2 stopped} \end{array}$ | -    | -    | 2               | mA   |
|                                     |                                                             | $V_{DD} = 3.3 \text{ V}; \text{ active mode}; V_{CC1} = V_{CC2} = 5 \text{ V}; I_{CC1} + I_{CC2} = 80 \text{ mA}; CLK1 = CLK2 = 5 \text{ MHz}$                                                                                                         | _    | -    | 400             | mA   |
|                                     |                                                             | $\label{eq:V_DD} \begin{array}{l} V_{DD} = 3.3 \ \text{V}; \ \text{active mode}; \\ V_{CC1} = V_{CC2} = 3 \ \text{V}; \\ I_{CC1} = I_{CC2} = 10 \ \text{mA}; \\ \text{CLK1} = \text{CLK2} = 5 \ \text{MHz} \end{array}$                                | -    | -    | 80              | mA   |
| I <sub>DDA</sub>                    | DC-to-DC converter supply current                           | inactive mode; $V_{DDA} = 5 V$ ;<br>$f_{xtal} = 10 MHz$                                                                                                                                                                                                | -    | -    | 0.1             | mA   |
|                                     |                                                             | active mode; $V_{DDA} = 5 V$ ;<br>$f_{xtal} = 10 MHz$ ; no load                                                                                                                                                                                        | -    | -    | 10              | mA   |
| Card suppl                          | у                                                           |                                                                                                                                                                                                                                                        |      |      |                 |      |
| V <sub>CC1</sub> , V <sub>CC2</sub> | card supply voltage including ripple                        | 5 V card; DC I <sub>CC</sub> < 60 mA                                                                                                                                                                                                                   | 4.75 | -    | 5.25            | V    |
|                                     |                                                             | 5 V card; AC current spikes of 40 nAs                                                                                                                                                                                                                  | 4.65 | -    | 5.25            | V    |
|                                     |                                                             | 3 V card; DC I <sub>CC</sub> < 55 mA                                                                                                                                                                                                                   | 2.85 | -    | 3.15            | V    |
|                                     |                                                             | 3 V card; AC current spikes of 40 nAs                                                                                                                                                                                                                  | 2.76 | -    | 3.20            | V    |
| V <sub>ripple(p-p)</sub>            | ripple voltage (peak-to-peak value)                         | 20 kHz to 200 MHz                                                                                                                                                                                                                                      | -    | -    | 350             | mV   |
| I <sub>CC1</sub> , I <sub>CC2</sub> | card supply current                                         | 0 V to 5 V                                                                                                                                                                                                                                             | -    | -    | 60              | mA   |
|                                     |                                                             | 0 V to 3 V                                                                                                                                                                                                                                             | -    | -    | 55              | mA   |
| General                             |                                                             |                                                                                                                                                                                                                                                        |      |      |                 |      |
| V <sub>th1</sub>                    | threshold voltage for the supervisor on $V_{\text{DD}}$     |                                                                                                                                                                                                                                                        | 2.1  | -    | 2.4             | V    |
| V <sub>hys1</sub>                   | hysteresis on V <sub>th1</sub>                              |                                                                                                                                                                                                                                                        | 50   | -    | 100             | mV   |
| t <sub>de</sub>                     | deactivation cycle duration                                 |                                                                                                                                                                                                                                                        | 50   | 80   | 100             | μs   |
| P <sub>tot</sub>                    | continuous total power dissipation                          | T <sub>amb</sub> = -40 to +85 °C                                                                                                                                                                                                                       | -    | -    | 0.50            | W    |
| T <sub>amb</sub>                    | ambient temperature                                         | TDA8020HL/C1                                                                                                                                                                                                                                           | -30  | -    | +85             | °C   |
|                                     |                                                             | TDA8020HL/C2                                                                                                                                                                                                                                           | -40  | -    | +85             | °C   |

# TDA8020HL

#### **BLOCK DIAGRAM**



# TDA8020HL

#### PINNING

| SYMBOL                                                    | PIN | TYPE   | DESCRIPTION                                                                                                                              |  |  |
|-----------------------------------------------------------|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PRES1                                                     | 1   | 1      | card 1 presence contact input (active HIGH)                                                                                              |  |  |
| CGND1                                                     | 2   | supply | ground connection output to card 1 (C5 contact)                                                                                          |  |  |
| CLK1                                                      | 3   | 0      | clock output to card 1 (C3 contact)                                                                                                      |  |  |
| V <sub>CC1</sub>                                          | 4   | supply | supply voltage output to card 1 (C1 contact); decouple to pin CGND1 with $2\times100$ nF capacitors with ESR < 100 m\Omega               |  |  |
| PRES11ICGND12supplyCLK13O $V_{CC1}$ 4supplyRST15OI/O26I/O |     | 0      | reset output to card 1 (C2 contact)                                                                                                      |  |  |
| I/O2                                                      | 6   | I/O    | I/O contact to card 2 (C7 contact); internal 15 k $\Omega$ pull-up resistance to pin $V_{CC2}$                                           |  |  |
| PRES2                                                     | 7   | I      | card 2 presence contact input (active HIGH)                                                                                              |  |  |
| CGND2                                                     | 8   | supply | ground connection output to card 2 (C5 contact)                                                                                          |  |  |
| CLK2                                                      | 9   | 0      | clock output to card 2 (C3 contact)                                                                                                      |  |  |
| V <sub>CC2</sub>                                          | 10  | supply | supply voltage output to card 2 (C1 contact); decouple to pin CGND2 with 2 $\times$ 100 nF capacitors with ESR < 100 mΩ                  |  |  |
| RST2                                                      | 11  | 0      | reset output to card 2 (C2 contact)                                                                                                      |  |  |
| GND                                                       | 12  | supply | ground connection                                                                                                                        |  |  |
| V <sub>UP</sub>                                           | 13  | I/O    | output of DC-to-DC converter; a 220 nF capacitor with ESR < 100 m $\Omega$ must be connected to pin AGND                                 |  |  |
| SAP                                                       | 14  | I/O    | capacitor connection for the DC-to-DC converter; a 220 nF capacitor with ESR < 100 m $\Omega$ must be connected between pins SAP and SAM |  |  |
| SBP                                                       | 15  | I/O    | capacitor connection for the DC-to-DC converter; a 220 nF capacitor with ESR < 100 m $\Omega$ must be connected between pins SBP and SBM |  |  |
| V <sub>DDA</sub>                                          | 16  | supply | analog supply voltage for the DC-to-DC converter                                                                                         |  |  |
| SBM                                                       | 17  | I/O    | capacitor connection for the DC-to-DC converter; a 220 nF capacitor with ESR < 100 m $\Omega$ must be connected between pins SBP and SBM |  |  |
| AGND                                                      | 18  | supply | analog ground for the DC-to-DC converter                                                                                                 |  |  |
| SAM                                                       | 19  | I/O    | capacitor connection for the DC-to-DC converter; a 220 nF capacitor with ESR < 100 m $\Omega$ must be connected between pins SAP and SAM |  |  |
| V <sub>DD</sub>                                           | 20  | supply | power supply voltage                                                                                                                     |  |  |
| SCL                                                       | 21  | I      | serial clock input of I <sup>2</sup> C-bus (open drain)                                                                                  |  |  |
| SDA                                                       | 22  | I/O    | serial data input/output of I <sup>2</sup> C-bus (open drain)                                                                            |  |  |
| SAD0                                                      | 23  | I      | I <sup>2</sup> C-bus address selection input 0                                                                                           |  |  |
| SAD1                                                      | 24  | I      | I <sup>2</sup> C-bus address selection input 1                                                                                           |  |  |
| ĪRQ                                                       | 25  | 0      | interrupt request output to host (open drain; active LOW)                                                                                |  |  |
| CLKIN1                                                    | 26  | I      | external clock input for card 1                                                                                                          |  |  |
| I/O1uC                                                    | 27  | I/O    | I/O connection to host for card 1; internal 11 k $\Omega$ pull-up resistor to V <sub>DDI</sub>                                           |  |  |
| I/O2uC                                                    | 28  | I/O    | I/O connection to host for card 2; internal 11 k $\Omega$ pull-up resistor to V <sub>DDI</sub>                                           |  |  |
| CLKIN2                                                    | 29  | I      | external clock input for card 2                                                                                                          |  |  |
| C <sub>DEL</sub>                                          | 30  | I/O    | delay capacitor connection for the voltage supervisor (1 ms per 2 nF)                                                                    |  |  |
| V <sub>DDI</sub>                                          | 31  | I      | interface signals reference supply voltage                                                                                               |  |  |
| I/O1                                                      | 32  | I/O    | I/O contact to card 1 (C7 contact); internal 14 k $\Omega$ pull-up resistor to V <sub>CC1</sub>                                          |  |  |

# TDA8020HL



#### FUNCTIONAL DESCRIPTION

Throughout this specification, it is assumed that the reader is familiar with ISO 7816 terminology.

#### Supply

The TDA8020HL operates with a supply voltage from 2.7 to 6.5 V. An integrated voltage supervisor ensures that no spike appears on cards contacts during power-on or off. The supervisor also initializes the device, and forces an automatic emergency deactivation of the contacts in the event of a supply drop-out.

As long as the supply voltage is below the threshold voltage V<sub>th1</sub>, the capacitor C<sub>DEL</sub> remains uncharged. When the supply voltage reaches V<sub>th1</sub> and V<sub>hys1</sub>, then C<sub>DEL</sub> is charged with a small current source of approximately 2  $\mu$ A. When the voltage on C<sub>DEL</sub> reaches V<sub>th2</sub>, then the supervisor is no longer active. As long as the supervisor is active (pin IRQ is LOW), bit SUPL in the status register is set. When pin IRQ goes HIGH the voltage supervisor becomes inactive (see Fig.3).

Separate supply pins are used for the DC-to-DC converter,

allowing specific decoupling for counteracting the noise the switching transistors may induce on the supply. A specific reference supply voltage, V<sub>DDI</sub>, is used for the

interface signals CLKIN1, CLKIN2, I/O1uC, I/O2uC, SAD0, SAD1, SCL, SDA and  $\overline{IRQ}$ , which can be lower than V<sub>DD</sub> (minimum 1.5 V), thus allowing direct control with a low voltage supplied device.

Pins SCL, SDA and  $\overline{IRQ}$  are open-drain outputs, and may be externally pulled up to a voltage higher than V<sub>DD</sub>.



2003 Nov 06

TDA8020HL

# TDA8020HL

#### **DC-to-DC converter**

 $V_{CC1}$  is the supply voltage for card 1 contacts and  $V_{CC2}$  is the supply voltage for card 2 contacts. Card 1 and card 2 may be independently powered-down, powered at 5 V or powered at 3 V. A capacitor type step-up converter is used for generating these voltages. This step-up converter acts either as a doubler, tripler or follower. An hysteresis of 100 mV is present on the different threshold voltages.

If  $V_{CC}$  is the maximum value of  $V_{CC1}$  and  $V_{CC2},$  then there are 5 possible situations:

- V<sub>DD</sub> < 3.4 V and V<sub>CC</sub> = 3 V: in this case, the DC-to-DC converter acts as a doubler with a regulation of approximately 4.0 V
- $V_{DD}$  < 3.4 V and  $V_{CC}$  = 5 V: in this case, the DC-to-DC converter acts as a tripler with a regulation of approximately 5.5 V
- $V_{DD}$  > 3.5 V and  $V_{CC}$  = 3 V: in this case, the DC-to-DC converter acts as a follower:  $V_{DD}$  is applied on  $V_{UP}$
- 5.8 V > V<sub>DD</sub> > 3.5 V and V<sub>CC</sub> = 5 V: in this case, the DC-to-DC converter acts as a doubler with a regulation of approximately 5.5 V
- V<sub>DD</sub> > 5.9 V and V<sub>CC</sub> = 5 V: in this case, the DC-to-DC converter acts as a follower and V<sub>DD</sub> is applied on V<sub>UP</sub>.

The output voltage,  $V_{UP}$ , is fed internally to the  $V_{CC}$  generators.  $V_{CC1}$ ,  $V_{CC2}$  and CGND1, CGND2 are used as a reference for all other cards contacts.

The sum of  $I_{CC1}$  and  $I_{CC2}$  shall not exceed 80 mA, which means that when a card is drawing its maximum current (around 60 mA at  $V_{CC} = 5$  V, 55 mA at  $V_{CC} = 3$  V), the other card should be set in low power consumption mode (less than 20 or 25 mA). Note that during the card Advice to Receive (ATR) process, the current may be maximum; so, a card should only be activated if the other card draws less than 20 or 25 mA. The DC-to-DC converter is supplied via separate supply pins  $V_{DDA}$  and AGND to allow decoupling separate from the other supply pins.

During normal operation or activation, each card is allowed to draw independently a current of up to 60 mA at  $V_{CC} = 5$  V or up to 55 mA at  $V_{CC} = 3$  V, with a supply voltage from 2.7 V up to 6.5 V provided the sum of  $I_{CC1}$  and  $I_{CC2}$  does not exceed 80 mA.

If  $V_{DD}$  > 3 V, for 5 V cards, then both cards can draw up to 60 mA at the same time.

If  $V_{DD}$  > 3 V, for 3 V cards, then both cards can draw up to 55 mA at the same time.

#### I<sup>2</sup>C-bus

A 400 kHz l<sup>2</sup>C-bus slave interface is used for configuring the device and reading the status.

#### I<sup>2</sup>C-BUS PROTOCOL

The I<sup>2</sup>C-bus is for 2-way, 2-line communication between different ICs or modules. The serial bus consists of two bidirectional lines; one for data (SDA), and one for the clock (SCL).

Both the SDA and SCL lines must be connected to a positive supply voltage via a pull-up resistor.

The following protocol has been defined:

- Data transfer may be initiated only when the bus is not busy
- During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is HIGH will be interpreted as control signals.

#### **BUS CONDITIONS**

The following bus conditions have been defined:

- · Bus not busy: both data and clock lines remain HIGH
- Start data transfer: a change in the state of the data line, from HIGH-to-LOW, while the clock is HIGH, defines the START condition
- Stop data transfer: a change in the state of the data line, from LOW-to-HIGH, while the clock is HIGH, defines the STOP condition
- Data valid: the state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the HIGH period of the clock signal. There is one clock pulse per data bit.

#### DATA TRANSFER

Each data transfer is initiated with a START condition and terminated with a STOP condition.

Data transfer is unlimited in the read mode. The information is transmitted in bytes and each receiver acknowledges with a ninth bit.

The TDA8020HL operates in standard mode (100 kHz clock rate) and fast mode (400 kHz clock rate) defined in the I<sup>2</sup>C-bus specification.

By definition, a device that sends a signal is called a transmitter, and the device which receives the signal is called a receiver. The device which controls the signal is

2003 Nov 06

8

# TDA8020HL

transmitter by not generating an acknowledge on the last

byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the

Each device has 2 different addresses, one for each card.

An application can use up to four devices in parallel by the

Pins SAD0 and SAD1 are externally hardwired to VDD or

address bit A1; Address bit R/W specifies either read or write operation: logic 1 = Read, logic 0 = Write (see

GND; SAD0 specifies address bit A0, SAD1 specifies

use of address selection pins SAD0 and SAD1.

See Chapter "Characteristics" for timing information.

master generation of the STOP condition.

**DEVICE ADDRESSING** 

Tables 1 and 2).

called the master. The devices that are controlled by the master are called slaves.

Each byte is followed by one HIGH-level acknowledge bit asserted by the transmitter. The master generates an extra acknowledge related clock pulse. The slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte.

The master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges has to pull-down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse.

Set-up and hold times must be taken into account. A master receiver must signal an end of data to the slave

Address bits Device 7 6 5 4 3 2 1 0 1 0 0/1 R/W TDA8020HL 0 0 A1 A0

| PIN SAD1 | PIN SAD0 | CARD 1 | CARD 2 |
|----------|----------|--------|--------|
| LOW      | LOW      | 40H    | 48H    |
| LOW      | HIGH     | 42H    | 4AH    |
| HIGH     | LOW      | 44H    | 4CH    |
| HIGH     | HIGH     | 46H    | 4EH    |

#### Table 2 Proposed I<sup>2</sup>C-bus addresses for 4 devices in parallel

# TDA8020HL

WRITE SEQUENCE

The write sequence is as follows:

- 1. START condition
- 2. Byte 1: ADDRESS plus write command
- 3. ACK: acknowledge
- 4. Byte 2: CONTROL byte; see Table 3
- 5. ACK: acknowledge
- 6. STOP condition.

| Table 3 | CONTROL byt | e bits (all b | oits cleared aft | er power-on) |
|---------|-------------|---------------|------------------|--------------|
|         |             |               |                  |              |

| BIT | NAME                 | DESCRIPTION                                                                                                                                                                   |
|-----|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | START/STOP           | when set, initiates an activation and a cold reset procedure; when reset, initiates a deactivation sequence                                                                   |
| 1   | WARM                 | when set, initiates a warm reset procedure; automatically reset by hardware when the card starts answering or when the card is declared mute (once the status has been read)  |
| 2   | 3 V / <del>5 V</del> | when set; $V_{CC}$ = 3 V; when reset; $V_{CC}$ = 5 V                                                                                                                          |
| 3   | PDOWN                | when set, the configuration defined by bit CLKPD is applied to pin CLK, and the circuit enters the Power-down mode; when reset, the circuit goes back to normal (active) mode |
| 4   | CLKPD                | when set, CLK is stopped HIGH during Power-down mode; when reset, CLK is stopped LOW in Power-down mode                                                                       |
| 5   | CLKSEL1              | determine the clock to the card in active mode:                                                                                                                               |
| 6   | CLKSEL2              | 00: CLKIN/8                                                                                                                                                                   |
|     |                      | 01: CLKIN/4                                                                                                                                                                   |
|     |                      | 10: CLKIN/2                                                                                                                                                                   |
|     |                      | 11: CLKIN                                                                                                                                                                     |
| 7   | I/OEN                | when set, I/O data is transferred on pin I/OuC; when reset, pin I/OuC is high-impedance                                                                                       |

All frequency changes are synchronous, thus ensuring that no pulse is shorter than 45% of the smallest period. For cards power reduction modes, CLKIN may be stopped after switching to stop LOW or stop HIGH. CLKIN should be restarted before leaving this mode and the selected frequency must not be changed during a CLK stop mode.

A correct duty factor can not be guaranteed in the CLKIN configuration, as it depends on the duty factor of the CLKIN signal.

# TDA8020HL

READ STATUS SEQUENCE

The read status sequence is as follows:

- 1. START condition
- 2. Byte 1: ADDRESS plus read command
- 3. ACK: acknowledge
- 4. Byte 2: STATUS byte; see Table 4
- 5. ACK: acknowledge
- 6. STOP condition.

| Table 4 | STATUS byte bits | (all bits cleared after | power-on) |
|---------|------------------|-------------------------|-----------|
|         |                  | all bits cleared alter  | power-on  |

| BIT | NAME   | DESCRIPTION                                                                                                                |  |  |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| 0   | PRES   | set when the card is present; reset when the card is not present                                                           |  |  |
| 1   | PRESL  | set when the card has been inserted or extracted; reset when the status has been read                                      |  |  |
| 2   | I/O    | set when I/O is HIGH; reset when I/O is LOW                                                                                |  |  |
| 3   | SUPL   | set when the supervisor has signalled a fault; reset when the status has been read                                         |  |  |
| 4   | PROT   | set when an overload or an overheating has occurred during a session; reset when the status has been read                  |  |  |
| 5   | MUTE   | set during ATR when the selected card has not answered during the ISO 7816 time slots; reset when the status has been read |  |  |
| 6   | EARLY  | set during ATR when the selected card has answered too early; reset when the status has been read                          |  |  |
| 7   | ACTIVE | set if the card is active; reset if the card is inactive                                                                   |  |  |

When one of the bits PRESL, MUTE, EARLY and PROT is set, then IRQ goes LOW until the status byte has been read. After power-on, bit SUPL is set until the status byte has been read, and IRQ is LOW until the supervisor becomes inactive.

#### Sequencers and clock counter

Two sequencers are used to ensure activation and deactivation sequences according to ISO 7816 and EMV 2000, even in the event of an emergency (card removal during transaction, supply drop-out and hardware problem).

The sequencers are clocked by the internal oscillator.

The activation of a card is initiated by setting the card select bit and the start bit within the control register. This is only possible if the card is present and if the voltage supervisor is not active.

During activation the DC-to-DC converter is initiated (except if another card is already powered up or if  $V_{DD} = 5 \text{ V}$  and  $V_{CC} = 3 \text{ V}$ ).  $V_{CC}$  then goes high to the selected voltage (3 or 5 V), the I/O lines are then enabled and the clock is started with RST LOW.

#### DEVICE TYPE TDA8020HL/C1:

- 1. If a start bit is detected on the I/O during the first 200 CLK pulses, it is ignored and the count continues.
- 2. If a start bit is detected between 200 and 352 CLK pulses, bit EARLY is set in the status register.
- 3. If the card starts responding within 41950 CLK pulses, RST remains LOW.
- 4. If the card has not responded within 41950 CLK pulses, then RST goes HIGH.
- 5. If a start bit is detected within 352 CLK pulses, bit EARLY is set in the status register.
- If the card does not respond within the next 41950 CLK pulses, bit MUTE is set within the status register. This initiates a warm reset command.
- If the card responds within the correct window period, the CLK count is stopped and the system controller may send commands to the card.

TDA8020HL

# Dual IC card interface

Deactivation is initiated either by the system controller (reset bit START), or automatically in the event of a hardware problem or supply drop-out. With a supply drop-out both cards are deactivated at the same time.

During deactivation, RST goes LOW, the clock is stopped and the I/O lines go LOW.  $V_{CC}$  then goes low with a controlled slope and the DC-to-DC converter is stopped if no card is active.

Outside a session, cards contacts are forced low impedance to CGND.

DEVICE TYPE TDA8020HL/C2:

- If a start bit is detected on the I/O during the first 200 CLK pulses, it is ignored and the count continues.
- If a start bit is detected whilst RST is LOW (between 200 and 42100 CLK pulses), bits EARLY and MUTE are set in the status register; RST will remain LOW; the software decides whether to accept the card or not.
- 3. If no start bit has been detected until after 42100 CLK pulses, RST is set to logic 1.
- 4. If a start bit is detected within 370 CLK pulses, bit EARLY is set in the status register.
- 5. If the card does not respond within the next 42100 CLK pulses, bit MUTE is set within the status register. This initiates a warm reset command.
- If the card responds within the correct window period, the CLK count is stopped and the system controller may send commands to the card.

Deactivation is initiated either by the system controller (reset bit START), or automatically in the event of a hardware problem or supply drop-out. With a supply drop-out both cards are deactivated at the same time.

During deactivation, RST goes LOW, the clock is stopped and the I/O lines go LOW.  $V_{CC}$  then goes low with a controlled slope and the DC-to-DC converter is stopped if no card is active.

Outside a session, cards contacts are forced low impedance to CGND.

#### **Activation sequence**

When the cards are inactive,  $V_{CC}$ , CLK, RST and I/O are LOW, with low impedance with respect to CGND. The DC-to-DC converter is stopped.

When everything is satisfactory (voltage supply, card present and no hardware problems), the system controller may initiate a card present activation sequence (see Fig.4):

- The internal oscillator changes to its high frequency (t0).
- 2. The DC-to-DC converter is started (t1). If one card was already active, then the DC-to-DC converter was already on, and nothing more occurs at this step.
- 3. V<sub>CC</sub> starts rising from 0 to 5 or 3 V with a controlled rise time of 0.14 V/µs typical (t2).
- 4. I/O rises to V\_{CC} (t3); internal 14 k $\Omega$  pull-up resistors to V\_{CC}.
- 5. CLK is sent to the card and RST is enabled ( $t4 = t_{act}$ ).

If the card does not respond within the first 42100 CLK cycles, then RST is raised HIGH (t5).

The sequencer is clocked by  $f_{int}/64$  which leads to a time interval T of 25  $\mu$ s typical. Thus t1 = 0 to T/64; t2 = t1 + 3T/2; t3 = t1 + 7T/2 and t4 = t1 + 4T.

## TDA8020HL



#### **Deactivation sequence**

When the session is completed, the microcontroller resets bit START/STOP to logic 0 (t10). The circuit then executes an automatic deactivation sequence (see Fig.5):

- 1. Card reset (RST falls LOW) (t11)
- 2. Clock is stopped (t12)
- 3. I/O falls to 0 V (t13)
- 4.  $V_{CC}$  falls to 0 V with a controlled slew rate (t14)
- The DC-to-DC converter is stopped (if both cards are inactive) and CLK, RST, V<sub>CC</sub> and I/O become low impedance to CGND (t15)
- 6. The internal oscillator changes to its low frequency if both cards are inactive (t15).

t11 = t10 + T/64; t12 = t11 + T/2; t13 = t11 + T; t14 = t11 + 3T/2; t15 = t11 + 7T/2.

The deactivation time  $t_{de}$  is the time that  $V_{CC}$  needs to drop below 0.4 V from START/STOP to logic 0 (t10).

# TDA8020HL



#### V<sub>CC</sub> buffers

Each card is supplied by a separate  $V_{CC}$  buffer. Both buffers are supplied by the same multimode capacitive DC-to-DC converter.

In all modes (follower, doubler and tripler), the DC-to-DC converter is able to deliver 80 mA over the whole V<sub>DD</sub> range (2.7 to 6.5 V) or 120 mA if V<sub>DD</sub> > 3 V.

The current in each  $V_{CC}$  buffer is limited internally to around 90 mA. When one of the buffers reaches this limit, an automatic deactivation sequence is performed.

Each  $V_{CC}$  supply voltage should be decoupled by an ESR capacitor with a value of between 100 and 200 nF. If the card socket is not very close to the device, one capacitor should be connected close to the device, and a second one connected close to card contact C1.

#### Protections

The current on pin CLK is limited to within the range +70 mA and -70 mA.

The current on pin RST is limited to within the range +20 mA and -20 mA; if the current reaches this value with

RST LOW, then an emergency deactivation sequence is performed,  $\overline{IRQ}$  is pulled LOW and bit PROT is set in the status register.

The current on pins I/O is limited to within the range +15 mA and -15 mA.

The current on V<sub>CC</sub> is limited to 90 mA; if I<sub>CC</sub> reaches this value, then an emergency deactivation sequence is performed,  $\overline{IRQ}$  is pulled LOW and bit PROT is set in the status register.

In the event of overcurrent on  $V_{CC}$ , card take-off during a session, overheating, or overcurrent on RST, then the TDA8020HL performs an automatic emergency deactivation sequence on the corresponding card, resets bit START/STOP and pulls pin IRQ LOW.

In the event of overheating or supply drop-out, or DC-to-DC converter out of specification, the TDA8020HL performs an automatic emergency deactivation sequence on both cards, resets both bits START/STOP and pulls pin IRQ LOW.

**TDA8020HL** 

#### Clock inputs and data inputs/outputs to the system controller

CLKIN1 is the input clock for card 1, CLKIN2 for card 2. They may be driven separately from the system controller, or be tied together externally and driven by the same signal.

I/O1uC is the data signal to or from card 1, I/O2uC to or from card 2. They can be driven separately from the system controller, in which case both bits I/OEN may be set to logic 1. They can also be driven by the same signal, which requires them to be tied together externally, but each bit I/OEN has to be set or reset according to the addressed card.

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                                     | CONDITION                                                          | MIN. | MAX.                  | UNIT |
|------------------|-----------------------------------------------|--------------------------------------------------------------------|------|-----------------------|------|
| V <sub>DD</sub>  | supply voltage on pins $V_{DD}$ and $V_{DDA}$ |                                                                    | -0.5 | +6.5                  | V    |
| V <sub>DDI</sub> | supply voltage for interface signals          |                                                                    | -0.5 | +6.5                  | V    |
| V <sub>n</sub>   | input voltage                                 |                                                                    |      |                       |      |
|                  | on pins SAP, SAM, SBP, SBM and $V_{UP}$       |                                                                    | -0.5 | +7.5                  | V    |
|                  | on pins SDA and SCL                           |                                                                    | -0.5 | +6.5                  | V    |
|                  | on all other pins                             |                                                                    | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| P <sub>tot</sub> | total power dissipation                       | $T_{amb} = -40 \ ^{\circ}C \text{ to } +85 \ ^{\circ}C$            | -    | 500                   | mW   |
| T <sub>stg</sub> | storage temperature                           |                                                                    | -55  | +150                  | °C   |
| Tj               | junction temperature                          |                                                                    | -    | 125                   | °C   |
| V <sub>esd</sub> | electrostatic discharge voltage               | HMB; note 1                                                        |      |                       |      |
|                  |                                               | all card contact pins<br>within the typical<br>application; note 2 | -6   | +6                    | kV   |
|                  |                                               | pins $V_{DDA}$ and $V_{DDI}$                                       | -0.5 | +0.5                  | kV   |
|                  |                                               | all other pins                                                     | -2   | +2                    | kV   |
|                  |                                               | MM; note 3                                                         |      |                       |      |
|                  |                                               | all pins                                                           | -200 | +200                  | V    |

#### Notes

- 1. HBM: EIA/JESD22-A 114-B; June 2000.
- 2. All card contacts are protected against any short-circuit with any other card contact.
- 3. MM: EIA/JESD22-A 115-A; October 1997.

#### HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However it is good practice to take normal precautions appropriate to handling MOS devices (see "Handling MOS devices").

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 80    | K/W  |

# TDA8020HL

#### CHARACTERISTICS

 $V_{DD} = 3.3 \text{ V}; \text{ } V_{DDI} = 1.5 \text{ V}; \text{ } f_{CLKIN1} = f_{CLKIN2} = 10 \text{ } \text{MHz}; \text{ } \text{GND} = 0 \text{ V}; \text{ } \text{T}_{amb} = 25 \text{ }^{\circ}\text{C}.$ 

| MBOL            | PARAMETER                                                                                                                                                                                       | CONDITIONS                                                                                                                     | MIN.                       | TYP.                             | MAX.                    | UNIT |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------|-------------------------|------|
| perature        | 9                                                                                                                                                                                               |                                                                                                                                |                            |                                  | 1                       |      |
| b a             | ambient temperature                                                                                                                                                                             | TDA8020HL/C1                                                                                                                   | -30                        | -                                | +85                     | °C   |
|                 |                                                                                                                                                                                                 | TDA8020HL/C2                                                                                                                   | -40                        | -                                | +85                     | °C   |
| ply             |                                                                                                                                                                                                 | l                                                                                                                              | -1                         | 1                                | 1                       | 1    |
|                 | supply voltage on pins V <sub>DD</sub><br>and V <sub>DDA</sub>                                                                                                                                  |                                                                                                                                | 2.7                        | -                                | 6.5                     | V    |
| s               | supply current (I <sub>DD</sub> and I <sub>DDA</sub> )                                                                                                                                          | inactive mode                                                                                                                  | -                          | -                                | 150                     | μA   |
|                 |                                                                                                                                                                                                 | Power-down mode; 2 cards<br>activated; $V_{CC1} = V_{CC2} = 5$ V;<br>$I_{CC1} = I_{CC2} = 100 \mu$ A; CLK1 and<br>CLK2 stopped | -                          | -                                | 2.5                     | mA   |
|                 |                                                                                                                                                                                                 | active mode; $V_{CC1} = V_{CC2} = 5 V$ ;<br>$I_{CC1} + I_{CC2} = 80 \text{ mA}$ ;<br>CLK1 = CLK2 = 5  MHz                      | -                          | -                                | 300                     | mA   |
|                 |                                                                                                                                                                                                 | active mode; $V_{CC1} = V_{CC2} = 3 V$ ;<br>$I_{CC1} = I_{CC2} = 10 \text{ mA}$ ;<br>CLK1 = CLK2 = 5  MHz                      | -                          | -                                | 80                      | mA   |
|                 | supply voltage for interface signals                                                                                                                                                            |                                                                                                                                | 1.5                        | -                                | V <sub>DD</sub>         | V    |
|                 | supply current for interface signals                                                                                                                                                            |                                                                                                                                | -                          | -                                | 120                     | μA   |
|                 | threshold voltage for<br>supervisor on V <sub>DD</sub>                                                                                                                                          | falling                                                                                                                        | 2.1                        | -                                | 2.4                     | V    |
| <sub>:1</sub> h | hysteresis on V <sub>th1</sub>                                                                                                                                                                  |                                                                                                                                | 50                         | -                                | 100                     | mV   |
| t               | threshold voltage on<br>pin C <sub>DEL</sub>                                                                                                                                                    |                                                                                                                                | -                          | 1.38                             | -                       | V    |
| EL V            | voltage on pin C <sub>DEL</sub>                                                                                                                                                                 |                                                                                                                                | -                          | -                                | V <sub>DD</sub> + 0.3   | V    |
| EL C            | output current at pin C <sub>DEL</sub>                                                                                                                                                          | pin grounded (charge)                                                                                                          | _                          | -2                               | _                       | μA   |
|                 |                                                                                                                                                                                                 | V <sub>CDEL</sub> = V <sub>DD</sub> (discharge)                                                                                | -                          | 5                                | -                       | mA   |
|                 | width of the internal ALARM pulse                                                                                                                                                               | C <sub>CDEL</sub> = 22 nF                                                                                                      | -                          | 10                               | -                       | ms   |
| to-DC co        | onverter                                                                                                                                                                                        |                                                                                                                                |                            |                                  |                         |      |
| i               | internal oscillator frequency                                                                                                                                                                   |                                                                                                                                | 2                          | 2.5                              | 3.2                     | MHz  |
| v               | voltage on pin V <sub>UP</sub>                                                                                                                                                                  | at least one 5 V card                                                                                                          | -                          | 5.5                              | -                       | V    |
|                 |                                                                                                                                                                                                 | both 3 V cards                                                                                                                 | -                          | 4                                | -                       | V    |
|                 | detection voltage for doubler,<br>tripler and follower selection                                                                                                                                |                                                                                                                                | -                          | 3.4                              | -                       | V    |
| ELCON           | output current at pin C <sub>DEL</sub><br>width of the internal ALARM<br>pulse<br>onverter<br>internal oscillator frequency<br>voltage on pin V <sub>UP</sub><br>detection voltage for doubler, | $V_{CDEL} = V_{DD}$ (discharge)<br>$C_{CDEL} = 22 \text{ nF}$<br>at least one 5 V card                                         | -<br>-<br>-<br>2<br>-<br>- | -2<br>5<br>10<br>2.5<br>5.5<br>4 | -<br>-<br>3.2<br>-<br>- |      |

# TDA8020HL

| SYMBOL                    | PARAMETER                                             | CONDITIONS                                                                                                             | MIN.                  | TYP. | MAX.            | UNIT |
|---------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------|------|
| Card suppl                | y voltages (pins V <sub>CC1</sub> and V <sub>C</sub>  | : <b>c2);</b> note 1                                                                                                   |                       |      |                 |      |
| V <sub>CC(inactive)</sub> | output voltage in inactive                            | no load                                                                                                                | 0                     | -    | 0.1             | V    |
|                           | mode                                                  | I <sub>inactive</sub> = 1 mA                                                                                           | 0                     | -    | 0.3             | V    |
| I <sub>CC(inactive)</sub> | output current from V <sub>CC</sub> when inactive     | pin grounded                                                                                                           | -                     | -    | -1              | mA   |
| V <sub>CC(active)</sub>   | output voltage in active mode including ripple        | $I_{CC} < 60 \text{ mA}; 5 \text{ V card};$<br>$I_{CC1} + I_{CC2} < 80 \text{ mA};$<br>2.7 V < V <sub>DD</sub> < 6.5 V | 4.75                  | 5    | 5.25            | V    |
|                           |                                                       | $I_{CC}$ < 55 mA; 3 V card;<br>$I_{CC1}$ + $I_{CC2}$ < 80 mA;<br>2.7 V < V <sub>DD</sub> < 6.5 V                       | 2.8                   | 3    | 3.2             | V    |
|                           |                                                       | current pulses of 40 nAs with<br>I < 200 mA and t < 400 ns;<br>f < 20 MHz; 5 V card                                    | 4.6                   | -    | 5.4             | V    |
|                           |                                                       | current pulses of 24 nAs with<br>I < 200 mA and t < 400 ns;<br>f < 20 MHz; 3 V card                                    | 2.76                  | -    | 3.24            | V    |
| V <sub>CC(load)</sub>     | output voltage when both card interfaces fully loaded | active mode; V <sub>DD</sub> > 3 V;<br>I <sub>CC1</sub> < 60 mA; I <sub>CC2</sub> < 60 mA;<br>5 V cards                | 4.6                   | -    | 5.4             | V    |
|                           |                                                       | active mode; V <sub>DD</sub> > 3 V;<br>I <sub>CC</sub> < 55 mA; I <sub>CC2</sub> < 55 mA;<br>3 V cards                 | 2.76                  | -    | 3.24            | V    |
| I <sub>CC(max)</sub>      | maximum output current                                | from 0 to 5 V (5 V card); the other card at full load; V <sub>DD</sub> > 3 V                                           | -                     | -    | -60             | mA   |
|                           |                                                       | from 0 to 3 V (3 V card); the other card at full load; V <sub>DD</sub> > 3 V                                           | -                     | -    | -55             | mA   |
| I <sub>CC(sc)</sub>       | short-circuit current                                 | V <sub>CC</sub> shorted to GND                                                                                         | -                     | -    | -100            | mA   |
| V <sub>ripple(p-p)</sub>  | ripple voltage (peak-to-peak value)                   | from 20 kHz to 200 MHz                                                                                                 | -                     | -    | 350             | mV   |
| SR                        | slew rate                                             | up or down for 5 V card (maximum capacitance is 300 nF)                                                                | 0.08                  | 0.14 | 0.20            | V/µs |
|                           |                                                       | up or down for 3 V card (maximum capacitance is 300 nF)                                                                | 0.05                  | 0.09 | 0.13            | V/µs |
| Reset outp                | ut to the cards (pins RST1 a                          | nd RST2)                                                                                                               |                       |      |                 |      |
| V <sub>o(inactive)</sub>  | output voltage in inactive                            | no load                                                                                                                | 0                     | -    | 0.1             | V    |
| . /                       | mode                                                  | I <sub>inactive</sub> = 1 mA                                                                                           | 0                     | -    | 0.3             | V    |
| I <sub>o(inactive)</sub>  | output current from pin RST when inactive             | pin grounded                                                                                                           | 0                     | -    | -1              | mA   |
| V <sub>OL</sub>           | LOW-level output voltage                              | I <sub>OL</sub> = 200 μA                                                                                               | 0                     | -    | 0.3             | V    |
| V <sub>OH</sub>           | HIGH-level output voltage                             | I <sub>OH</sub> < -200 μA                                                                                              | V <sub>CC</sub> – 0.5 | -    | V <sub>CC</sub> | V    |
| t <sub>r</sub>            | rise time                                             | C <sub>L</sub> = 30 pF                                                                                                 | -                     | -    | 0.1             | μs   |
| t <sub>f</sub>            | fall time                                             | C <sub>L</sub> = 30 pF                                                                                                 | -                     | -    | 0.1             | μs   |

# TDA8020HL

| SYMBOL                                | PARAMETER                                                                             | CONDITIONS                                                                               | MIN.                  | TYP. | MAX.                  | UNIT |
|---------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|
| Clock outp                            | but to the cards (pins CLK1 a                                                         | nd CLK2)                                                                                 | Į                     |      |                       |      |
| V <sub>o(inactive)</sub>              | output voltage in inactive                                                            | no load                                                                                  | 0                     | -    | 0.1                   | V    |
| , , , , , , , , , , , , , , , , , , , | mode                                                                                  | I <sub>inactive</sub> = 1 mA                                                             | 0                     | -    | 0.3                   | V    |
| I <sub>o(inactive)</sub>              | output current from pin CLK when inactive                                             | pin grounded                                                                             | 0                     | -    | -1                    | mA   |
| V <sub>OL</sub>                       | LOW-level output voltage                                                              | I <sub>OL</sub> = 200 μA                                                                 | 0                     | -    | 0.3                   | V    |
| V <sub>OH</sub>                       | HIGH-level output voltage                                                             | I <sub>OH</sub> < -200 μA                                                                | V <sub>CC</sub> – 0.5 | -    | V <sub>CC</sub>       | V    |
| t <sub>r</sub>                        | rise time                                                                             | C <sub>L</sub> = 30 pF                                                                   | -                     | -    | 8                     | ns   |
| t <sub>f</sub>                        | fall time                                                                             | C <sub>L</sub> = 30 pF                                                                   | -                     | -    | 8                     | ns   |
| f <sub>clk</sub>                      | clock frequency                                                                       | operational                                                                              | 0                     | -    | 10                    | MHz  |
| δ                                     | duty factor                                                                           | C <sub>L</sub> = 30 pF                                                                   | 45                    | -    | 55                    | %    |
| SR                                    | slew rate (rise and fall)                                                             | C <sub>L</sub> = 30 pF                                                                   | 0.2                   | -    | -                     | V/ns |
| Data lines                            | (pins I/O1 and I/O2); note 2                                                          | I                                                                                        | I                     |      | 1                     |      |
| V <sub>o(inactive)</sub>              | output voltage in inactive                                                            | no load                                                                                  | 0                     | -    | 0.1                   | V    |
| ( )                                   | mode                                                                                  | I <sub>inactive</sub> = 1 mA                                                             | _                     | -    | 0.3                   | V    |
| I <sub>o(inactive)</sub>              | current from pin I/O when inactive                                                    | pin grounded                                                                             | -                     | -    | -1                    | mA   |
| V <sub>OL</sub>                       | LOW-level output voltage                                                              | I <sub>OL</sub> = 1 mA                                                                   | 0                     | -    | 0.3                   | V    |
| V <sub>OH</sub>                       | HIGH-level output voltage                                                             | no DC load                                                                               | 0.9V <sub>CC</sub>    | -    | V <sub>CC</sub> + 0.1 | V    |
|                                       |                                                                                       | I <sub>OH</sub> < -20 μA                                                                 | 0.8V <sub>CC</sub>    | -    | V <sub>CC</sub> + 0.1 | V    |
|                                       |                                                                                       | I <sub>OH</sub> < -40 μA                                                                 | 0.75V <sub>CC</sub>   | -    | V <sub>CC</sub> + 0.1 | V    |
| l <sub>edge</sub>                     | current from pins I/O1<br>and I/O2 when active pull-up                                | $V_{OH} = 0.9 V_{CC}; C_L = 30 \text{ pF}$                                               | -1                    | -    | -                     | mA   |
| t <sub>d(edge)</sub>                  | delay between falling edge<br>on pins I/O1, I/O2 and width<br>of active pull-up pulse |                                                                                          | -                     | 500  | 650                   | ns   |
| V <sub>IL</sub>                       | LOW-level input voltage                                                               |                                                                                          | -0.3                  | -    | +0.8                  | V    |
| V <sub>IH</sub>                       | HIGH-level input voltage                                                              |                                                                                          | 1.5                   | _    | V <sub>CC</sub>       | V    |
| IIL                                   | LOW-level input current on pin I/O                                                    | V <sub>IL</sub> = 0; V <sub>CC</sub> = 5 V                                               | -                     | -    | 600                   | μA   |
|                                       |                                                                                       | V <sub>IL</sub> = 0; V <sub>CC</sub> = 3 V                                               | -                     | -    | 500                   | μA   |
| I <sub>LIH</sub>                      | HIGH-level input leakage current on pin I/O                                           | V <sub>IH</sub> = V <sub>CC</sub>                                                        | -                     | -    | 10                    | μA   |
| t <sub>i(r)</sub> , t <sub>i(f)</sub> | input transition times                                                                | from V <sub>IL(max)</sub> to V <sub>IH(min)</sub>                                        | _                     | -    | 1.5                   | μs   |
| $t_{o(r)}, t_{o(f)}$                  | output transition times                                                               | $C_L < 30 \text{ pF}$ ; no DC load;<br>10% to 90% from 0 V to<br>$V_{CC1}$ and $V_{CC2}$ | -                     | -    | 0.1                   | μs   |
| Ci                                    | input capacitance on pins I/O1 and I/O2                                               |                                                                                          | -                     | -    | 10                    | pF   |
| R <sub>pu(int)</sub>                  | internal pull-up resistance between pin I/O and $V_{CC}$                              |                                                                                          | 10                    | 14   | 18                    | kΩ   |
| f <sub>max</sub>                      | maximum frequency on pins I/O1 and I/O2                                               |                                                                                          | -                     | -    | 500                   | kHz  |

# TDA8020HL

| SYMBOL                                | PARAMETER                                                   | CONDITIONS                                                      | MIN.                 | TYP. | MAX.                   | UNIT |
|---------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------|----------------------|------|------------------------|------|
| Data lines                            | (pins I/O1uC and I/O2uC); not                               | te 3                                                            | 1                    |      |                        | 1    |
| V <sub>OL</sub>                       | LOW-level output voltage                                    | I <sub>OL</sub> = 1 mA                                          | 0                    | -    | 0.4                    | V    |
| V <sub>OH</sub>                       | HIGH-level output voltage                                   | no DC load                                                      | 0.9V <sub>DDI</sub>  | -    | V <sub>DDI</sub> + 0.2 | V    |
|                                       |                                                             | I <sub>OH</sub> < -10 μA                                        | 0.75V <sub>DDI</sub> | -    | V <sub>DDI</sub> + 0.2 | V    |
| V <sub>IL</sub>                       | LOW-level input voltage                                     |                                                                 | -0.3                 | -    | +0.25V <sub>DDI</sub>  | V    |
| V <sub>IH</sub>                       | HIGH-level input voltage                                    |                                                                 | 0.7V <sub>DDI</sub>  | -    | V <sub>DDI</sub> + 0.3 | V    |
| IIL                                   | LOW-level input current                                     | $V_{IL} = 0$                                                    | -                    | -    | 600                    | μA   |
| I <sub>LIH</sub>                      | HIGH-level input leakage current                            | V <sub>IH</sub> = V <sub>DDI</sub>                              | -                    | -    | 10                     | μA   |
| t <sub>i(r)</sub> , t <sub>i(f)</sub> | input transition times                                      | from V <sub>IL(max)</sub> to V <sub>IH(min)</sub>               | -                    | -    | 1                      | μs   |
| t <sub>o(r)</sub> , t <sub>o(f)</sub> | output transition times                                     | $C_L < 30 \text{ pF}$ ; 10% to 90% from 0 V to V <sub>DDI</sub> | -                    | -    | 0.1                    | μs   |
| R <sub>pu(int)</sub>                  | internal pull-up resistance                                 | between I/O1uC, I/O2uC and V <sub>DDI</sub>                     | 7                    | 11   | 15                     | kΩ   |
| Timing                                |                                                             |                                                                 | •                    | •    |                        | •    |
| t <sub>act</sub>                      | activation sequence duration                                |                                                                 | -                    | -    | 135                    | μs   |
| t <sub>de</sub>                       | deactivation sequence<br>duration                           |                                                                 | -                    | -    | 110                    | μs   |
| Protection                            | s and limitations                                           |                                                                 | 1                    |      |                        | 1    |
| I <sub>CC(sd)</sub>                   | shutdown and limitation current at $V_{CC1}$ and $V_{CC2}$  | normal mode                                                     | _                    | -90  | -                      | mA   |
| ( )                                   |                                                             | Power-down mode                                                 | -                    | -12  | -                      | mA   |
| I <sub>I/O(lim)</sub>                 | limitation current on pins I/O1 and I/O2                    |                                                                 | -15                  | -    | +15                    | mA   |
| I <sub>CLK(lim)</sub>                 | limitation current on pins CLK1 and CLK2                    |                                                                 | -70                  | -    | +70                    | mA   |
| I <sub>RST(sd)</sub>                  | shutdown and limitation<br>current on pins RST1<br>and RST2 |                                                                 | -20                  | -    | +20                    | mA   |
| T <sub>j(sd)</sub>                    | shutdown die temperature                                    |                                                                 | -                    | 150  | -                      | °C   |
| Card prese                            | ence inputs (pins PRES1 and                                 | PRES2)                                                          |                      |      |                        |      |
| V <sub>IL</sub>                       | LOW-level input voltage                                     |                                                                 | -                    | -    | 0.3V <sub>DD</sub>     | V    |
| VIH                                   | HIGH-level input voltage                                    |                                                                 | 0.7V <sub>DD</sub>   | -    | -                      | V    |
| I <sub>LIL</sub>                      | LOW-level input leakage current                             | $V_I = 0 V$                                                     | -                    | -    | ±20                    | μA   |
| I <sub>LIH</sub>                      | HIGH-level input leakage current                            | $V_{I} = V_{DD}$                                                | -                    | -    | ±20                    | μA   |

# TDA8020HL

| SYMBOL                                | PARAMETER                                                                  | CONDITIONS                        | MIN.                 | TYP. | MAX.                   | UNIT |
|---------------------------------------|----------------------------------------------------------------------------|-----------------------------------|----------------------|------|------------------------|------|
| Clock inpu                            | ts (pins CLKIN1 and CLKIN2                                                 | )                                 | 1                    |      |                        |      |
| f <sub>ext</sub>                      | external frequency applied<br>on CLKIN1 and CLKIN2                         |                                   | 0                    | -    | 25                     | MHz  |
| V <sub>IL</sub>                       | LOW-level input voltage                                                    | V <sub>DDI</sub> > 2 V            | 0                    | -    | 0.3V <sub>DDI</sub>    | V    |
|                                       |                                                                            | 1.5 V < V <sub>DDI</sub> < 2 V    | 0                    | -    | 0.15V <sub>DDI</sub>   | V    |
| V <sub>IH</sub>                       | HIGH-level input voltage                                                   | V <sub>DDI</sub> > 2 V            | 0.7V <sub>DDI</sub>  | -    | V <sub>DDI</sub> + 0.3 | V    |
|                                       |                                                                            | 1.5 V < V <sub>DDI</sub> < 2 V    | 0.85V <sub>DDI</sub> | -    | V <sub>DDI</sub> + 0.3 | V    |
| t <sub>i(r)</sub> , t <sub>i(f)</sub> | input transition times                                                     |                                   | -                    | -    | 0.1/f <sub>CLKIN</sub> | ns   |
| Logic inpu                            | ts (pins SAD0 and SAD1)                                                    |                                   |                      |      |                        |      |
| V <sub>IL</sub>                       | LOW-level input voltage                                                    |                                   | -0.3                 | -    | +0.3V <sub>DDI</sub>   | V    |
| V <sub>IH</sub>                       | HIGH-level input voltage                                                   |                                   | 0.7V <sub>DDI</sub>  | -    | V <sub>DDI</sub> + 0.3 | V    |
| I <sub>LIL</sub>                      | LOW-level input leakage current                                            |                                   | -                    | -    | ±20                    | μA   |
| I <sub>LIH</sub>                      | HIGH-level input leakage current                                           |                                   | -                    | -    | ±20                    | μA   |
| Ci                                    | input capacitance                                                          |                                   | -                    | -    | 10                     | pF   |
| Interrupt li                          | ne (pin IRQ ; open-drain; acti                                             | ive LOW output)                   | •                    |      |                        |      |
| V <sub>OL</sub>                       | LOW-level output voltage                                                   | $I_0 = 2 \text{ mA}$              | _                    | _    | 0.3                    | V    |
|                                       | HIGH-level leakage current                                                 |                                   | _                    | -    | 10                     | μA   |
| Serial data                           | input/output (pin SDA; open                                                | -drain)                           | 1                    | 1    | ļ                      |      |
| V <sub>IL</sub>                       | LOW-level input voltage                                                    |                                   | -0.3                 | _    | 0.3V <sub>DD</sub>     | V    |
| VIH                                   | HIGH-level input voltage                                                   |                                   | 0.7V <sub>DD</sub>   | _    | 6.5                    | V    |
| I <sub>LH</sub>                       | HIGH-level leakage current                                                 |                                   | _                    | -    | 1                      | μA   |
| IIL                                   | LOW-level input current                                                    | depends on the pull-up resistance | -                    | -    | -                      |      |
| V <sub>OL</sub>                       | LOW-level output voltage                                                   | I <sub>OL</sub> = 3 mA            | -                    | -    | 0.3                    | V    |
| Serial cloc                           | k input (pin SCL; open-drain)                                              |                                   |                      | 1    | !                      |      |
| VIL                                   | LOW-level input voltage                                                    |                                   | -0.3                 | _    | 0.3V <sub>DD</sub>     | V    |
| V <sub>IH</sub>                       | HIGH-level input voltage                                                   |                                   | 0.7V <sub>DD</sub>   | -    | 6.5                    | V    |
| I <sub>LH</sub>                       | HIGH-level leakage current                                                 |                                   | _                    | -    | 1                      | μA   |
| IIL                                   | LOW-level input current                                                    | depends on the pull-up resistance | -                    | -    | -                      |      |
| I <sup>2</sup> C-bus tin              | nings; see Figures 6 and 7                                                 |                                   |                      | 1    | !                      |      |
| f <sub>SCL</sub>                      | clock frequency                                                            |                                   | 0                    | _    | 400                    | kHz  |
| t <sub>BUF</sub>                      | bus free time between a<br>STOP and START condition                        |                                   | 1.3                  | -    | -                      | μs   |
| t <sub>HD;STA</sub>                   | START condition hold time<br>after which first clock pulse<br>is generated |                                   | 0.6                  | _    | -                      | μs   |
| t <sub>LOW</sub>                      | SCL LOW time                                                               |                                   | 1.3                  | -    | -                      | μs   |
| t <sub>HIGH</sub>                     | SCL HIGH time                                                              |                                   | 0.6                  | -    |                        | μs   |
| t <sub>SU;STA</sub>                   | set-up time START condition                                                | repeated start                    | 0.6                  | -    | -                      | μs   |

# TDA8020HL

| SYMBOL              | PARAMETER                  | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|---------------------|----------------------------|------------|------|------|------|------|
| t <sub>HD;DAT</sub> | data hold time             | note 4     | 0    | -    | -    | ns   |
| t <sub>SU;DAT</sub> | data set-up time           |            | 100  | -    | -    | ns   |
| t <sub>r</sub>      | rise time SDA and SCL      |            | -    | -    | 300  | ns   |
| t <sub>f</sub>      | fall time SDA and SCL      |            | -    | -    | 300  | ns   |
| t <sub>SU;STO</sub> | set-up time STOP condition |            | 0.6  | -    | -    | μs   |

#### Notes

- 1. Two ceramic multilayer capacitors of minimum 100 nF with low ESR should be used in order to meet these specifications.
- 2. Pin I/O1 has an internal 14 k $\Omega$  pull-up resistor to V<sub>CC1</sub> and pin I/O2 has an internal 14 k $\Omega$  pull-up resistor to V<sub>CC2</sub>.
- 3. Pins I/O1uC and I/O2uC have an internal 11 k $\Omega$  pull-up resistor to V\_DDI.
- 4. The hold time required (not greater than 300 ns) to bridge the undefined region of the falling edge of SCL must be internally provided by a transmitter.







# TDA8020HL

#### PACKAGE OUTLINE



# TDA8020HL

#### SOLDERING

#### Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### **Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON-T and SSOP-T packages
  - for packages with a thickness  $\ge$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

#### Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

2003 Nov 06

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

# TDA8020HL

#### Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE <sup>(1)</sup>                                                                       | SOLDERING METHOD                  |                       |  |
|----------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|
| FACKAGE                                                                                      | WAVE                              | REFLOW <sup>(2)</sup> |  |
| BGA, HTSSON-T <sup>(3)</sup> , LBGA, LFBGA, SQFP, SSOP-T <sup>(3)</sup> , TFBGA, USON, VFBGA | not suitable                      | suitable              |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP, HSQFP, HSSON,<br>HTQFP, HTSSOP, HVQFN, HVSON, SMS      | not suitable <sup>(4)</sup>       | suitable              |  |
| PLCC <sup>(5)</sup> , SO, SOJ                                                                | suitable                          | suitable              |  |
| LQFP, QFP, TQFP                                                                              | not recommended <sup>(5)(6)</sup> | suitable              |  |
| SSOP, TSSOP, VSO, VSSOP                                                                      | not recommended <sup>(7)</sup>    | suitable              |  |
| PMFP <sup>(8)</sup>                                                                          | not suitable                      | not suitable          |  |

#### Notes

- 1. For more detailed information on the BGA packages refer to the "(*LF*)BGA Application Note" (AN01026); order a copy from your Philips Semiconductors sales office.
- 2. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 3. These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.
- 4. These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 6. Wave soldering is suitable for LQFP, TQFP and QFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 7. Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- 8. Hot bar or manual soldering is suitable for PMFP packages.

## **TDA8020HL**

#### DATA SHEET STATUS

| LEVEL | DATA SHEET<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)(3)</sup> | DEFINITION                                                                                                                                                                                                                                                                                                 |
|-------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                      | Development                         | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                |
| 11    | Preliminary data                    | Qualification                       | This data sheet contains data from the preliminary specification.<br>Supplementary data will be published at a later date. Philips<br>Semiconductors reserves the right to change the specification without<br>notice, in order to improve the design and supply the best possible<br>product.             |
|       | Product data                        | Production                          | This data sheet contains data from the product specification. Philips<br>Semiconductors reserves the right to make changes at any time in order<br>to improve the design, manufacturing and supply. Relevant changes will<br>be communicated via a Customer Product/Process Change Notification<br>(CPCN). |

#### Notes

- 1. Please consult the most recently issued data sheet before initiating or completing a design.
- 2. The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- 3. For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

#### DEFINITIONS

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### DISCLAIMERS

Life support applications — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes in the products including circuits, standard cells, and/or software described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

TDA8020HL

#### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

# Philips Semiconductors – a worldwide company

#### **Contact information**

For additional information please visit http://www.semiconductors.philips.com. Fax: +31 40 27 24825 For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2003

SCA75

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

753504/03/pp28

Date of release: 2003 Nov 06

Document order number: 9397 750 11554

Let's make things better.





**Semiconductors** 

**Philips**