# MOS INTEGRATED CIRCUIT $\mu$ PD75P3036

# **4-BIT SINGLE-CHIP MICROCONTROLLER**

The  $\mu$ PD75P3036 replaces the  $\mu$ PD753036's internal mask ROM with a one-time PROM or EPROM. Because the  $\mu$ PD75P3036 supports programming by users, it is suitable for use in prototype testing for system development using the  $\mu$ PD753036 and for use in small-scale production.

**★** Caution The  $\mu$ PD75P3036KK-T is not designed to guarantee the reliability required for use in massproduction. Please use it only for performance evaluation during testing and test production runs.

Detailed descriptions of functions are provided in the following document. Be sure to read the document before designing.

μPD753036 User's Manual : U10201E

# **FEATURES**

EC

- Compatible with μPD753036
- Internal PROM: 16384 × 8 bits
  - μPD75P3036KK-T : Reprogrammable (ideally suited for system evaluation)
  - μPD75P3036GC, 75P3036GK : One-time programmable (ideally suited for small-scale production)
- Internal RAM: 768 × 4 bits
- Can operate in the same power supply voltage as the mask version  $\mu$ PD753036
- VDD = 1.8 to 5.5 V
- LCD controller/driver
- A/D converter

Caution Mask-option pull-up resistors are not provided in this device.

In this document, the term PROM is used in parts common to one-time PROM versions and EPROM versions.

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

# **ORDERING INFORMATION**

|   | Part Number        | Package                                       | Internal PROM | Quality Grade  |
|---|--------------------|-----------------------------------------------|---------------|----------------|
|   | µPD75P3036GC-3B9   | 80-pin plastic QFP                            | One-time PROM | Standard       |
|   |                    | (14 $\times$ 14 mm, 0.65-mm pitch)            |               |                |
| * | µPD75P3036GC-3B9-A | 80-pin plastic QFP                            | One-time PROM | Standard       |
|   |                    | (14 $	imes$ 14 mm, 0.65-mm pitch)             |               |                |
|   | µPD75P3036GK-BE9   | 80-pin plastic TQFP                           | One-time PROM | Standard       |
|   |                    | (fine pitch) (12 $	imes$ 12 mm, 0.5-mm pitch) |               |                |
| * | µPD75P3036GK-BE9-A | 80-pin plastic TQFP                           | One-time PROM | Standard       |
|   |                    | (fine pitch) (12 $	imes$ 12 mm, 0.5-mm pitch) |               |                |
| * | μPD75P3036KK-T     | 80-pin ceramic WQFN                           | EPROM         | Not applicable |

**Remark** Products with "-A" at the end of the part number are lead-free products.

Please refer to "Quality Grades on NEC Semiconductor Devices" (Document No. C11531E) published by NEC Electronics Corporation to know the specification of quality grade on the devices and its recommended applications.

# **Functional Outline**

| Parameter                  |                                  |          |                                                                                                                                                                                                                                      | Function                                                                                                                                                                                                                                     |                                                                                               |  |  |
|----------------------------|----------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| Instruction execution time |                                  |          |                                                                                                                                                                                                                                      | <ul> <li>0.95, 1.91, 3.81, 15.3 μs (main system clock: during 4.19-MHz operation)</li> <li>0.67, 1.33, 2.67, 10.7 μs (main system clock: during 6.0-MHz operation)</li> <li>122 μs (subsystem clock: during 32.768-kHz operation)</li> </ul> |                                                                                               |  |  |
| Internal memory PROM       |                                  |          |                                                                                                                                                                                                                                      | 884 × 8 bits                                                                                                                                                                                                                                 |                                                                                               |  |  |
|                            |                                  | RAM      | 768                                                                                                                                                                                                                                  | $3 \times 4$ bits                                                                                                                                                                                                                            |                                                                                               |  |  |
| General p                  | ourpose register                 |          | • 4<br>• 8                                                                                                                                                                                                                           | bit operation: $8 \times 4$ bar<br>bit operation: $4 \times 4$ bar                                                                                                                                                                           | nks<br>nks                                                                                    |  |  |
| Input/                     | CMOS input                       |          | 8                                                                                                                                                                                                                                    | On-chip pull-up resistor                                                                                                                                                                                                                     | rs can be specified by using software: 27                                                     |  |  |
| output                     | CMOS input/o                     | utput    | 20                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                              |                                                                                               |  |  |
| pon                        | Bit port output                  |          | 8                                                                                                                                                                                                                                    | Also used for segment                                                                                                                                                                                                                        | pins                                                                                          |  |  |
|                            | N-ch open-dra<br>input/output pi | in<br>ns | 8                                                                                                                                                                                                                                    | 13 V withstand voltage                                                                                                                                                                                                                       |                                                                                               |  |  |
|                            | Total                            |          | 44                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                              |                                                                                               |  |  |
| LCD cont                   | roller/driver                    |          | • 9                                                                                                                                                                                                                                  | Segment selection:                                                                                                                                                                                                                           | 12/16/20 segments (can be changed to bit port output<br>in unit of 4; max. 8)                 |  |  |
|                            |                                  |          | • [                                                                                                                                                                                                                                  | Display mode selection:                                                                                                                                                                                                                      | Static, 1/2 duty (1/2 bias), 1/3 duty (1/2 bias),<br>1/3 duty (1/3 bias), 1/4 duty (1/3 bias) |  |  |
| Timer                      |                                  |          | <ul> <li>5 channels</li> <li>8-bit timer/event counter: 3 channels<br/>(16-bit timer/event counter, carrier generator, timer with gate)</li> <li>Basic interval/watchdog timer: 1 channel</li> <li>Watch timer: 1 channel</li> </ul> |                                                                                                                                                                                                                                              |                                                                                               |  |  |
| Serial inte                | erface                           |          | • 3<br>• 2<br>• S                                                                                                                                                                                                                    | <ul> <li>3-wire serial I/O mode MSB or LSB can be selected for transferring first bit</li> <li>2-wire serial I/O mode</li> <li>SBI mode</li> </ul>                                                                                           |                                                                                               |  |  |
| A/D conv                   | erter                            |          | 8-b                                                                                                                                                                                                                                  | it resolution: 8 channels                                                                                                                                                                                                                    |                                                                                               |  |  |
| Bit seque                  | ntial buffer (BSE                | 3)       | 16                                                                                                                                                                                                                                   | bits                                                                                                                                                                                                                                         |                                                                                               |  |  |
| Clock out                  | put (PCL)                        |          | <ul> <li>Φ, 524, 262, 65.5 kHz (main system clock: during 4.19-MHz operation)</li> <li>Φ, 750, 375, 93.8 kHz (main system clock: during 6.0-MHz operation)</li> </ul>                                                                |                                                                                                                                                                                                                                              |                                                                                               |  |  |
| Buzzer output (BUZ)        |                                  |          | <ul> <li>2, 4, 32 kHz (main system clock: during 4.19-MHz operation<br/>or subsystem clock: during 32.768-kHz operation)</li> <li>2.86, 5.72, 45.8 kHz (main system clock: during 6.0-MHz operation)</li> </ul>                      |                                                                                                                                                                                                                                              |                                                                                               |  |  |
| Vectored                   | interrupt                        |          | Ext                                                                                                                                                                                                                                  | ernal: 3, Internal: 5                                                                                                                                                                                                                        |                                                                                               |  |  |
| Test input                 |                                  |          | Ext                                                                                                                                                                                                                                  | ernal: 1, Internal: 1                                                                                                                                                                                                                        |                                                                                               |  |  |
| System c                   | lock oscillator                  |          | • C                                                                                                                                                                                                                                  | Ceramic or crystal oscilla<br>Crystal oscillator for subs                                                                                                                                                                                    | tor for main system clock oscillation<br>ystem clock oscillation                              |  |  |
| Standby function           |                                  |          | STO                                                                                                                                                                                                                                  | OP/HALT mode                                                                                                                                                                                                                                 |                                                                                               |  |  |
| Power su                   | pply voltage                     |          | VDD                                                                                                                                                                                                                                  | = 1.8 to 5.5 V                                                                                                                                                                                                                               |                                                                                               |  |  |
| Package                    |                                  |          | <ul> <li>80-pin plastic QFP (14 × 14 mm)</li> <li>80-pin plastic TQFP (fine pitch) (12 × 12 mm)</li> <li>80-pin ceramic WQFN</li> </ul>                                                                                              |                                                                                                                                                                                                                                              |                                                                                               |  |  |

\*

 $\star$ 

# CONTENTS

|   | 1.  | PIN CONFIGURATION (Top View)                                  | 5    |
|---|-----|---------------------------------------------------------------|------|
|   | 2.  | BLOCK DIAGRAM                                                 | . 7  |
|   | 3.  | PIN FUNCTIONS                                                 | . 8  |
|   |     | 3.1 Port Pins                                                 | . 8  |
|   |     | 3.2 Non-port Pins                                             | . 10 |
|   |     | 3.3 Pin Input/Output Circuits                                 | . 12 |
|   |     | 3.4 Recommended Connection of Unused Pins                     | . 15 |
|   | 4.  | Mk I MODE AND Mk II MODE SELECTION FUNCTION                   | . 16 |
|   |     | 4.1 Difference between Mk I Mode and Mk II Mode               | . 16 |
|   |     | 4.2 Setting of Stack Bank Selection Register (SBS)            | . 17 |
|   | 5.  | DIFFERENCES BETWEEN $\mu$ PD75P3036 AND $\mu$ PD753036        | . 18 |
|   | 6.  | PROGRAM COUNTER (PC) AND MEMORY MAP                           | . 19 |
|   |     | 6.1 Program Counter (PC)                                      | . 19 |
|   |     | 6.2 Program Memory (PROM)                                     | . 19 |
|   |     | 6.3 Data Memory (RAM)                                         | . 21 |
|   | 7.  | INSTRUCTION SET                                               | . 22 |
|   | 8.  | PROM (PROGRAM MEMORY) WRITE AND VERIFY                        | . 31 |
|   |     | 8.1 Operation Modes for Program Memory Write/Verify           | . 31 |
|   |     | 8.2 Program Memory Write Procedure                            | . 32 |
|   |     | 8.3 Program Memory Read Procedure                             | . 33 |
| * | 9.  | PROGRAM ERASURE (µPD75P3036KK-T ONLY)                         | . 34 |
| * | 10. | OPAQUE FILM ON ERASURE WINDOW ( $\mu$ PD75P3036KK-T ONLY)     | 34   |
|   | 11. | ONE-TIME PROM SCREENING                                       | . 34 |
| * | 12. | ELECTRICAL SPECIFICATIONS                                     | . 35 |
| * | 13. | CHARACTERISTIC CURVES (FOR REFERENCE ONLY)                    | 50   |
|   | 14. | PACKAGE DRAWINGS                                              | . 52 |
| * | 15. | RECOMMENDED SOLDERING CONDITIONS                              | 55   |
|   | AP  | PENDIX A. FUNCTION LIST OF $\mu$ PD75336, 753036, AND 75P3036 | 57   |
|   | AP  | PENDIX B. DEVELOPMENT TOOLS                                   | 58   |
|   | AP  | PENDIX C. RELATED DOCUMENTS                                   | 62   |

- 1. PIN CONFIGURATION (Top View)
- 80-pin plastic QFP (14 × 14 mm) μPD75P3036GC-3B9
- \* μPD75P3036GC-3B9-A
  - + 80-pin plastic TQFP (fine pitch) (12  $\times$  12 mm)  $\mu$ PD75P3036GK-BE9
- μPD75P3036GK-BE9-A
  - 80-pin ceramic WQFN μPD75P3036KK-T





# **PIN IDENTIFICATIONS**

| P00 to P03 | : Port0              |
|------------|----------------------|
| P10 to P13 | : Port1              |
| P20 to P23 | : Port2              |
| P30 to P33 | : Port3              |
| P40 to P43 | : Port4              |
| P50 to P53 | : Port5              |
| P60 to P63 | : Port6              |
| P70 to P73 | : Port7              |
| P80 to P83 | : Port8              |
| BP0 to BP7 | : Bit Port0-7        |
| KR0 to KR7 | : Key Return 0-7     |
| SCK        | : Serial Clock       |
| SI         | : Serial Input       |
| SO         | : Serial Output      |
| SB0, SB1   | : Serial Bus 0,1     |
| AVREF      | : Analog Reference   |
| AVss       | : Analog Ground      |
| AN0-AN7    | : Analog Input 0-7   |
| MD0 to MD3 | : Mode Selection 0-3 |
| D0 to D7   | : Data Bus 0-7       |
|            |                      |

| S12 to S31       | : Segment Output 12-31                |
|------------------|---------------------------------------|
| COM0 to COM3     | : Common Output 0-3                   |
| VLC0 to VLC2     | : LCD Power Supply 0-2                |
| BIAS             | : LCD Power Supply Bias Control       |
| LCDCL            | : LCD Clock                           |
| SYNC             | : LCD Synchronization                 |
| TI0 to TI2       | : Timer Input 0-2                     |
| PTO0 to PTO2     | : Programmable Timer Output 0-2       |
| BUZ              | : Buzzer Clock                        |
| PCL              | : Programmable Clock                  |
| INT0, INT1, INT4 | : External Vectored Interrupt 0, 1, 4 |
| INT2             | : External Test Input 2               |
| X1, X2           | : Main System Clock Oscillation 1, 2  |
| XT1, XT2         | : Subsystem Clock Oscillation 1, 2    |
| RESET            | : Reset                               |
| Vpp              | : Programming Power Supply            |
| Vdd              | : Positive Power Supply               |
| Vss              | : Ground                              |
|                  |                                       |

# 2. BLOCK DIAGRAM



# 3. PIN FUNCTIONS

# 3.1 Port Pins (1/2)

| Pin name              | I/O   | Alternate<br>function | Function                                             | 8-bit<br>I/O | Status<br>after reset | I/O circuit<br>type <sup>Note 1</sup> |
|-----------------------|-------|-----------------------|------------------------------------------------------|--------------|-----------------------|---------------------------------------|
| P00                   | Input | INT4                  | This is a 4-bit input port (PORT0).                  | No           | Input                 | <b></b>                               |
| P01                   | I/O   | SCK                   | specified in 3-bit units by software for P01 to P03. |              |                       | <f>-A</f>                             |
| P02                   | I/O   | SO/SB0                |                                                      |              |                       | <f>-B</f>                             |
| P03                   | I/O   | SI/SB1                |                                                      |              |                       | <m>-C</m>                             |
| P10                   | Input | INT0                  | This is a 4-bit input port (PORT1).                  | No           | Input                 | <b>-C</b>                             |
| P11                   |       | INT1                  | specified in 4-bit units by software.                |              |                       |                                       |
| P12                   |       | INT2                  | P10/INTO can select hoise elimination circuit.       |              |                       |                                       |
| P13                   |       | ТІО                   |                                                      |              |                       |                                       |
| P20                   | I/O   | PTO0                  | This is a 4-bit I/O port (PORT2).                    | No           | Input                 | E-B                                   |
| P21                   |       | PTO1                  | specified in 4-bit units by software.                |              |                       |                                       |
| P22                   |       | PCL/PTO2              |                                                      |              |                       |                                       |
| P23                   |       | BUZ                   |                                                      |              |                       |                                       |
| P30                   | I/O   | LCDCL/MD0             | This is a programmable 4-bit I/O port (PORT3).       | No           | Input                 | E-B                                   |
| P31                   |       | SYNC/MD1              | Connection of an on-chip pull-up resistor can be     |              |                       |                                       |
| P32                   |       | MD2                   | - specified in 4-bit units by software.              |              |                       |                                       |
| P33                   |       | MD3                   |                                                      |              |                       |                                       |
| P40 <sup>Note 2</sup> | I/O   | D0                    | This is an N-ch open-drain 4-bit I/O port (PORT4).   | Yes          | High                  | M-E                                   |
| P41 <sup>Note 2</sup> |       | D1                    | Also functions as data I/O pin (lower 4 bits)        |              | Impedance             |                                       |
| P42 <sup>Note 2</sup> |       | D2                    | - for program memory (PROM) write/venity.            |              |                       |                                       |
| P43 <sup>Note 2</sup> |       | D3                    |                                                      |              |                       |                                       |
| P50 <sup>Note 2</sup> | I/O   | D4                    | This is an N-ch open-drain 4-bit I/O port (PORT5).   |              | High                  | M-E                                   |
| P51 <sup>Note 2</sup> | 1     | D5                    | Also functions as data I/O pin (upper 4 bits)        |              | impedance             |                                       |
| P52 <sup>Note 2</sup> | 1     | D6                    | - Ior program memory (PROM) write/verity.            |              |                       |                                       |
| P53 <sup>Note 2</sup> | 1     | D7                    | 1                                                    |              |                       |                                       |

Notes 1. Circuit types enclosed in brackets indicate Schmitt trigger input.

2. Low level input leakage current increases when input instructions or bit manipulate instructions are executed.

 $\star$ 

 $\star$ 

# 3.1 Port Pins (2/2)

| Pin name | I/O    | Alternate<br>function | Function                                         | 8-bit<br>I/O | Status<br>after reset | I/O circuit<br>type <sup>Note 1</sup> |
|----------|--------|-----------------------|--------------------------------------------------|--------------|-----------------------|---------------------------------------|
| P60      | I/O    | KR0                   | This is a programmable 4-bit I/O port (PORT6).   | Yes          | Input                 | <f>-A</f>                             |
| P61      |        | KR1                   | Connection of an on-chip pull-up resistor can be |              |                       |                                       |
| P62      |        | KR2                   | specified in 4-bit units by software.            |              |                       |                                       |
| P63      |        | KR3                   | -                                                |              |                       |                                       |
| P70      | I/O    | KR4                   | This is a 4-bit I/O port (PORT7).                |              | Input                 | <f>-A</f>                             |
| P71      |        | KR5                   | specified in 4-bit units by software.            |              |                       |                                       |
| P72      |        | KR6                   |                                                  |              |                       |                                       |
| P73      |        | KR7                   |                                                  |              |                       |                                       |
| P80      | I/O    | TI1                   | This is a 4-bit I/O port (PORT8).                | No           | Input                 | <e>-E</e>                             |
| P81      |        | TI2                   | specified in 4-bit units by software.            |              |                       |                                       |
| P82      |        | AN6                   |                                                  |              |                       | Y-B                                   |
| P83      |        | AN7                   | -                                                |              |                       |                                       |
| BP0      | Output | S24                   | These pins are also used as 1-bit I/O port (BIT  | No           | Note 2                | H-A                                   |
| BP1      |        | S25                   | PORT) segment output pin.                        |              |                       |                                       |
| BP2      |        | S26                   |                                                  |              |                       |                                       |
| BP3      |        | S27                   |                                                  |              |                       |                                       |
| BP4      | Output | S28                   |                                                  |              |                       |                                       |
| BP5      |        | S29                   |                                                  |              |                       |                                       |
| BP6      |        | S30                   |                                                  |              |                       |                                       |
| BP7      |        | S31                   |                                                  |              |                       |                                       |

Notes 1. Circuit types enclosed in brackets indicate Schmitt trigger input.

 BP0 through BP7 select VLC1 as an input source. However, the output levels change depending on the external circuit of BP0 through BP7 and VLC1.

**Example** Because BP0 through BP7 are mutually connected inside the  $\mu$ PD75P3036, the output levels of BP0 through BP7 are determined by R1, R2, and R3.



★

# 3.2 Non-port Pins (1/2)

| Pin name   | I/O    | Alternate<br>function | Function                                                                                                                                                                            | Status<br>after reset                                                                                                                                         | I/O circuit<br>type <sup>Note</sup> |           |
|------------|--------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------|
| TI0        | Input  | P13                   | External event pulse input to timer/even                                                                                                                                            | Input                                                                                                                                                         | <b>-C</b>                           |           |
| TI1        |        | P80                   | -                                                                                                                                                                                   |                                                                                                                                                               | <e>-E</e>                           |           |
| TI2        |        | P81                   |                                                                                                                                                                                     |                                                                                                                                                               |                                     |           |
| PTO0       | Output | P20                   | Timer/event counter output                                                                                                                                                          |                                                                                                                                                               | Input                               | E-B       |
| PTO1       |        | P21                   |                                                                                                                                                                                     |                                                                                                                                                               |                                     |           |
| PTO2       |        | P22/PCL               |                                                                                                                                                                                     |                                                                                                                                                               |                                     |           |
| PCL        | Output | P22/PTO2              | Clock output                                                                                                                                                                        |                                                                                                                                                               | Input                               | E-B       |
| BUZ        | Output | P23                   | Frequency output (for buzzer or system                                                                                                                                              | clock trimming)                                                                                                                                               | Input                               | E-B       |
| SCK        | I/O    | P01                   | Serial clock I/O                                                                                                                                                                    |                                                                                                                                                               | Input                               | <f>-A</f> |
| SO/SB0     | I/O    | P02                   | Serial data output<br>Serial data bus I/O                                                                                                                                           |                                                                                                                                                               | Input                               | <f>-B</f> |
| SI/SB1     | I/O    | P03                   | Serial data input<br>Serial data bus I/O                                                                                                                                            |                                                                                                                                                               | Input                               | <m>-C</m> |
| INT4       | Input  | P00                   | Edge detection vectored interrupt input (valid for detecting both rising and falling                                                                                                | Edge detection vectored interrupt input<br>(valid for detecting both rising and falling edges)                                                                |                                     |           |
| INTO       | Input  | P10                   | Edge detection vectored interrupt input<br>(detected edge is selectable)Noise elimination<br>circuitINT0/P10 can select noise elimination<br>circuit./asynchronous<br>is selectable |                                                                                                                                                               | Input                               | <b>-C</b> |
| INT1       |        | P11                   | Asynchronous                                                                                                                                                                        |                                                                                                                                                               |                                     |           |
| INT2       | Input  | P12                   | Rising edge detection test input                                                                                                                                                    | Asynchonous                                                                                                                                                   | Input                               | <b>-C</b> |
| KR0 to KR3 | Input  | P60 to P63            | Parallel falling edge detection test input                                                                                                                                          |                                                                                                                                                               | Input                               | <f>-A</f> |
| KR4 to KR7 | Input  | P70 to P73            | Parallel falling edge detection test input                                                                                                                                          |                                                                                                                                                               | Input                               | <f>-A</f> |
| X1         | Input  | —                     | Ceramic/crystal oscillation circuit conne                                                                                                                                           | ction for main system                                                                                                                                         | _                                   | -         |
| X2         | _      |                       | inverted phase to X2.                                                                                                                                                               | o X1 and input                                                                                                                                                |                                     |           |
| XT1        | Input  |                       | Crystal oscillation circuit connection for                                                                                                                                          | subsystem clock.                                                                                                                                              | _                                   | _         |
| XT2        | _      |                       | If using an external clock, input to XT1 a phase to XT2. XT1 can be used as a 1-                                                                                                    | and input inverted<br>bit (test) input.                                                                                                                       |                                     |           |
| RESET      | Input  |                       | System reset input (low level active)                                                                                                                                               |                                                                                                                                                               | _                                   | <b></b>   |
| MD0        | I/O    | P30/LCDCL             | Mode selection for program memory (Pl                                                                                                                                               | ROM) write/verify                                                                                                                                             | Input                               | E-B       |
| MD1        |        | P31/SYNC              | -                                                                                                                                                                                   |                                                                                                                                                               |                                     |           |
| MD2, MD3   |        | P32, P33              |                                                                                                                                                                                     |                                                                                                                                                               |                                     |           |
| D0 to D3   | I/O    | P40 to P43            | Data bus for program memory (PROM)                                                                                                                                                  | write/verify                                                                                                                                                  | Input                               | M-E       |
| D4 to D7   |        | P50 to P53            |                                                                                                                                                                                     |                                                                                                                                                               |                                     |           |
| Vpp        | _      | _                     | Programmable power supply voltage for<br>(PROM) write/verify.<br>For normal operation, connect to VDD.<br>Apply +12.5 V for PROM write/verify.                                      | Programmable power supply voltage for program memory<br>(PROM) write/verify.<br>For normal operation, connect to VDD.<br>Apply +12.5 V for PROM write/verify. |                                     |           |
| Vdd        | _      | _                     | Positive power supply                                                                                                                                                               |                                                                                                                                                               |                                     |           |
| Vss        | _      | _                     | Ground                                                                                                                                                                              |                                                                                                                                                               | _                                   | _         |

Note Circuit types enclosed in brackets indicate Schmitt trigger input.

# 3.2 Non-port Pins (2/2)

| Pin name                | I/O    | Alternate<br>function | Function                                                      | Status<br>after reset | I/O circuit<br>type |
|-------------------------|--------|-----------------------|---------------------------------------------------------------|-----------------------|---------------------|
| S12 to S23              | Output | —                     | Segment signal output                                         | Note 1                | G-A                 |
| S24 to S31              | Output | BP0 to BP7            | Segment signal output                                         | Note 1                | H-A                 |
| COM0 to COM3            | Output | —                     | Common signal output                                          | Note 1                | G-B                 |
| VLC0 to VLC2            | _      | _                     | Power source for LCD driver                                   |                       | _                   |
| BIAS                    | Output | _                     | Output for external split resistor cut                        | High<br>impedance     |                     |
| LCDCL <sup>Note 2</sup> | Output | P30/MD0               | Clock output for driving external expansion driver            | Input                 | E-B                 |
| SYNC <sup>Note 2</sup>  | Output | P31/MD1               | Clock output for synchronization of external expansion driver | Input                 | E-B                 |
| AN0 to AN5              | Input  | _                     | Analog signal input for A/D converter                         | Input                 | Y                   |
| AN6                     | P82    |                       |                                                               |                       | Y-B                 |
| AN7                     | -      | P83                   |                                                               |                       |                     |
| AVREF                   | —      | —                     | A/D converter reference voltage                               |                       | Z-N                 |
| AVss                    | _      | _                     | A/D converter reference GND potential                         | _                     | Z-N                 |

**Notes 1.** The VLCX (X = 0, 1, 2) shown below are selected as the input source for the display outputs. S12 to S31: VLC1, COM0 to COM2: VLC2, COM3: VLC0

2. These pins are provided for future system expansion. Currently, only P30 and P31 are used.

# 3.3 Pin Input/Output Circuits

The input/output circuits for the  $\mu$ PD75P3036's pins are shown in schematic form below.







Note Becomes active when an input instruction is executed.

## \* 3.4 Recommended Connection of Unused Pins

| Pin                  | Recommended connection                                                                              |
|----------------------|-----------------------------------------------------------------------------------------------------|
| P00/INT4             | Connect to Vss or VDD                                                                               |
| P01/SCK              | Connect to Vss or VDD via a resistor individually                                                   |
| P02/SO/SB0           |                                                                                                     |
| P03/SI/SB1           | Connect to Vss                                                                                      |
| P10/INT0 to P12/INT2 | Connect to Vss or VDD                                                                               |
| P13/TI0              |                                                                                                     |
| P20/PTO0             | Input status $:$ connect to Vss or VDD via a resistor individually.                                 |
| P21/PTO1             | Output status: open                                                                                 |
| P22/PTO2/PCL         |                                                                                                     |
| P23/BUZ              |                                                                                                     |
| P30/LCDCL            |                                                                                                     |
| P31/SYNC             |                                                                                                     |
| P32, P33             |                                                                                                     |
| P40 to P43           | Connect to Vss                                                                                      |
| P50 to P53           |                                                                                                     |
| P60/KR0 to P63/KR3   | Input status $\ : \ connect \ to \ V_{\text{SS}} \ or \ V_{\text{DD}}$ via a resistor individually. |
| P70/KR4 to P73/KR7   | Output status: open                                                                                 |
| P80/TI1              |                                                                                                     |
| P81/TI2              |                                                                                                     |
| P82/AN6              |                                                                                                     |
| P83/AN7              |                                                                                                     |
| S12 to S23           | Open                                                                                                |
| S24/BP0 to S31/BP7   |                                                                                                     |
| COM0 to COM3         |                                                                                                     |
| VLC0 to VLC2         | Connect to Vss                                                                                      |
| BIAS                 | Connect to $V_{SS}$ only when $V_{LC0}$ to $V_{LC2}$ are all not used. In other cases, leave open.  |
| XT1 <sup>Note</sup>  | Connect to Vss or VDD                                                                               |
| XT2 <sup>Note</sup>  | Open                                                                                                |
| AN0 to AN5           | Connect to Vss or VDD                                                                               |
| Vpp                  | Connect to VDD directly                                                                             |

**Note** When the subsystem clock is not used, set SOS.0 to 1 (so as not to use the internal feedback resistor).

# 4. Mk I MODE AND Mk II MODE SELECTION FUNCTION

Setting a stack bank selection (SBS) register for the  $\mu$ PD75P3036 enables the program memory to be switched between Mk I mode and Mk II mode. This function is applicable when using the  $\mu$ PD75P3036 to evaluate the  $\mu$ PD753036.

When the SBS bit 3 is set to 1 : sets Mk I mode (supports Mk I mode for  $\mu$ PD753036) When the SBS bit 3 is set to 0 : sets Mk II mode (supports Mk II mode for  $\mu$ PD753036)

#### 4.1 Difference between Mk I Mode and Mk II Mode

Table 4-1 lists points of difference between the Mk I mode and the Mk II mode for the  $\mu$ PD75P3036.

|                                         | Item                   | Mk I Mode Mk II Mode                                                             |         |  |  |
|-----------------------------------------|------------------------|----------------------------------------------------------------------------------|---------|--|--|
| Program count                           | er                     | PC13-0                                                                           |         |  |  |
| Program memo                            | ory (bytes)            | 16384                                                                            |         |  |  |
| Data memory (                           | bits)                  | 768 x 4                                                                          |         |  |  |
| Stack Stack bank                        |                        | Selectable via memory banks 0 to 2                                               |         |  |  |
|                                         | No. of stack bytes     | 2 bytes                                                                          | 3 bytes |  |  |
| Instruction                             | BRA !addr1 instruction | Not available Available                                                          |         |  |  |
| CALLA laddr1 instruction                |                        |                                                                                  |         |  |  |
| Instruction CALL laddr instruction      |                        | 3 machine cycles 4 machine cycles                                                |         |  |  |
| execution time CALLF !faddr instruction |                        | 2 machine cycles 3 machine cycles                                                |         |  |  |
| Supported mas                           | k ROM versions         | When set to Mk I mode for $\mu$ PD753036 When set to Mk II mode for $\mu$ PD7530 |         |  |  |

Table 4-1. Difference between Mk I Mode and Mk II Mode

★ Caution The Mk II mode supports a program area exceeding 16 Kbytes for the 75X and 75XL series. Therefore, this mode is effective for enhancing software compatibility with products exceeding 16 Kbytes.

When the Mk II mode is selected, the number of stack bytes used during execution of subroutine call instructions increases by one byte per stack compared to the Mk I mode. When the CALL !addr and CALLF !faddr instructions are used, the machine cycle becomes longer by one machine cycle. Therefore, use the Mk I mode if the RAM efficiency and processing performance are more important than software compatibility.

#### 4.2 Setting of Stack Bank Selection Register (SBS)

Use the stack bank selection register to switch between Mk I mode and Mk II mode. Figure 4-1 shows the format for doing this.

The stack bank selection register is set using a 4-bit memory manipulation instruction. When using the Mk I mode, be sure to initialize the stack bank selection register to  $10xxB^{Note}$  at the beginning of the program. When using the Mk II mode, be sure to initialize it to  $00xxB^{Note}$ .

**Note** Set the desired value for xx.

| Address | 3  | 3  | 2    | 1    | 0    | Symbol    |         |                            |
|---------|----|----|------|------|------|-----------|---------|----------------------------|
| F84H    | SB | S3 | SBS2 | SBS1 | SBS0 | SBS       |         |                            |
|         |    |    |      |      |      | -         |         |                            |
|         |    |    |      |      |      | Stack are | ea spec | ification                  |
|         |    |    |      |      |      | 0         | 0       | Memory bank 0              |
|         |    |    |      |      |      | 0         | 1       | Memory bank 1              |
|         |    |    |      |      |      | 1         | 0       | Memory bank 2              |
|         |    |    |      |      |      | 1         | 1       | Setting prohibited         |
|         |    |    |      |      |      |           |         |                            |
|         |    |    |      |      |      | 0         | Be sur  | re to enter "0" for bit 2. |
|         |    |    |      |      |      |           |         |                            |
|         |    |    |      |      |      | Mode sel  | ection  | specification              |
|         |    |    |      |      |      | 0         | Mk II r | node                       |
| L       |    |    | 1    | Mklm | node |           |         |                            |

Figure 4-1. Format of Stack Bank Selection Register

- Cautions 1. SBS3 is set to "1" after RESET input, and consequently the CPU operates in Mk I mode. When using instructions for Mk II mode, set SBS3 to "0" and set Mk II mode before using the instructions.
  - 2. When using Mk II mode, execute a subroutine call instruction and an interrupt instruction after RESET input and after setting the stack bank selection register.

# 5. DIFFERENCES BETWEEN $\mu$ PD75P3036 AND $\mu$ PD753036

The  $\mu$ PD75P3036 replaces the internal mask ROM in the program memory of the  $\mu$ PD753036 with a one-time PROM or EPROM. The  $\mu$ PD75P3036's Mk I mode supports the Mk I mode in the  $\mu$ PD75D3036 and the  $\mu$ PD75P3036's Mk II mode supports the Mk II mode in the  $\mu$ PD75D3036.

Table 5-1 lists differences among the  $\mu$ PD75P3036 and the  $\mu$ PD753036. Be sure to check the differences among these products before using them with PROMs for debugging or prototype testing of application systems or, later, when using them with a mask ROM for full-scale production.

As to CPU function and on-chip hardware, see the User's Manual.

| Item                                                                                                           |                                             | μPD753036                                                                                            | μ <b>PD75P3036</b>                                |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|--|--|--|
| Program counter                                                                                                |                                             | 14 bits                                                                                              |                                                   |  |  |  |  |
| Program memory (bytes)                                                                                         |                                             | 16384                                                                                                | 16384                                             |  |  |  |  |
|                                                                                                                |                                             | Mask ROM                                                                                             | One-time PROM, EPROM                              |  |  |  |  |
| Data memory (x 4                                                                                               | bits)                                       | 768                                                                                                  |                                                   |  |  |  |  |
| Mask option                                                                                                    | Pull-up resistor of ports 4, 5              | Yes (can specify whether to incorporate on-chip or not)                                              | No (don't incorporate on-chip)                    |  |  |  |  |
|                                                                                                                | Split resistor for LCD driving power supply |                                                                                                      |                                                   |  |  |  |  |
| Selection of<br>oscillation<br>stabilization wait time<br>Selection of<br>subsystem clock<br>feedback resistor |                                             | Yes (can select either $2^{17}/f_x$ or $2^{15}/f_x$ ) <sup>Note</sup>                                | No (fixed to 2 <sup>15</sup> /fx) <sup>Note</sup> |  |  |  |  |
|                                                                                                                |                                             | Yes (can select either use enabled or use disabled)                                                  | No (use enabled)                                  |  |  |  |  |
| Pin configuration                                                                                              | Pin No. 29 to 32                            | P40 to P43                                                                                           | P40/D0 to P43/D3                                  |  |  |  |  |
|                                                                                                                | Pin No. 34 to 37                            | P50 to P53                                                                                           | P50/D4 to P53/D7                                  |  |  |  |  |
|                                                                                                                | Pin No. 50                                  | P30/LCDCL                                                                                            | P30/LCDCL/MD0                                     |  |  |  |  |
|                                                                                                                | Pin No. 51                                  | P31/SYNC                                                                                             | P31/SYNC/MD1                                      |  |  |  |  |
|                                                                                                                | Pin No. 52                                  | P32                                                                                                  | P32/MD2                                           |  |  |  |  |
|                                                                                                                | Pin No. 53                                  | P33                                                                                                  | P33/MD3                                           |  |  |  |  |
|                                                                                                                | Pin No. 69                                  | IC                                                                                                   | Vpp                                               |  |  |  |  |
| Other                                                                                                          |                                             | Noise resistance and noise radiation may differ due to the different circuit sizes and mask layouts. |                                                   |  |  |  |  |

#### Table 5-1. Differences between $\mu$ PD75P3036 and $\mu$ PD753036

**Note** 2<sup>17</sup>/fx is 21.8 ms during 6.0-MHz operation, and 31.3 ms during 4.19-MHz operation. 2<sup>15</sup>/fx is 5.46 ms during 6.0-MHz operation, and 7.81 ms during 4.19-MHz operation.

Caution Noise resistance and noise radiation are different in PROM and mask ROM versions. In transferring to mask ROM versions from the PROM version in a process between prototype development and full production, be sure to fully evaluate the mask ROM version's CS (not ES).

# 6. PROGRAM COUNTER (PC) AND MEMORY MAP

#### 6.1 Program Counter (PC) ... 14 bits

This is a 14-bit binary counter that stores program memory address data.

#### Figure 6-1. Configuration of Program Counter

| PC13 | PC12 | PC11 | PC10 | PC9 | PC8 | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | PC |
|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|
|      |      |      |      |     |     |     |     |     |     |     |     |     |     |    |

#### 6.2 Program Memory (PROM) ... 16384 x 8 bits

The program memory consists of 16384 x 8-bit one-time PROM or EPROM.

Addresses 0000H and 0001H

Vector table wherein the program start address and the values set for the RBE and MBE at the time a RESET signal is generated are written. Reset start is possible from any address.

Addresses 0002H to 000DH

Vector table wherein the program start address and the values set for the RBE and MBE by each vectored interrupt are written. Interrupt processing can start from any address.

- Addresses 0020H to 007FH
   Table area referenced by the GETI instruction<sup>Note</sup>.
- **Note** The GETI instruction realizes a 1-byte instruction on behalf of any 2-byte/3-byte instruction, or two 1-byte instructions. It is used to decrease the number of program steps.

Figure 6-2 shows the addressing ranges for the program memory, branch instruction and the subroutine call instruction.



#### Figure 6-2. Program Memory Map

**\* Note** Can be used only in the Mk II mode.

**Remark** For instructions other than those noted above, the BR PCDE and BR PCXA instructions can be used to branch to addresses with changes in the PC's lower 8 bits only.

# 6.3 Data Memory (RAM) ... 768 x 4 bits

Figure 6-3 shows the data memory configuration.

Data memory consists of a data area and a peripheral hardware area. The data area consists of 768 x 4-bit static RAM.



#### Figure 6-3. Data Memory Map

**Note** Memory bank 0, 1, or 2 can be selected as the stack area.

# 7. INSTRUCTION SET

#### (1) Representation and coding formats for operands

In the instruction's operand area, use the following coding format to describe operands corresponding to the instruction's operand representations (for further description, see the **RA75X Assembler Package User's Manual—Language (EEU-1363)**). When there are several codes, select and use just one. Codes that consist of uppercase letters and + or – symbols are key words that should be entered as they are.

For immediate data, enter an appropriate numerical value or label.

Enter register flag symbols as label descriptors instead of mem, fmem, pmem, bit, etc. (for further description, see the **User's Manual**). The number of labels that can be entered for fmem and pmem are restricted.

| Representation | Coding format                                       |
|----------------|-----------------------------------------------------|
| reg            | X, A, B, C, D, E, H, L                              |
| reg1           | X, B, C, D, E, H, L                                 |
| rp             | XA, BC, DE, HL                                      |
| rp1            | BC, DE, HL                                          |
| rp2            | BC, DE                                              |
| rp'            | XA, BC, DE, HL, XA', BC', DE', HL'                  |
| rp'1           | BC, DE, HL, XA', BC', DE', HL'                      |
| rpa            | HL, HL+, HL–, DE, DL                                |
| rpa1           | DE, DL                                              |
| n4             | 4-bit immediate data or label                       |
| n8             | 8-bit immediate data or label                       |
| mem            | 8-bit immediate data or label <sup>Note</sup>       |
| bit            | 2-bit immediate data or label                       |
| fmem           | FB0H-FBFH, FF0H-FFFH immediate data or label        |
| pmem           | FC0H-FFFH immediate data or label                   |
| addr           | 0000H-3FFFH immediate data or label                 |
| addr1          | 0000H-3FFFH immediate data or label                 |
| caddr          | 12-bit immediate data or label                      |
| faddr          | 11-bit immediate data or label                      |
| taddr          | 20H-7FH immediate data (however, bit0 = 0) or label |
| PORTn          | PORT0-PORT8                                         |
| IEXXX          | IEBT, IECSI, IET0-IET2, IE0-IE2, IE4, IEW           |
| RBn            | RB0-RB3                                             |
| MBn            | MB0-MB2, MB15                                       |

Note When processing 8-bit data, only even-numbered addresses can be entered.

| (2) | Operation | on legend                               |
|-----|-----------|-----------------------------------------|
|     | А         | : A register; 4-bit accumulator         |
|     | В         | : B register                            |
|     | С         | : C register                            |
|     | D         | : D register                            |
|     | E         | : E register                            |
|     | Н         | : H register                            |
|     | L         | : L register                            |
|     | Х         | : X register                            |
|     | XA        | : Register pair (XA); 8-bit accumulator |
|     | BC        | : Register pair (BC)                    |
|     | DE        | : Register pair (DE)                    |
|     | HL        | : Register pair (HL)                    |
|     | XA'       | : Expansion register pair (XA')         |
|     | BC'       | : Expansion register pair (BC')         |
|     | DE'       | : Expansion register pair (DE')         |
|     | HL'       | : Expansion register pair (HL')         |
|     | PC        | : Program counter                       |
|     | SP        | : Stack pointer                         |
|     | CY        | : Carry flag; bit accumulator           |
|     | PSW       | : Program status word                   |
|     | MBE       | : Memory bank enable flag               |
|     | RBE       | : Register bank enable flag             |
|     | PORTn     | : Port n (n = 0 to 8)                   |
|     | IME       | : Interrupt master enable flag          |
|     | IPS       | : Interrupt priority selection register |
|     | IEXXX     | : Interrupt enable flag                 |
|     | RBS       | : Register bank selection register      |
|     | MBS       | : Memory bank selection register        |
|     | PCC       | : Processor clock control register      |
|     |           | : Delimiter for address and bit         |
|     | (XX)      | : The contents addressed by XX          |
|     | ХХН       | : Hexadecimal data                      |

#### (3) Description of symbols used in addressing area

| *4  | MB = MBE • MBS                                              | 4                         |  |  |  |  |  |  |  |
|-----|-------------------------------------------------------------|---------------------------|--|--|--|--|--|--|--|
|     | MBS = 0-2, 15                                               |                           |  |  |  |  |  |  |  |
| *2  | MB = 0                                                      |                           |  |  |  |  |  |  |  |
|     | MBE = 0 : MB = 0 (000H-07FH)                                |                           |  |  |  |  |  |  |  |
| *0  | MB = 15 (F80H-FFFH)                                         | Data memory<br>addressing |  |  |  |  |  |  |  |
| 3   | MBE = 1 : MB = MBS                                          |                           |  |  |  |  |  |  |  |
|     | MBS = 0-2, 15                                               |                           |  |  |  |  |  |  |  |
| *4  | MB = 15, fmem = FB0H-FBFH, FF0H-FFFH                        |                           |  |  |  |  |  |  |  |
| *5  | MB = 15, pmem = FC0H-FFFH                                   |                           |  |  |  |  |  |  |  |
| *6  | addr = 0000H-3FFFH                                          |                           |  |  |  |  |  |  |  |
| *7  | addr, addr1 = (Current PC) -15 to (Current PC) -1           |                           |  |  |  |  |  |  |  |
| 1   | (Current PC) +2 to (Current PC) +16                         |                           |  |  |  |  |  |  |  |
|     | caddr = 0000H-0FFFH (PC13, 12 = 00B: Mk I or Mk II mode) or |                           |  |  |  |  |  |  |  |
|     | 1000H-1FFFH (PC13, 12 = 01B: Mk I or Mk II mode) or         | Program memory            |  |  |  |  |  |  |  |
| *8  | 2000H-2FFFH (PC13, 12 = 10B: Mk I or Mk II mode) or         | addressing                |  |  |  |  |  |  |  |
|     | 3000H-3FFFH (PC13, 12 = 11B: Mk I or Mk II mode)            |                           |  |  |  |  |  |  |  |
| *9  | faddr = 0000H-07FFH                                         |                           |  |  |  |  |  |  |  |
| *10 | taddr = 0020H-007FH                                         |                           |  |  |  |  |  |  |  |
| *11 | addr1 = 0000H-3FFFH                                         | l ↓                       |  |  |  |  |  |  |  |

**Remarks 1.** MB indicates access-enabled memory banks.

- **2.** In area \*2, MB = 0 for both MBE and MBS.
- **3.** In areas \*4 and \*5, MB = 15 for both MBE and MBS.
- 4. Areas \*6 to \*11 indicate corresponding address-enabled areas.

#### (4) Description of machine cycles

S indicates the number of machine cycles required for skipping of skip-specified instructions. The value of S varies as shown below.

- No skip ..... S = 0
- Skipped instruction is 1-byte or 2-byte instruction  $\dots$  S = 1
- Skipped instruction is 3-byte instruction<sup>Note</sup> ......S = 2

Note 3-byte instructions: BR laddr, BRA laddr1, CALL laddr, CALLA laddr1

# Caution The GETI instruction is skipped for one machine cycle.

One machine cycle equals one cycle (= tcy) of the CPU clock  $\Phi$ . Use the PCC setting to select among four cycle times.

| Instruction<br>group | Mnemonic | Operand   | No. of bytes | Machine<br>cycle | Operation                     | Addressing area | Skip<br>condition |
|----------------------|----------|-----------|--------------|------------------|-------------------------------|-----------------|-------------------|
| Transfer             | MOV      | A, #n4    | 1            | 1                | A<-n4                         |                 | String-effect A   |
|                      |          | reg1, #n4 | 2            | 2                | reg1<-n4                      |                 |                   |
|                      |          | XA, #n8   | 2            | 2                | XA<-n8                        |                 | String-effect A   |
|                      |          | HL, #n8   | 2            | 2                | HL<-n8                        |                 | String-effect B   |
|                      |          | rp2, #n8  | 2            | 2                | rp2<-n8                       |                 |                   |
|                      |          | A, @HL    | 1            | 1                | A<-(HL)                       | *1              |                   |
|                      |          | A, @HL+   | 1            | 2+S              | A<-(HL), then L<-L+1          | *1              | L=0               |
|                      |          | A, @HL–   | 1            | 2+S              | A<-(HL), then L<-L-1          | *1              | L=FH              |
|                      |          | A, @rpa1  | 1            | 1                | A<-(rpa1)                     | *2              |                   |
|                      |          | XA, @HL   | 2            | 2                | XA<-(HL)                      | *1              |                   |
|                      |          | @HL, A    | 1            | 1                | (HL)<-A                       | *1              |                   |
|                      |          | @HL, XA   | 2            | 2                | (HL)<-XA                      | *1              |                   |
|                      |          | A, mem    | 2            | 2                | A<-(mem)                      | *3              |                   |
|                      |          | XA, mem   | 2            | 2                | XA<-(mem)                     | *3              |                   |
|                      |          | mem, A    | 2            | 2                | (mem)<-A                      | *3              |                   |
|                      |          | mem, XA   | 2            | 2                | (mem)<-XA                     | *3              |                   |
|                      |          | A, reg1   | 2            | 2                | A<-reg1                       |                 |                   |
|                      |          | XA, rp'   | 2            | 2                | XA<-rp'                       |                 |                   |
|                      |          | reg1, A   | 2            | 2                | reg1<-A                       |                 |                   |
|                      |          | rp'1, XA  | 2            | 2                | rp'1<-XA                      |                 |                   |
|                      | ХСН      | A, @HL    | 1            | 1                | A<->(HL)                      | *1              |                   |
|                      |          | A, @HL+   | 1            | 2+S              | A<->(HL), then L<-L+1         | *1              | L=0               |
|                      |          | A, @HL–   | 1            | 2+S              | A<->(HL), then L<-L-1         | *1              | L=FH              |
|                      |          | A, @rpa1  | 1            | 1                | A<->(rpa1)                    | *2              |                   |
|                      |          | XA, @HL   | 2            | 2                | XA<->(HL)                     | *1              |                   |
|                      |          | A, mem    | 2            | 2                | A<->(mem)                     | *3              |                   |
|                      |          | XA, mem   | 2            | 2                | XA<->(mem)                    | *3              |                   |
|                      |          | A, reg1   | 1            | 1                | A<->reg1                      |                 |                   |
|                      |          | XA, rp'   | 2            | 2                | XA<->rp'                      |                 |                   |
| Table                | MOVT     | XA, @PCDE | 1            | 3                | ХА<-(РС13-8+DЕ)ROM            |                 |                   |
| reference            |          | XA, @PCXA | 1            | 3                | ХА<-(РС13-8+ХА)ROM            |                 |                   |
|                      |          | XA, @BCDE | 1            | 3                | XA<-(BCDE)ROM <sup>Note</sup> | *6              |                   |
|                      |          | XA, @BCXA | 1            | 3                | XA<-(BCXA)ROM <sup>Note</sup> | *6              |                   |

Note Only the lower 2 bits in the B register are valid.

| Instruction<br>group | Mnemonic | Operand        | No. of<br>bytes | Machine<br>cycle | Operation                       | Addressing area | Skip<br>condition |
|----------------------|----------|----------------|-----------------|------------------|---------------------------------|-----------------|-------------------|
| Bit transfer         | MOV1     | CY, fmem.bit   | 2               | 2                | CY<-(fmem.bit)                  | *4              |                   |
|                      |          | CY, pmem.@L    | 2               | 2                | CY<-(pmem7-2+L3-2.bit(L1-0))    | *5              |                   |
|                      |          | CY, @H+mem.bit | 2               | 2                | CY<-(H+mem3-0.bit)              | *1              |                   |
|                      |          | fmem.bit, CY   | 2               | 2                | (fmem.bit)<-CY                  | *4              |                   |
|                      |          | pmem.@L, CY    | 2               | 2                | (pmem7-2+L3-2.bit(L1-0))<-CY    | *5              |                   |
|                      |          | @H+mem.bit, CY | 2               | 2                | (H+mem <sub>3-0</sub> .bit)<-CY | *1              |                   |
| Arithmetic/          | ADDS     | A, #n4         | 1               | 1+S              | A<-A+n4                         |                 | carry             |
| logical              |          | XA, #n8        | 2               | 2+S              | XA<-XA+n8                       |                 | carry             |
| operation            |          | A, @HL         | 1               | 1+S              | A<-A+(HL)                       | *1              | carry             |
|                      |          | XA, rp'        | 2               | 2+S              | XA<-XA+rp'                      |                 | carry             |
|                      |          | rp'1, XA       | 2               | 2+S              | rp'1<-rp'1+XA                   |                 | carry             |
|                      | ADDC     | A, @HL         | 1               | 1                | A, CY<-A+(HL)+CY                | *1              |                   |
|                      |          | XA, rp'        | 2               | 2                | XA, CY<-XA+rp'+CY               |                 |                   |
|                      |          | rp'1, XA       | 2               | 2                | rp'1, CY<-rp'1+XA+CY            |                 |                   |
|                      | SUBS     | A, @HL         | 1               | 1+S              | A<-A-(HL)                       | *1              | borrow            |
|                      |          | XA, rp'        | 2               | 2+S              | XA<-XA–rp'                      |                 | borrow            |
|                      |          | rp'1, XA       | 2               | 2+S              | rp'1<-rp'1–XA                   |                 | borrow            |
|                      | SUBC     | A, @HL         | 1               | 1                | A, CY<-A–(HL)–CY                | *1              |                   |
|                      |          | XA, rp'        | 2               | 2                | XA, CY<-XA–rp'–CY               |                 |                   |
|                      |          | rp'1, XA       | 2               | 2                | rp'1, CY<-rp'1–XA–CY            |                 |                   |
|                      | AND      | A, #n4         | 2               | 2                | A<-A^n4                         |                 |                   |
|                      |          | A, @HL         | 1               | 1                | A<-A^(HL)                       | *1              |                   |
|                      |          | XA, rp'        | 2               | 2                | XA<-XA^rp'                      |                 |                   |
|                      |          | rp'1, XA       | 2               | 2                | rp'1<-rp'1^XA                   |                 |                   |
|                      | OR       | A, #n4         | 2               | 2                | A<-Avn4                         |                 |                   |
|                      |          | A, @HL         | 1               | 1                | A<-Av(HL)                       | *1              |                   |
|                      |          | XA, rp'        | 2               | 2                | XA<-XAvrp'                      |                 |                   |
|                      |          | rp'1, XA       | 2               | 2                | rp'1<-rp'1vXA                   |                 |                   |
|                      | XOR      | A, #n4         | 2               | 2                | A<-A <del>v</del> n4            |                 |                   |
|                      |          | A, @HL         | 1               | 1                | A<-A <del>v</del> (HL)          | *1              |                   |
|                      |          | XA, rp'        | 2               | 2                | XA<-XA <del>v</del> rp'         |                 |                   |
|                      |          | rp'1, XA       | 2               | 2                | rp'1<-rp'1₩XA                   |                 |                   |
| Accumulator          | RORC     | A              | 1               | 1                | CY<-A0, A3<-CY, An-1<-An        |                 |                   |
| manipulation         | NOT      | A              | 2               | 2                | A<-Ā                            |                 |                   |
| Increment/           | INCS     | reg            | 1               | 1+S              | reg<-reg+1                      |                 | reg=0             |
| decrement            |          | rp1            | 1               | 1+S              | rp1<-rp1+1                      |                 | rp1=00H           |
|                      |          | @HL            | 2               | 2+S              | (HL)<-(HL)+1                    | *1              | (HL)=0            |
|                      |          | mem            | 2               | 2+S              | (mem)<-(mem)+1                  | *3              | (mem)=0           |
|                      | DECS     | reg            | 1               | 1+S              | reg<-reg-1                      |                 | reg=FH            |
|                      |          | rp'            | 2               | 2+S              | rp'<-rp'-1                      |                 | rp'=FFH           |

#### Data Sheet U11575EJ1V1DS

| Instruction<br>group | Mnemonic | Operand        | No. of bytes | Machine<br>cycle | Operation                                     | Addressing area | Skip<br>condition |
|----------------------|----------|----------------|--------------|------------------|-----------------------------------------------|-----------------|-------------------|
| Comparison           | SKE      | reg, #n4       | 2            | 2+S              | Skip if reg=n4                                |                 | reg=n4            |
|                      |          | @HL, #n4       | 2            | 2+S              | Skip if(HL)=n4                                | *1              | (HL)=n4           |
|                      |          | A, @HL         | 1            | 1+S              | Skip if A=(HL)                                | *1              | A=(HL)            |
|                      |          | XA, @HL        | 2            | 2+S              | Skip if XA=(HL)                               | *1              | XA=(HL)           |
|                      |          | A, reg         | 2            | 2+S              | Skip if A=reg                                 |                 | A=reg             |
|                      |          | XA, rp'        | 2            | 2+S              | Skip if XA=rp'                                |                 | XA=rp'            |
| Carry flag           | SET1     | CY             | 1            | 1                | CY<-1                                         |                 |                   |
| manipulation         | CLR1     | CY             | 1            | 1                | CY<-0                                         |                 |                   |
|                      | SKT      | CY             | 1            | 1+S              | Skip if CY=1                                  |                 | CY=1              |
|                      | NOT1     | CY             | 1            | 1                | CY<-CY                                        |                 |                   |
| Memory bit           | SET1     | mem.bit        | 2            | 2                | (mem.bit)<-1                                  | *3              |                   |
| manipulation         |          | fmem.bit       | 2            | 2                | (fmem.bit)<-1                                 | *4              |                   |
|                      |          | pmem.@L        | 2            | 2                | (pmem7-2+L3-2.bit(L1-0))<-1                   | *5              |                   |
|                      |          | @H+mem.bit     | 2            | 2                | (H+mem3-0.bit)<-1                             | *1              |                   |
|                      | CLR1     | mem.bit        | 2            | 2                | (mem.bit)<-0                                  | *3              |                   |
|                      |          | fmem.bit       | 2            | 2                | (fmem.bit)<-0                                 | *4              |                   |
|                      |          | pmem.@L        | 2            | 2                | (pmem7-2+L3-2.bit(L1-0))<-0                   | *5              |                   |
|                      |          | @H+mem.bit     | 2            | 2                | (H+mem3-0.bit)<-0                             | *1              |                   |
|                      | SKT      | mem.bit        | 2            | 2+S              | Skip if(mem.bit)=1                            | *3              | (mem.bit)=1       |
|                      |          | fmem.bit       | 2            | 2+S              | Skip if(fmem.bit)=1                           | *4              | (fmem.bit)=1      |
|                      |          | pmem.@L        | 2            | 2+S              | Skip if(pmem7-2+L3-2.bit(L1-0))=1             | *5              | (pmem.@L)=1       |
|                      |          | @H+mem.bit     | 2            | 2+S              | Skip if(H+mem3-0.bit)=1                       | *1              | (@H+mem.bit)=1    |
|                      | SKF      | mem.bit        | 2            | 2+S              | Skip if(mem.bit)=0                            | *3              | (mem.bit)=0       |
|                      |          | fmem.bit       | 2            | 2+S              | Skip if(fmem.bit)=0                           | *4              | (fmem.bit)=0      |
|                      |          | pmem.@L        | 2            | 2+S              | Skip if(pmem7-2+L3-2.bit(L1-0))=0             | *5              | (pmem.@L)=0       |
|                      |          | @H+mem.bit     | 2            | 2+S              | Skip if(H+mem3-0.bit)=0                       | *1              | (@H+mem.bit)=0    |
|                      | SKTCLR   | fmem.bit       | 2            | 2+S              | Skip if(fmem.bit)=1 and clear                 | *4              | (fmem.bit)=1      |
|                      |          | pmem.@L        | 2            | 2+S              | Skip if(pmem7-2+L3-2.bit (L1-0))=1 and clear  | *5              | (pmem.@L)=1       |
|                      |          | @H+mem.bit     | 2            | 2+S              | Skip if(H+mem3-0.bit)=1 and clear             | *1              | (@H+mem.bit)=1    |
|                      | AND1     | CY, fmem.bit   | 2            | 2                | CY<-CY^(fmem.bit)                             | *4              |                   |
|                      |          | CY, pmem.@L    | 2            | 2                | CY<-CY^(pmem7-2+L3-2.bit(L1-0))               | *5              |                   |
|                      |          | CY, @H+mem.bit | 2            | 2                | CY<-CY^(H+mem3-0.bit)                         | *1              |                   |
|                      | OR1      | CY, fmem.bit   | 2            | 2                | CY<-CYv(fmem.bit)                             | *4              |                   |
|                      |          | CY, pmem.@L    | 2            | 2                | CY<-CYv(pmem7-2+L3-2.bit(L1-0))               | *5              |                   |
|                      |          | CY, @H+mem.bit | 2            | 2                | CY<-CYv(H+mem3-0.bit)                         | *1              |                   |
|                      | XOR1     | CY, fmem.bit   | 2            | 2                | CY<-CY <del>∀</del> (fmem.bit)                | *4              |                   |
|                      |          | CY, pmem.@L    | 2            | 2                | CY<- CY <del>v</del> (pmem7-2+L3-2.bit(L1-0)) | *5              |                   |
|                      |          | CY, @H+mem.bit | 2            | 2                | CY<-CY <del>v</del> (H+mem3-0.bit)            | *1              |                   |

| Instruction<br>group | Mnemonic              | Operand | No. of<br>bytes | Machine<br>cycle | Operation                                                                                                                                                               | Addressing area | Skip<br>condition |
|----------------------|-----------------------|---------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------------|
| Branch BF            | BR <sup>Note 1</sup>  | addr    |                 |                  | PC13-o<-addr<br>Use the assembler to select the<br>most appropriate instruction<br>among the following.<br>• BR laddr<br>• BRCB lcaddr<br>• BR \$addr                   | *6              |                   |
|                      |                       | addr1   |                 |                  | PC13-o<-addr1<br>Use the assembler to select<br>the most appropriate instruction<br>among the following.<br>• BRA !addr1<br>• BR !addr<br>• BRCB !caddr<br>• BR \$addr1 | *11             |                   |
|                      |                       | !addr   | 3               | 3                | PC13-0<-addr                                                                                                                                                            | *6              |                   |
|                      |                       | \$addr  | 1               | 2                | PC13-0<-addr                                                                                                                                                            | *7              |                   |
|                      |                       | \$addr1 | 1               | 2                | PC13-0<-addr1                                                                                                                                                           |                 |                   |
|                      |                       | PCDE    | 2               | 3                | PC13-0<-PC13-8+DE                                                                                                                                                       |                 |                   |
|                      |                       | PCXA    | 2               | 3                | PC13-0<-PC13-8+XA                                                                                                                                                       |                 |                   |
|                      |                       | BCDE    | 2               | 3                | PC13-0<-BCDENote 2                                                                                                                                                      | *6              |                   |
|                      |                       | BCXA    | 2               | 3                | PC13-0<-BCXA <sup>Note 2</sup>                                                                                                                                          | *6              |                   |
|                      | BRA <sup>Note 1</sup> | !addr1  | 3               | 3                | PC13-0<-addr1                                                                                                                                                           | *11             |                   |
|                      | BRCB                  | !caddr  | 2               | 2                | PC13-0<-PC13, 12+caddr11-0                                                                                                                                              | *8              |                   |

**Notes 1.** The above operations in the double boxes can be performed only in the Mk II mode. The other operations can be performed only in the Mk I mode.

2. Only the lower 2 bits in the B register are valid.

| Instruction<br>group | Mnemonic              | Operand | No. of bytes | Machine<br>cycle | Operation                   | Addressing area | Skip<br>condition |
|----------------------|-----------------------|---------|--------------|------------------|-----------------------------|-----------------|-------------------|
| Subroutine           | CALLANote             | !addr1  | 3            | 3                | (SP-6)(SP-3)(SP-4)<-PC11-0  | *11             |                   |
| stack control        |                       |         |              |                  | (SP-5)<-0, 0, PC13, 12      |                 |                   |
|                      |                       |         |              |                  | (SP–2)<-X, X, MBE, RBE      |                 |                   |
|                      |                       |         |              |                  | PC13-0<-addr1, SP<-SP-6     |                 |                   |
|                      | CALL <sup>Note</sup>  | !addr   | 3            | 3                | (SP-4)(SP-1)(SP-2)<-PC11-0  | *6              |                   |
|                      |                       |         |              |                  | (SP-3)<-MBE, RBE, PC13, 12  |                 |                   |
|                      |                       |         |              |                  | PC13-0<-addr, SP<-SP-4      |                 |                   |
|                      |                       |         |              | 4                | (SP-6)(SP-3)(SP-4)<-PC11-0  |                 |                   |
|                      |                       |         |              |                  | (SP–5)<-0, 0, PC13, 12      |                 |                   |
|                      |                       |         |              |                  | (SP–2)<-X, X, MBE, RBE      |                 |                   |
|                      |                       |         |              |                  | PC13-0<-addr, SP<-SP-6      |                 |                   |
|                      | CALLF <sup>Note</sup> | !faddr  | 2            | 2                | (SP-4)(SP-1)(SP-2)<-PC11-0  | *9              |                   |
|                      |                       |         |              |                  | (SP-3)<-MBE, RBE, PC13, 12  |                 |                   |
|                      |                       |         |              |                  | PC13-0<-000+faddr, SP<-SP-4 |                 |                   |
|                      |                       |         |              | 3                | (SP-6)(SP-3)(SP-4)<-PC11-0  |                 |                   |
|                      |                       |         |              |                  | (SP-5)<-0, 0, PC13, 12      |                 |                   |
|                      |                       |         |              |                  | (SP–2)<-X, X, MBE, RBE      |                 |                   |
|                      |                       |         |              |                  | PC13-0<-000+faddr, SP<-SP-6 |                 |                   |
| R                    | RET <sup>Note</sup>   |         | 1            | 3                | MBE, RBE, PC13, 12<-(SP+1)  |                 |                   |
|                      |                       |         |              |                  | PC11-0<-(SP)(SP+3)(SP+2)    |                 |                   |
|                      |                       |         |              |                  | SP<-SP+4                    |                 |                   |
|                      |                       |         |              |                  | X, X, MBE, RBE<-(SP+4)      |                 |                   |
|                      |                       |         |              |                  | PC11-0<-(SP)(SP+3)(SP+2)    |                 |                   |
|                      |                       |         |              |                  | 0, 0, PC13, 12<-(SP+1)      |                 |                   |
|                      |                       |         |              |                  | SP<-SP+6                    |                 |                   |
|                      | RETS <sup>Note</sup>  |         | 1            | 3+S              | MBE, RBE, PC13, 12<-(SP+1)  |                 | Unconditional     |
|                      |                       |         |              |                  | PC11-0<-(SP)(SP+3)(SP+2)    |                 |                   |
|                      |                       |         |              |                  | SP<-SP+4                    |                 |                   |
|                      |                       |         |              |                  | then skip unconditionally   |                 |                   |
|                      |                       |         |              |                  | X, X, MBE, RBE<-(SP+4)      |                 |                   |
|                      |                       |         |              |                  | PC11-0<-(SP)(SP+3)(SP+2)    |                 |                   |
|                      |                       |         |              |                  | 0, 0, PC13, 12<-(SP+1)      |                 |                   |
|                      |                       |         |              |                  | SP<-SP+6                    |                 |                   |
|                      |                       |         |              |                  | then skip unconditionally   |                 |                   |
|                      | RETINote              |         | 1            | 3                | MBE, RBE, PC13, 12<-(SP+1)  |                 |                   |
|                      |                       |         |              |                  | PC11-0<-(SP)(SP+3)(SP+2)    |                 |                   |
|                      |                       |         |              |                  | PSW<-(SP+4)(SP+5), SP<-SP+6 |                 |                   |
|                      |                       |         |              |                  | 0, 0, PC13, 12<-(SP+1)      |                 |                   |
|                      |                       |         |              |                  | PC11-0<-(SP)(SP+3)(SP+2)    |                 |                   |
|                      |                       |         |              |                  | PSW<-(SP+4)(SP+5), SP<-SP+6 |                 |                   |

**Note** The above operations in the double boxes can be performed only in the Mk II mode. The other operations can be performed only in the Mk I mode.

| Instruction<br>group | Mnemonic              | Operand   | No. of<br>bytes | Machine<br>cycle | Operation                                                                                 | Addressing area | Skip<br>condition                          |
|----------------------|-----------------------|-----------|-----------------|------------------|-------------------------------------------------------------------------------------------|-----------------|--------------------------------------------|
| Subroutine           | PUSH                  | rp        | 1               | 1                | (SP-1)(SP-2)<-rp, SP<-SP-2                                                                |                 |                                            |
| stack control        |                       | BS        | 2               | 2                | (SP-1)<-MBS, (SP-2)<-RBS, SP<-SP-2                                                        |                 |                                            |
|                      | POP                   | rp        | 1               | 1                | rp<-(SP+1)(SP), SP<-SP+2                                                                  |                 |                                            |
|                      |                       | BS        | 2               | 2                | MBS<-(SP+1), RBS<-(SP), SP<-SP+2                                                          |                 |                                            |
| Interrupt            | EI                    |           | 2               | 2                | IME(IPS.3)<-1                                                                             |                 |                                            |
| control              |                       | IEXXX     | 2               | 2                | IEXXX<-1                                                                                  |                 |                                            |
|                      | DI                    |           | 2               | 2                | IME(IPS.3)<-0                                                                             |                 |                                            |
|                      |                       | IEXXX     | 2               | 2                | IEXXX<-0                                                                                  |                 |                                            |
| I/O                  | IN <sup>Note 1</sup>  | A, PORTn  | 2               | 2                | A<-PORTn (n=0-8)                                                                          |                 |                                            |
|                      |                       | XA, PORTn | 2               | 2                | XA<-PORTn+1, PORTn (n=4, 6)                                                               |                 |                                            |
|                      | OUT <sup>Note 1</sup> | PORTn, A  | 2               | 2                | PORTn<-A (n=2-8)                                                                          |                 |                                            |
|                      |                       | PORTn, XA | 2               | 2                | PORTn+1, PORTn<-XA (n=4, 6)                                                               |                 |                                            |
| CPU control          | HALT                  |           | 2               | 2                | Set HALT Mode(PCC.2<-1)                                                                   |                 |                                            |
|                      | STOP                  |           | 2               | 2                | Set STOP Mode(PCC.3<-1)                                                                   | *10             |                                            |
|                      | NOP                   |           | 1               | 1                | No Operation                                                                              |                 |                                            |
| Special              | SEL                   | RBn       | 2               | 2                | RBS<-n (n=0-3)                                                                            |                 |                                            |
|                      |                       | MBn       | 2               | 2                | MBS<-n (n=0-2, 15)                                                                        |                 |                                            |
|                      | GETINote 2, 3         | taddr     | 1               | 3                | When using TBR instruction                                                                |                 |                                            |
|                      |                       |           |                 |                  | PC13-0<-(taddr)5-0+(taddr+1)                                                              |                 |                                            |
|                      |                       |           |                 |                  | When using TCALL instruction                                                              |                 |                                            |
|                      |                       |           |                 |                  | (SP-4)(SP-1)(SP-2)<-PC11-0                                                                |                 |                                            |
|                      |                       |           |                 |                  | (SP–3)<-MBE, RBE, PC13, 12                                                                |                 |                                            |
|                      |                       |           |                 |                  | PC13-0<-(taddr)5-0+(taddr+1)                                                              |                 |                                            |
|                      |                       |           |                 |                  | SP<-SP-4                                                                                  |                 |                                            |
|                      |                       |           |                 |                  | When using instruction other than<br>TBR or TCALL<br>Execute (taddr)(taddr+1) instruction |                 | Determined by<br>referenced<br>instruction |
|                      |                       |           | 1               | 3                | When using TBR instruction                                                                | *10             |                                            |
|                      |                       |           |                 |                  | PC13-0<-(taddr)5-0+(taddr+1)                                                              |                 |                                            |
|                      |                       |           |                 | 4                | When using TCALL instruction                                                              |                 |                                            |
|                      |                       |           |                 |                  | (SP-6)(SP-3)(SP-4)<-PC11-0                                                                |                 |                                            |
|                      |                       |           |                 |                  | (SP–5)<-MBE, RBE, PC13, 12                                                                |                 |                                            |
|                      |                       |           |                 |                  | (SP–2)<-X, X, MBE, RBE                                                                    |                 |                                            |
|                      |                       |           |                 |                  | PC13-0<-(taddr)5-0+(taddr+1)                                                              |                 |                                            |
|                      |                       |           |                 |                  | SP<-SP-6                                                                                  |                 |                                            |
|                      |                       |           |                 | 3                | When using instruction other than<br>TBR or TCALL<br>Execute (taddr)(taddr+1) instruction |                 | Determined by<br>referenced<br>instruction |

Notes 1. Before executing the IN or OUT instruction, set MBE to 0 or 1 and set MBS to 15.

- 2. TBR and TCALL instructions are assembler pseudo-instructions for the GETI instruction's table definitions.
- **3.** The above operations in the double boxes can be performed only in the Mk II mode. The other operations can be performed only in the Mk I mode.

# 8. PROM (PROGRAM MEMORY) WRITE AND VERIFY

The  $\mu$ PD75P3036 contains a 16384 x 8-bit PROM as a program memory. The pins listed in the table below are used for this PROM's write/verify operations. Clock input from the X1 pin is used instead of address input as a method for updating addresses.

| Pin                                                                      | Function                                                                                                                           |
|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Vpp                                                                      | Pin where program voltage is applied during program memory write/verify (usually $V_{\text{DD}}$ potential)                        |
| X1, X2                                                                   | Clock input pins for address updating during program memory write/verify. Input the X1 pin's inverted signal to the X2 pin.        |
| MD0 to MD3                                                               | Operation mode selection pin for program memory write/verify                                                                       |
| D0/P40 to D3/P43<br>(lower 4 bits)<br>D4/P50 to D7/P53<br>(upper 4 bits) | 8-bit data I/O pins for program memory write/verify                                                                                |
| Vdd                                                                      | Pin where power supply voltage is applied. Applies 1.8 to 5.5 V in normal operation mode and +6 V for program memory write/verify. |

Caution Pins not used for program memory write/verify should be connected to Vss.

## 8.1 Operation Modes for Program Memory Write/Verify

When +6 V is applied to the V<sub>DD</sub> pin and +12.5 V to the V<sub>PP</sub> pin, the  $\mu$ PD75P3036 enters the program memory write/verify mode. The following operation modes can be specified by setting pins MD0 to MD3 as shown below.

| Op      | Operation mode specification |     |     |     |     | Operation mode                    |
|---------|------------------------------|-----|-----|-----|-----|-----------------------------------|
| Vpp     | Vdd                          | MD0 | MD1 | MD2 | MD3 |                                   |
| +12.5 V | +6 V                         | н   | L   | н   | L   | Zero-clear program memory address |
|         |                              | L   | н   | н   | н   | Write mode                        |
|         |                              | L   | L   | н   | н   | Verify mode                       |
|         |                              | Н   | Х   | Н   | Н   | Program inhibit mode              |

X: L or H

# ★ 8.2 Program Memory Write Procedure

Program memory can be written at high speed using the following procedure.

- (1) Pull unused pins to Vss through resistors. Set the X1 pin low.
- (2) Supply 5 V to the VDD and VPP pins.
- (3) Wait 10 μs.
- (4) Select the zero-clear program memory address mode.
- (5) Supply 6 V to the VDD and 12.5 V to the VPP pins.
- (6) Write data in the 1 ms write mode.
- (7) Select the verify mode. If the data is correct, go to step (8) and if not, repeat steps (6) and (7).
- (8) (X : number of write operations from steps (6) and (7)) x 1 ms additional write.
- (9) Apply four pulses to the X1 pin to increment the program memory address by one.
- (10) Repeat steps (6) to (9) until the end address is reached.
- (11) Select the zero-clear program memory address mode.
- (12) Return the V\_DD and V\_PP pins back to 5 V.
- (13) Turn off the power.

The following figure shows steps (2) to (9).



## \* 8.3 Program Memory Read Procedure

The  $\mu$ PD75P3036 can read program memory contents using the following procedure.

- (1) Pull unused pins to Vss through resistors. Set the X1 pin low.
- (2) Supply 5 V to the VDD and VPP pins.
- (3) Wait 10 μs.
- (4) Select the zero-clear program memory address mode.
- (5) Supply 6 V to the VDD and 12.5 V to the VPP pins.
- (6) Select the verify mode. Apply four clock pulses to the X1 pin. Every four clock pulses will output the data stored in one address.
- (7) Select the zero-clear program memory address mode.
- (8) Return the VDD and VPP pins back to 5 V.
- (9) Turn off the power.

The following figure shows steps (2) to (7).



# \* 9. PROGRAM ERASURE (μPD75P3036KK-T ONLY)

The  $\mu$ PD75P3036KK-T is capable of erasing (FFH) the data written in a program memory and rewriting. To erase the programmed data, expose the erasure window to light having a wavelength shorter than about 400 nm. Normally, irradiate ultraviolet rays of 254-nm wavelength. The amount of exposure required to completely erase the programmed data is as follows:

- UV intensity x erasure time : 15 W• s/cm<sup>2</sup> or more
- Erasure time : 15 to 20 minutes (when a UV lamp of 12000  $\mu$ W/cm<sup>2</sup> is used. However, a longer time may be needed because of deterioration in performance of the UV lamp, soiled erasure window, etc.)

When erasing the contents of data, set up the UV lamp within 2.5 cm from the erasure window. Further, if a filter is provided for a UV lamp, irrradiate the ultraviolet rays after removing the filter.

# ★ 10. OPAQUE FILM ON ERASURE WINDOW (µPD75P3036KK-T ONLY)

To protect from unintentional erasure by rays other than that of the lamp for erasing EPROM contents, and to protect internal circuit other than EPROM from misoperating due to light radiation, cover the erasure window with an opaque film when EPROM contents erasure is not performed.

# **11. ONE-TIME PROM SCREENING**

Due to its structure, the one-time PROM versions ( $\mu$ PD75P3036GC-3B9,  $\mu$ PD75P3036GK-BE9) cannot be fully tested before shipment by NEC Electronics. Therefore, NEC Electronics recommends that after the required data is written and the PROM is stored under the temperature and time conditions shown below, the PROM should be verified via a screening.

| Storage temperature | Storage time |
|---------------------|--------------|
| 125 °C              | 24 hours     |

# **\*** 12. ELECTRICAL SPECIFICATIONS

| Parameter                     | Symbol          | Conditions            |                 | Ratings                      | Unit |             |    |
|-------------------------------|-----------------|-----------------------|-----------------|------------------------------|------|-------------|----|
| Supply voltage                | VDD             |                       |                 | -0.3 to +7.0                 | V    |             |    |
| PROM supply voltage           | VPP             |                       |                 | -0.3 to +13.5                | V    |             |    |
| Input voltage                 | VII             | Other than ports 4, 5 |                 | -0.3 to VDD +0.3             | V    |             |    |
|                               | V <sub>12</sub> | Ports 4, 5            | N-ch open drain | -0.3 to +14                  | V    |             |    |
| Output voltage                | Vo              |                       |                 | -0.3 to V <sub>DD</sub> +0.3 | V    |             |    |
| High-level output current     | Іон             | Per pin               |                 | -10                          | mA   |             |    |
|                               |                 | Total of all pir      | าร              | -30                          | mA   |             |    |
| Low-level output current      | lol             | Per pin               |                 | 30                           | mA   |             |    |
|                               |                 | Total of all pir      | าร              | 200                          | mA   |             |    |
| Operating ambient temperature | TA              |                       |                 | $-40$ to $+85^{Note}$        | °C   |             |    |
| Storage temperature           | Tstg            |                       |                 |                              |      | -65 to +150 | °C |

#### Absolute Maximum Ratings (T<sub>A</sub> = 25 °C)

Note To drive LCD at 1.8 V  $\leq$  VDD < 2.7 V, TA = -10 to +85 °C

Caution If the absolute maximum ratings of even one of the parameters is exceeded even momentarily, the quality of the product may be degraded. The absolute maximum ratings are therefore values which, when exceeded, can cause the product to be damaged. Be sure that these values are never exceeded when using the product.

Capacitance (T<sub>A</sub> = 25  $^{\circ}$ C, V<sub>DD</sub> = 0 V)

| Parameter          | Symbol | Conditions                      | MIN. | TYP. | MAX. | Unit |
|--------------------|--------|---------------------------------|------|------|------|------|
| Input capacitance  | CIN    | f = 1 MHz                       |      |      | 15   | pF   |
| Output capacitance | Соит   | Unmeasured pins returned to 0 V |      |      | 15   | pF   |
| I/O capacitance    | Сю     |                                 |      |      | 15   | pF   |

| Resonator            | Recommended<br>Constants | Parameter                                           | Conditions                                                                         | MIN. | TYP. | MAX.                  | Unit |
|----------------------|--------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------|------|------|-----------------------|------|
| Ceramic<br>resonator |                          | Oscillation frequency<br>(fx) <sup>Note 1</sup>     |                                                                                    | 1.0  |      | 6.0 <sup>Note 2</sup> | MHz  |
|                      |                          | Oscillation<br>stabilization time <sup>Note 3</sup> | After V <sub>DD</sub> has<br>reached MIN. value of<br>oscillation voltage<br>range |      |      | 4                     | ms   |
| Crystal<br>resonator |                          | Oscillation frequency<br>(fx) <sup>Note 1</sup>     |                                                                                    | 1.0  |      | 6.0 <sup>Note 2</sup> | MHz  |
|                      |                          | Oscillation<br>stabilization time <sup>Note 3</sup> | V <sub>DD</sub> = 4.5 to 5.5 V                                                     |      |      | 10                    | ms   |
|                      | VDD                      |                                                     |                                                                                    |      |      | 30                    |      |
| External<br>clock    | X1 X2                    | X1 input frequency<br>(fx) <sup>Note 1</sup>        |                                                                                    | 1.0  |      | 6.0 <sup>Note 2</sup> | MHz  |
|                      | Å                        | X1 input high-,<br>low-level widths<br>(txH, txL)   |                                                                                    | 83.3 |      | 500                   | ns   |

# Main System Clock Oscillation Circuit Characteristics (TA = -40 to +85 $^{\circ}$ C, V<sub>DD</sub> = 1.8 to 5.5 V)

- **Notes 1.** The oscillation frequency and X1 input frequency shown above indicate characteristics of the oscillation circuit only. For the instruction execution time, refer to AC Characteristics.
  - 2. If the oscillation frequency is 4.19 MHz < fx  $\le$  6.0 MHz at 1.8 V  $\le$  V<sub>DD</sub> < 2.7 V, do not select the processor clock control register (PCC) = 0011. If PCC = 0011, one machine cycle time is less than 0.95  $\mu$ s, falling short of the rated value of 0.95  $\mu$ s.
  - 3. The oscillation stabilization time is the time required for oscillation to be stabilized after VDD has been applied or STOP mode has been released.
- Caution When using the main system clock oscillation circuit, wire the portion enclosed in the dotted line in the above figure as follows to prevent adverse influence due to wiring capacitance:
  - Keep the wiring length as short as possible.
  - Do not cross the wiring with other signal lines.
  - Do not route the wiring in the vicinity of a line through which a high alternating current flows.
  - Always keep the ground point of the capacitor of the oscillation circuit at the same potential as VDD.
  - Do not ground to a power supply pattern through which a high current flows.
  - Do not extract signals from the oscillation circuit.

36

| Resonator            | Recommended<br>Constants | Parameter                                                     | Conditions                     | MIN. | TYP.   | MAX. | Unit |
|----------------------|--------------------------|---------------------------------------------------------------|--------------------------------|------|--------|------|------|
| Crystal<br>resonator | Crystal<br>resonator     | Oscillation frequency<br>(f <sub>XT</sub> ) <sup>Note 1</sup> |                                | 32   | 32.768 | 35   | kHz  |
|                      |                          | Oscillation<br>stabilization time <sup>Note 2</sup>           | V <sub>DD</sub> = 4.5 to 5.5 V |      | 1.0    | 2    | S    |
|                      |                          |                                                               |                                |      |        | 10   |      |
| External<br>clock    | XT1 XT2                  | XT1 input frequency<br>(f <sub>XT</sub> ) <sup>Note 1</sup>   |                                | 32   |        | 100  | kHz  |
|                      | Å                        | XT1 input high-,<br>low-level widths<br>(tхтн, tхт∟)          |                                | 5    |        | 15   | μs   |

#### Subsystem Clock Oscillation Circuit Characteristics (TA = -40 to +85 $^{\circ}$ C, V<sub>DD</sub> = 1.8 to 5.5 V)

- **Notes 1.** The oscillation frequency shown above indicate characteristics of the oscillation circuit only. For the instruction execution time, refer to AC Characteristics.
  - 2. The oscillation stabilization time is the time required for oscillation to be stabilized after VDD has been applied.
- Caution When using the subsystem clock oscillation circuit, wire the portion enclosed in the dotted line in the above figure as follows to prevent adverse influence due to wiring capacitance:
  - Keep the wiring length as short as possible.
  - Do not cross the wiring with other signal lines.
  - Do not route the wiring in the vicinity of a line through which a high alternating current flows.
  - Always keep the ground point of the capacitor of the oscillation circuit at the same potential as Vod.
  - Do not ground to a power supply pattern through which a high current flows.
  - Do not extract signals from the oscillation circuit.

The subsystem clock oscillation circuit has a low amplification factor to reduce current dissipation and is more susceptible to noise than the main system clock oscillation circuit. Therefore, exercise utmost care in wiring the subsystem clock oscillation circuit.

# DC Characteristics (TA = -40 to +85 °C, VDD = 1.8 to 5.5 V)

| Parameter         | Symbol           |                | Conditions                                  | 3                                                            | MIN.    | TYP. | MAX.    | Unit |
|-------------------|------------------|----------------|---------------------------------------------|--------------------------------------------------------------|---------|------|---------|------|
| Low-level output  | Iol              | Per pin        |                                             |                                                              |         |      | 15      | mA   |
| current           |                  | Total of all   | pins                                        |                                                              |         |      | 120     | mA   |
| High-level input  | VIH1             | Ports 2, 3,    | Ports 2, 3, P82, P83 $2.7 V \le V_{DD} \le$ |                                                              | 0.7 Vdd |      | Vdd     | V    |
| voltage           |                  |                |                                             | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 0.9 Vdd |      | Vdd     | V    |
|                   | VIH2             | Ports 0, 1,    | 6, 7, P80, P81,                             | $2.7~V \le V_{\text{DD}} \le 5.5~V$                          | 0.8 VDD |      | Vdd     | V    |
|                   |                  | RESET          |                                             | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 0.9 Vdd |      | Vdd     | V    |
|                   | Vінз             | Ports 4, 5     | N-ch open drain                             | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 0.7 Vdd |      | 13      | V    |
|                   |                  |                |                                             | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 0.9 Vdd |      | 13      | V    |
|                   | VIH4             | X1, XT1        |                                             |                                                              | Vdd-0.1 |      | Vdd     | V    |
| Low-level input   | VIL1             | Ports 2, 3,    | 4, 5, P82, P83                              | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 0       |      | 0.3 VDD | V    |
| voltage           |                  |                |                                             | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 0       |      | 0.1 Vdd | V    |
|                   | VIL2             | Ports 0, 1,    | 6, 7, P80, P81,                             | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 0       |      | 0.2 Vdd | V    |
|                   |                  | RESET          |                                             | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.7 \text{ V}$     | 0       |      | 0.1 Vdd | V    |
|                   | VIL3             | X1, XT1        |                                             | 1                                                            | 0       |      | 0.1     | V    |
| High-level output | Vон              | SCK, SO, p     | oorts 2, 3, 6, 7, 8, E                      | 3P0 to BP7                                                   | VDD-0.5 |      |         | V    |
| voltage           |                  | Іон = —1 m/    | A                                           |                                                              |         |      |         |      |
| Low-level output  | V <sub>OL1</sub> | SCK, SO, p     | oorts 2 to 8.                               | lo∟ = 15 mA                                                  |         | 0.2  | 2.0     | V    |
| voltage           |                  | BP0 to BP7     | 7                                           | V <sub>DD</sub> = 4.5 to 5.5 V                               |         |      |         |      |
| Ŭ                 |                  |                |                                             | lo∟ = 1.6 mA                                                 |         |      | 0.4     | V    |
|                   | Vol2             | SB0. SB1       | N-ch open drain                             |                                                              |         |      | 0.2 VDD | V    |
|                   |                  | ,              | Pull-up resistor ≥                          | 1 kΩ                                                         |         |      |         |      |
| High-level input  | Ілні             | Vin = Vdd      | Pins other than X                           | 1, XT1                                                       |         |      | 3       | μA   |
| leakage current   | ILIH2            |                | X1, XT1                                     |                                                              |         |      | 20      | μA   |
|                   | Ілнз             | VIN = 13 V     | Ports 4, 5 (N-ch o                          | open drain)                                                  |         |      | 20      | μA   |
| Low-level input   | ILIL1            | $V_{IN} = 0 V$ | Pins other than p                           | orts 4, 5, X1, XT1                                           |         |      | -3      | μA   |
| leakage current   | ILIL2            |                | X1, XT1                                     |                                                              |         |      | -20     | μA   |
| -                 |                  |                | Ports 4, 5 (N-ch o                          | open drain)                                                  |         |      | -3      | μA   |
|                   |                  |                | When input instru                           | ction is not executed                                        |         |      |         |      |
|                   | ILIL3            |                | Ports 4, 5 (N-ch                            |                                                              |         |      | -30     | μA   |
|                   |                  |                | open drain)                                 | VDD = 5 V                                                    |         | -10  | -27     | μA   |
|                   |                  |                | tion is executed                            | Vdd = 3 V                                                    |         | -3   | -8      | μA   |
| High-level output | ILOH1            | Vout = Vdd     | SCK, SO/SB0, SI                             | 31, ports 2, 3, 6, 7, 8,                                     |         |      | 3       | μA   |
| leakage current   |                  |                | BP0 to BP7                                  | •                                                            |         |      |         | ·    |
|                   | ILOH2            | Vout = 13 V    | Ports 4, 5 (N-ch o                          | open drain)                                                  |         |      | 20      | μA   |
| Low-level output  | ILOL             | Vout = 0 V     | - x                                         | ,                                                            |         |      | -3      | μA   |
| leakage current   |                  |                |                                             |                                                              |         |      |         |      |
| Internal pull-up  | RL1              | $V_{IN} = 0 V$ | Ports 0 to 3, 6 to                          | 8 (except pin P00)                                           | 50      | 100  | 200     | kΩ   |
| resistor          |                  |                |                                             |                                                              |         |      |         |      |

| Parameter                   | Symbol      |                            | Co                      | onditions                                                 |                                                         | MIN. | TYP. | MAX. | Unit |
|-----------------------------|-------------|----------------------------|-------------------------|-----------------------------------------------------------|---------------------------------------------------------|------|------|------|------|
| LCD drive voltage           | VLCD        | VAC0 = 0                   |                         | -40 to +                                                  | 85 °C                                                   | 2.7  |      | Vdd  | V    |
|                             |             |                            |                         | -10 to +                                                  | 85 °C                                                   | 2.2  |      | Vdd  | V    |
|                             |             | VAC0 = 1                   |                         |                                                           |                                                         | 1.8  |      | Vdd  | V    |
| VAC currentNote 1           | Ivac        | VAC0 = 1, \                | VDD = 2.0 V ±10 %       |                                                           |                                                         |      | 1    | 4    | μA   |
| LCD output voltage          | Vodc        | $Io = \pm 1.0 \ \mu A$     | VLCD0 = VI              | LCD                                                       |                                                         | 0    |      | ±0.2 | V    |
| deviation <sup>Note 2</sup> |             |                            | VLCD1 = VI              | LCD $	imes$ 2/3                                           |                                                         |      |      |      |      |
| (common)                    |             |                            | VLCD2 = VI              | LCD $\times$ 1/3                                          |                                                         |      |      |      |      |
| LCD output voltage          | Vods        | $lo = \pm 0.5 \ \mu A$     | 1.8 V ≤ V               | $lcd \le V_{DD}^{No}$                                     | te 1                                                    | 0    |      | ±0.2 | V    |
| deviation <sup>Note 2</sup> |             |                            |                         |                                                           |                                                         |      |      |      |      |
| (segment)                   |             |                            |                         |                                                           |                                                         |      |      |      |      |
| Supply currentNotes 1, 3    | IDD1        | 6.00 MHz <sup>Note 4</sup> | VDD = 5.0               | V <sub>DD</sub> = 5.0 V ±10 % <sup>Note 5</sup>           |                                                         |      | 3.5  | 10.5 | mA   |
|                             |             | crystal<br>oscillation     | VDD = 3.0               | V ±10 % <sup>No</sup>                                     | V ±10 % <sup>Note 6</sup>                               |      | 0.86 | 2.5  | mA   |
|                             | DD2 C1 = C2 | C1 = C2                    | HALT                    | VDD = 5.0                                                 | V ±10 %                                                 |      | 0.9  | 2.7  | mA   |
|                             |             | = 22 pF                    | mode                    | VDD = 3.0                                                 | V ±10 %                                                 |      | 0.5  | 1.0  | mA   |
|                             | IDD1        | 4.19 MHz <sup>Note 4</sup> | VDD = 5.0               | $V_{\text{DD}} = 5.0 \text{ V} \pm 10 \%^{\text{Note 5}}$ |                                                         |      | 2.7  | 8.1  | mA   |
|                             | crys        | crystal<br>oscillation     | VDD = 3.0               | V ±10 % <sup>No</sup>                                     | ote 6                                                   |      | 0.33 | 1.0  | mA   |
|                             | IDD2        | C1 = C2                    | HALT                    | VDD = 5.0                                                 | V ±10 %                                                 |      | 0.7  | 2.0  | mA   |
|                             |             | = 22 pF                    | mode                    | VDD = 3.0                                                 | V ±10 %                                                 |      | 0.3  | 0.9  | mA   |
|                             | Idd3        | 32.768                     | Low-                    | VDD = 3.0                                                 | V ±10 %                                                 |      | 45   | 135  | μA   |
|                             |             | kHz <sup>Note 7</sup>      | voltage                 | VDD = 2.0                                                 | V ±10 %                                                 |      | 22   | 66   | μA   |
|                             |             | crystal                    | mode <sup>Note 8</sup>  | VDD = 3.0                                                 | V, T <sub>A</sub> = 25 °C                               |      | 45   | 90   | μA   |
|                             |             | oscillation                | Low current dissipation | VDD = 3.0                                                 | V ±10 %                                                 |      | 43   | 129  | μA   |
|                             |             |                            | mode <sup>Note 9</sup>  | VDD = 3.0                                                 | V, T <sub>A</sub> = 25 °C                               |      | 43   | 86   | μA   |
|                             | IDD4        |                            | HALT                    | Low-                                                      | $V_{\text{DD}}$ = 3.0 V $\pm 10$ %                      |      | 8.5  | 25   | μA   |
|                             |             |                            | mode                    | voltage                                                   | $V_{\text{DD}}$ = 2.0 V $\pm 10$ %                      |      | 3.0  | 9.0  | μA   |
|                             |             |                            |                         | mode <sup>Note 8</sup>                                    | $V_{\text{DD}}=3.0~V,~T_{\text{A}}=25~^{\circ}\text{C}$ |      | 8.5  | 17   | μA   |
|                             |             |                            |                         | Low current dissipation                                   | $V_{\text{DD}}$ = 3.0 V $\pm 10$ %                      |      | 4.6  | 13.8 | μA   |
|                             |             |                            |                         | mode <sup>Note 9</sup>                                    | $V_{\text{DD}}=3.0~V,~T_{\text{A}}=25~^{\circ}\text{C}$ |      | 4.6  | 9.2  | μA   |
|                             | Idd5        | XT1 =                      | VDD = 5.0               | V ±10 %                                                   |                                                         |      | 0.05 | 10   | μA   |
|                             |             | 0 V <sup>Note 10</sup>     | VDD = 3.0               | VDD = 3.0 V ±10 %                                         |                                                         |      | 0.02 | 5.0  | μA   |
|                             |             | STOP mode                  |                         |                                                           | T <sub>A</sub> = 25 °C                                  |      | 0.02 | 3.0  | μA   |

#### DC Characteristics (TA = -40 to +85 $^{\circ}$ C, VDD = 1.8 to 5.5 V)

**Notes 1.** Clear VAC0 to 0 in the low current dissipation mode and STOP mode. When VAC0 is set to 1, the current increases by about 1  $\mu$ A.

- 2. Voltage deviation is the difference between the ideal values (VLCDn; n = 0, 1, 2) of the segment and common outputs and the output voltage.
- 3. The current flowing through the internal pull-up resistor is not included.
- 4. Including the case when the subsystem clock oscillates.
- 5. When the device operates in high-speed mode with the processor clock control register (PCC) set to 0011.
- 6. When the device operates in low-speed mode with PCC set to 0000.
- 7. When the device operates on the subsystem clock, with the system clock control register (SCC) set to 1001 and oscillation of the main system clock stopped.
- 8. When the sub-oscillation circuit control register (SOS) is set to 0000.
- 9. When SOS is set to 0010.
- **10.** When SOS is set to 00×1, and the feedback resistor of the sub-oscillation circuit is not used (× : don't care).

| Parameter                              | Symbol       | Cond               | itions                         | MIN.   | TYP. | MAX. | Unit |
|----------------------------------------|--------------|--------------------|--------------------------------|--------|------|------|------|
| CPU clock cycle time <sup>Note 1</sup> | tcy          | Operates with      | V <sub>DD</sub> = 2.7 to 5.5 V | 0.67   |      | 64   | μs   |
| (minimum instruction                   |              | main system clock  |                                | 0.95   |      | 64   | μs   |
| execution time = 1                     |              | Operates with      |                                | 114    | 122  | 125  | μs   |
| machine cycle)                         |              | subsystem clock    |                                |        |      |      |      |
| TI0, TI1, TI2 input frequency          | fтı          | VDD = 2.7 to 5.5 \ | /                              | 0      |      | 1.0  | MHz  |
|                                        |              |                    |                                | 0      |      | 275  | kHz  |
| TI0, TI1, TI2 high-, low-level         | t⊤iH, t⊤i∟   | VDD = 2.7 to 5.5 \ | /                              | 0.48   |      |      | μs   |
| widths                                 |              |                    |                                | 1.8    |      |      | μs   |
| Interrupt input high-,                 | tinth, tintl | INT0               | IM02 = 0                       | Note 2 |      |      | μs   |
| low-level widths                       |              |                    | IM02 = 1                       | 10     |      |      | μs   |
|                                        |              | INT1, 2, 4         |                                | 10     |      |      | μs   |
|                                        |              | KR0 to KR7         |                                | 10     |      |      | μs   |
| RESET low-level width                  | trsl         |                    |                                | 10     |      |      | μs   |

AC Characteristics (TA = -40 to +85  $^{\circ}$ C, V<sub>DD</sub> = 1.8 to 5.5 V)

Notes 1. The cycle time of the CPU clock  $(\Phi)$  is determined by the oscillation frequency of the connected resonator (and external clock), the system clock control register (SCC), and processor clock control register (PCC).

The figure on the right shows the supply voltage  $V_{DD}$  vs. cycle time toy characteristics when the device operates with the main system clock.

2. 2tcy or 128/fx depending on the setting of the interrupt mode register (IM0).



#### Serial transfer operation

| Parameter                                          | Symbol | Cond                           | itions                         | MIN.        | TYP. | MAX. | Unit |
|----------------------------------------------------|--------|--------------------------------|--------------------------------|-------------|------|------|------|
| SCK cycle time                                     | tксү1  | VDD = 2.7 to 5.5 V             |                                | 1300        |      |      | ns   |
|                                                    |        |                                |                                | 3800        |      |      | ns   |
| SCK high-, low-level widths                        | tĸ∟ı,  | V <sub>DD</sub> = 2.7 to 5.5 V | /                              | tксү1/2-50  |      |      | ns   |
|                                                    | tкнı   |                                |                                | tксү1/2-150 |      |      | ns   |
| SI <sup>Note 1</sup> setup time (to SCK ↑)         | tsik1  | V <sub>DD</sub> = 2.7 to 5.5 V | /                              | 150         |      |      | ns   |
|                                                    |        |                                |                                | 500         |      |      | ns   |
| SI <sup>Note 1</sup> hold time                     | tksii  | V <sub>DD</sub> = 2.7 to 5.5 V | 1                              | 400         |      |      | ns   |
| (from SCK ↑)                                       |        |                                |                                | 600         |      |      | ns   |
| $\overline{SCK} \downarrow \to SO^{Note 1}$ output | tkso1  | $R_{L} = 1 \ k\Omega$ , Note 2 | V <sub>DD</sub> = 2.7 to 5.5 V | 0           |      | 250  | ns   |
| delay time                                         |        | C∟ = 100 pF                    |                                | 0           |      | 1000 | ns   |

# 2-wire and 3-wire serial I/O modes ( $\overline{SCK}$ ··· internal clock output): (T<sub>A</sub> = -40 to +85 °C, V<sub>DD</sub> = 1.8 to 5.5 V)

Notes 1. Read as SB0 or SB1 when using the 2-wire serial I/O mode.

2. RL and CL respectively indicate the load resistance and load capacitance of the SO output line.

| 2-wire and 3-wire serial I/O modes | SCK ··· external clock inpu | ut): (T <sub>A</sub> = -40 to +85 °C. V <sub>DD</sub> = 1.8 to 5.5 V) |
|------------------------------------|-----------------------------|-----------------------------------------------------------------------|
|                                    |                             |                                                                       |

| Parameter                                          | Symbol       | Conditions                                                              | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------|--------------|-------------------------------------------------------------------------|------|------|------|------|
| SCK cycle time                                     | tксү2        | V <sub>DD</sub> = 2.7 to 5.5 V                                          | 800  |      |      | ns   |
|                                                    |              |                                                                         | 3200 |      |      | ns   |
| SCK high-, low-level widths                        | tkl2,        | $V_{DD} = 2.7$ to 5.5 V                                                 | 400  |      |      | ns   |
|                                                    | <b>t</b> кн2 |                                                                         | 1600 |      |      | ns   |
| SI <sup>Note 1</sup> setup time (to SCK ↑)         | tsik2        | V <sub>DD</sub> = 2.7 to 5.5 V                                          | 100  |      |      | ns   |
|                                                    |              |                                                                         | 150  |      |      | ns   |
| SI <sup>Note 1</sup> hold time                     | tksi2        | V <sub>DD</sub> = 2.7 to 5.5 V                                          | 400  |      |      | ns   |
| (from SCK ↑)                                       |              |                                                                         | 600  |      |      | ns   |
| $\overline{SCK} \downarrow \to SO^{Note 1}$ output | tkso2        | $R_{L} = 1 \ k\Omega, \ \ ^{Note \ 2} V_{DD} = 2.7 \ to \ 5.5 \ V_{DD}$ | 0    |      | 300  | ns   |
| delay time                                         |              | C∟ = 100 pF                                                             | 0    |      | 1000 | ns   |

Notes 1. Read as SB0 or SB1 when using the 2-wire serial I/O mode.

2. RL and CL respectively indicate the load resistance and load capacitance of the SO output line.

| Parameter                                                        | Symbol | Cond                           | MIN.                                     | TYP.        | MAX. | Unit |    |
|------------------------------------------------------------------|--------|--------------------------------|------------------------------------------|-------------|------|------|----|
| SCK cycle time                                                   | tксүз  | V <sub>DD</sub> = 2.7 to 5.5 V | /                                        | 1300        |      |      | ns |
|                                                                  |        |                                |                                          | 3800        |      |      | ns |
| SCK high-, low-level widths                                      | tĸl3,  | VDD = 2.7 to 5.5 V             | /                                        | tксүз/2-50  |      |      | ns |
|                                                                  | tкнз   |                                |                                          | tксүз/2—150 |      |      | ns |
| SB0, 1 setup time                                                | tsiкз  | VDD = 2.7 to 5.5 V             | /                                        | 150         |      |      | ns |
| (to SCK ↑)                                                       |        |                                |                                          | 500         |      |      | ns |
| SB0, 1 hold time (from $\overline{\text{SCK}} \uparrow$ )        | tหรเช  |                                |                                          | tксүз/2     |      |      | ns |
| $\overline{SCK} \downarrow \rightarrow SB0, 1 \text{ output}$    | tкsoз  | $R_{L} = 1 \ k\Omega$ , Note   | $V_{DD} = 2.7 \text{ to } 5.5 \text{ V}$ | 0           |      | 250  | ns |
| delay time                                                       |        | C∟ = 100 pF                    |                                          | 0           |      | 1000 | ns |
| $\overline{SCK} \uparrow \to SB0, \ 1 \downarrow$                | tкsв   |                                |                                          | tксүз       |      |      | ns |
| SB0, 1 $\downarrow \rightarrow \overline{\text{SCK}} \downarrow$ | tsвк   |                                |                                          | tксүз       |      |      | ns |
| SB0, 1 low-level width                                           | tsBL   |                                |                                          | tксүз       |      |      | ns |
| SB0, 1 high-level width                                          | tsвн   |                                |                                          | tксүз       |      |      | ns |

# SBI mode (SCK $\cdots$ internal clock output (master)): (T<sub>A</sub> = -40 to +85 °C, V<sub>DD</sub> = 1.8 to 5.5 V)

Note RL and CL respectively indicate the load resistance and load capacitance of the SB0, 1 output line.

# SBI mode ( $\overline{SCK}$ ··· external clock input (slave)): (T<sub>A</sub> = -40 to +85 °C, V<sub>DD</sub> = 1.8 to 5.5 V)

| Parameter                                                        | Symbol | Cond                           | MIN.                           | TYP.    | MAX. | Unit |    |
|------------------------------------------------------------------|--------|--------------------------------|--------------------------------|---------|------|------|----|
| SCK cycle time                                                   | tксү4  | VDD = 2.7 to 5.5 V             | /                              | 800     |      |      | ns |
|                                                                  |        |                                |                                | 3200    |      |      | ns |
| SCK high-, low-level widths                                      | tkl4,  | VDD = 2.7 to 5.5 V             | /                              | 400     |      |      | ns |
|                                                                  | tкн4   |                                |                                | 1600    |      |      | ns |
| SB0, 1 setup time                                                | tsik4  | V <sub>DD</sub> = 2.7 to 5.5 V | /                              | 100     |      |      | ns |
| (to SCK ↑)                                                       |        |                                |                                | 150     |      |      | ns |
| SB0, 1 hold time (from $\overline{\text{SCK}} \uparrow$ )        | tksi4  |                                |                                | tксү4/2 |      |      | ns |
| $\overline{SCK}\downarrow \to SB0, 1 \text{ output}$             | tkso4  | $R_L = 1 \ k\Omega$ , Note     | V <sub>DD</sub> = 2.7 to 5.5 V | 0       |      | 300  | ns |
| delay time                                                       |        | C∟ = 100 pF                    |                                | 0       |      | 1000 | ns |
| $\overline{SCK} \uparrow \to SB0, \ 1 \downarrow$                | tкsв   |                                |                                | tксү4   |      |      | ns |
| SB0, 1 $\downarrow \rightarrow \overline{\text{SCK}} \downarrow$ | tsвк   |                                |                                | tkcy4   |      |      | ns |
| SB0, 1 low-level width                                           | tsbl   |                                |                                | tксү4   |      |      | ns |
| SB0, 1 high-level width                                          | tsвн   |                                |                                | tксү4   |      |      | ns |

Note RL and CL respectively indicate the load resistance and load capacitance of the SB0, 1 output line.

# A/D Converter Characteristics (T<sub>A</sub> = -40 to +85 °C, V<sub>DD</sub> = 1.8 to 5.5 V, 1.8 V $\leq$ AV<sub>REF</sub> $\leq$ V<sub>DD</sub>)

| Parameter               | Symbol        | Conditions                                               |                                       | MIN. | TYP. | MAX.   | Unit |
|-------------------------|---------------|----------------------------------------------------------|---------------------------------------|------|------|--------|------|
| Resolution              |               |                                                          | -                                     | 8    | 8    | 8      | bit  |
| Absolute accuracyNote 1 |               | $V_{DD} = AV_{REF}$                                      | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ |      |      | 1.5    | LSB  |
|                         |               | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.7 \text{ V}$ |                                       |      |      | 3      | LSB  |
|                         |               | $V_{DD} \neq AV_{REF}$                                   |                                       |      |      | 3      | LSB  |
| Conversion time         | tсолv         | Note 2                                                   |                                       |      |      | 168/fx | μs   |
| Sampling time           | <b>t</b> SAMP | Note 3                                                   |                                       |      |      | 44/fx  | μs   |
| Analog input voltage    | VIAN          |                                                          |                                       | AVss |      | AVREF  | V    |
| Analog input impedance  | Ran           |                                                          |                                       |      | 1000 |        | MΩ   |
| AVREF current           | Iref          |                                                          |                                       |      | 0.25 | 2.0    | mA   |

Notes 1. Absolute accuracy excluding quantization error  $(\pm 1/2LSB)$ 

- 2. Time until end of conversion (EOC = 1) after execution of conversion start instruction (40.1  $\mu$ s: fx = 4.19 MHz).
- 3. Time until end of sampling after execution of conversion start instruction (10.5  $\mu$ s: fx = 4.19 MHz).

# AC timing test points (except X1 and XT1 inputs)



# Serial transfer timing

# 3-wire serial I/O mode



# 2-wire serial I/O mode



# Serial transfer timing

Bus release signal transfer



Command signal transfer



Interrupt input timing



**RESET** input timing



# Data retention characteristics of data memory in STOP mode and at low supply voltage (T\_A = -40 to +85 $^\circ\text{C}$ )

| Parameter                   | Symbol | Conditions                    | MIN. | TYP.                | MAX. | Unit |
|-----------------------------|--------|-------------------------------|------|---------------------|------|------|
| Release signal setup time   | tsrel  |                               | 0    |                     |      | μs   |
| Oscillation stabilization   | twait  | Released by RESET             |      | 2 <sup>15</sup> /fx |      | ms   |
| wait time <sup>Note 1</sup> |        | Released by interrupt request |      | Note 2              |      | ms   |

- **Notes 1.** The oscillation stabilization wait time is the time during which the CPU stops operating to prevent unstable operation when oscillation is started.
  - 2. Set by the basic interval timer mode register (BTM). (Refer to the table below.)

| DTMO     | DTMO | DTM1 | DTMO   | Wait Time                             |                                       |  |
|----------|------|------|--------|---------------------------------------|---------------------------------------|--|
| D I IVI3 | DIWZ | DINI | BTIVIU | fx = 4.19 MHz                         | fx = 6.0 MHz                          |  |
| _        | 0    | 0    | 0      | 2 <sup>20</sup> /fx (approx. 250 ms)  | 2 <sup>20</sup> /fx (approx. 175 ms)  |  |
| _        | 0    | 1    | 1      | 2 <sup>17</sup> /fx (approx. 31.3 ms) | 2 <sup>17</sup> /fx (approx. 21.8 ms) |  |
| _        | 1    | 0    | 1      | 2 <sup>15</sup> /fx (approx. 7.81 ms) | 2 <sup>15</sup> /fx (approx. 5.46 ms) |  |
| _        | 1    | 1    | 1      | 2 <sup>13</sup> /fx (approx. 1.95 ms) | 2 <sup>13</sup> /fx (approx. 1.37 ms) |  |

# Data retention timing (when STOP mode released by RESET)



#### Data retention timing (standby release signal: when STOP mode released by interrupt signal)



| Parameter                 | Symbol | Conditions                     | MIN.    | TYP. | MAX.    | Unit |
|---------------------------|--------|--------------------------------|---------|------|---------|------|
| High-level input voltage  | VIH1   | Except X1, X2                  | 0.7 Vdd |      | Vdd     | V    |
|                           | VIH2   | X1, X2                         | VDD-0.5 |      | Vdd     | V    |
| Low-level input voltage   | VIL1   | Except X1, X2                  | 0       |      | 0.3 Vdd | V    |
|                           | VIL2   | X1, X2                         | 0       |      | 0.4     | V    |
| Input leakage current     | lu     | VIN = VIL OF VIH               |         |      | 10      | μA   |
| High-level output voltage | Vон    | Іон = −1 mA                    | Vdd-1.0 |      |         | V    |
| Low-level output voltage  | Vol    | lo∟ = 1.6 mA                   |         |      | 0.4     | V    |
| VDD supply current        | ldd    |                                |         |      | 30      | mA   |
| VPP supply current        | Ірр    | $MD0 = V_{1L}, \ MD1 = V_{1H}$ |         |      | 30      | mA   |

# DC Programming Characteristics (TA = 25 $\pm$ 5 $^{\circ}$ C, V\_{DD} = 6.0 $\pm$ 0.25 V, V\_{PP} = 12.5 $\pm$ 0.3 V, Vss = 0 V)

# Cautions 1. Ensure that $V_{\mbox{\scriptsize PP}}$ does not exceed +13.5 V including overshoot.

2. VDD must be applied before VPP, and cut after VPP.

#### AC Programming Characteristics (TA = 25 $\pm$ 5 °C, VDD = 6.0 $\pm$ 0.25 V, VPP = 12.5 $\pm$ 0.3 V, Vss = 0 V)

| Parameter                                                    | Symbol           | Note 1      | Conditions                  | MIN.  | TYP. | MAX. | Unit |
|--------------------------------------------------------------|------------------|-------------|-----------------------------|-------|------|------|------|
| Address setup time <sup>Note 2</sup> (to MD0↓)               | tas              | tas         |                             | 2     |      |      | μs   |
| MD1 setup time (to MD0↓)                                     | t <sub>M1S</sub> | toes        |                             | 2     |      |      | μs   |
| Data setup time (to MD0↓)                                    | tos              | tos         |                             | 2     |      |      | μs   |
| Address hold time <sup>Note 2</sup> (from MD0 <sup>↑</sup> ) | tан              | tан         |                             | 2     |      |      | μs   |
| Data hold time (from MD0↑)                                   | tон              | tон         |                             | 2     |      |      | μs   |
| MD0 $\uparrow$ $\rightarrow$ Data output float delay time    | <b>t</b> DF      | <b>t</b> DF |                             | 0     |      | 130  | ns   |
| V <sub>PP</sub> setup time (to MD3 <sup>↑</sup> )            | tvps             | tvps        |                             | 2     |      |      | μs   |
| V <sub>DD</sub> setup time (to MD3↑)                         | tvds             | tvcs        |                             | 2     |      |      | μs   |
| Initial program pulse width                                  | tew              | tew         |                             | 0.95  | 1.0  | 1.05 | ms   |
| Additional program pulse width                               | topw             | topw        |                             | 0.95  |      | 21.0 | ms   |
| MD0 setup time (to MD1↑)                                     | tмos             | tces        |                             | 2     |      |      | μs   |
| MD0 $\downarrow \rightarrow$ Data output delay time          | tov              | tdv         | MD0=MD1=ViL                 |       |      | 1    | μs   |
| MD1 hold time (from MD0↑)                                    | <b>t</b> м1н     | tоен        | tм1н + tм1в ≥ 50 <i>µ</i> s | 2     |      |      | μs   |
| MD1 recovery time (from MD0 $\downarrow$ )                   | <b>t</b> M1R     | tor         |                             | 2     |      |      | μs   |
| Program counter reset time                                   | <b>t</b> PCR     | _           |                             | 10    |      |      | μs   |
| X1 input high-, low-level widths                             | txн, tx∟         | _           |                             | 0.125 |      |      | μs   |
| X1 input frequency                                           | fx               | _           |                             |       |      | 4.19 | MHz  |
| Initial mode setting time                                    | tı               | _           |                             | 2     |      |      | μs   |
| MD3 setup time (to MD1↑)                                     | tмзs             |             |                             | 2     |      |      | μs   |
| MD3 hold time (from MD1 $\downarrow$ )                       | tмзн             | —           |                             | 2     |      |      | μs   |
| MD3 setup time (to MD0 $\downarrow$ )                        | tмзsr            | —           | Program memory read         | 2     |      |      | μs   |
| Data output delay time from address Note 2                   | <b>t</b> DAD     | tacc        | Program memory read         |       |      | 2    | μs   |
| Data output hold time from address Note 2                    | thad             | tон         | Program memory read         | 0     |      | 130  | μs   |
| MD3 hold time (from MD0↑)                                    | tмзнв            | —           | Program memory read         | 2     |      |      | μs   |
| MD3 $\downarrow \rightarrow$ Data output float delay time    | <b>t</b> dfr     | _           | Program memory read         |       |      | 2    | μs   |

Notes 1. Symbol of corresponding µPD27C256A

2. The internal address signal is incremented by 1 on the 4th rise of the X1 input, and is not connected to a pin.

# **Program Memory Write Timing**

![](_page_48_Figure_3.jpeg)

# **Program Memory Read Timing**

![](_page_48_Figure_5.jpeg)

# **\*** 13. CHARACTERISTIC CURVES (FOR REFERENCE ONLY)

![](_page_49_Figure_3.jpeg)

#### IDD vs. VDD (main system clock: 6.0-MHz crystal resonator)

![](_page_50_Figure_2.jpeg)

IDD vs. VDD (main system clock: 4.19-MHz crystal resonator)

# **14. PACKAGE DRAWINGS**

# 80-PIN PLASTIC QFP (14x14)

![](_page_51_Figure_4.jpeg)

detail of lead end

![](_page_51_Figure_6.jpeg)

ΝΟΤΕ

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS                     |
|------|---------------------------------|
| Α    | 17.2±0.4                        |
| В    | 14.0±0.2                        |
| С    | 14.0±0.2                        |
| D    | 17.2±0.4                        |
| F    | 0.825                           |
| G    | 0.825                           |
| Н    | 0.30±0.10                       |
| I    | 0.13                            |
| J    | 0.65 (T.P.)                     |
| К    | 1.6±0.2                         |
| L    | 0.8±0.2                         |
| М    | $0.15\substack{+0.10 \\ -0.05}$ |
| N    | 0.10                            |
| Р    | 2.7±0.1                         |
| Q    | 0.1±0.1                         |
| R    | 5°±5°                           |
| S    | 3.0 MAX.                        |
|      | S80GC-65-3B9-6                  |

# 80 PIN PLASTIC TQFP (FINE PITCH) (12x12)

![](_page_52_Figure_3.jpeg)

# ΝΟΤΕ

Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS                      |
|------|----------------------------------|
| А    | 14.00±0.20                       |
| В    | 12.00±0.20                       |
| С    | 12.00±0.20                       |
| D    | 14.00±0.20                       |
| F    | 1.25                             |
| G    | 1.25                             |
| н    | $0.22^{+0.05}_{-0.04}$           |
| I    | 0.10                             |
| J    | 0.50 (T.P.)                      |
| К    | 1.00±0.20                        |
| L    | 0.50±0.20                        |
| М    | $0.145\substack{+0.055\\-0.045}$ |
| Ν    | 0.10                             |
| Р    | 1.05±0.07                        |
| Q    | 0.10±0.05                        |
| R    | 5°±5°                            |
| S    | 1.27 MAX.                        |
|      | P80GK-50-BE9-6                   |

# \* 80 PIN CERAMIC WQFN

![](_page_53_Figure_3.jpeg)

## NOTE

Each lead centerline is located within 0.06 mm (0.003 inch) of its true position (T.P.) at maximum material condition.

|      |             | 700100 00701                  |
|------|-------------|-------------------------------|
| ITEM | MILLIMETERS | INCHES                        |
| А    | 14.0±0.2    | 0.551±0.008                   |
| В    | 13.6        | 0.535                         |
| С    | 13.6        | 0.535                         |
| D    | 14.0±0.2    | 0.551±0.008                   |
| F    | 1.84        | 0.072                         |
| G    | 3.6 MAX.    | 0.142 MAX.                    |
| н    | 0.45±0.10   | 0.018+0.004                   |
| I    | 0.06        | 0.003                         |
| J    | 0.65 (T.P.) | 0.024 (T.P.)                  |
| К    | 1.0±0.15    | 0.039+0.007                   |
| Q    | C 0.3       | C 0.012                       |
| R    | 0.825       | 0.032                         |
| S    | 0.825       | 0.032                         |
| Т    | R 2.0       | R 0.079                       |
| U    | 9.0         | 0.354                         |
| U1   | 2.1         | 0.083                         |
| W    | 0.75±0.15   | 0.030 <sup>+0.006</sup> 0.007 |
| Z    | 0.10        | 0.004                         |

# **\*** 15. RECOMMENDED SOLDERING CONDITIONS

The  $\mu$ PD75P3036 should be soldered and mounted under the following recommended conditions. For technical information, see the following website.

Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html)

## Table 15-1. Surface Mounting Type Soldering Conditions (1/2)

#### (1) $\mu$ PD75P3036GC-3B9: 80-pin plastic QFP (14 $\times$ 14 mm)

| Soldering Method | Soldering Conditions                                                                                                                        | Recommended<br>Condition Symbol |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 seconds max. (at 210°C or higher),<br>Count: Three times or less                                  | IR35-00-3                       |
| VPS              | Package peak temperature: 215°C, Time: 40 seconds max. (at 200°C or higher),<br>Count: Three times or less                                  | VP15-00-3                       |
| Wave soldering   | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once<br>Preheating temperature: 120°C max. (package surface temperature) | WS60-00-1                       |
| Partial heating  | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row)                                                                             |                                 |

#### Caution Do not use different soldering methods together (except for partial heating).

**Remark** For soldering methods and conditions other than those recommended above, contact an NEC Electronics sales representative.

#### (2) $\mu$ PD75P3036GK-BE9: 80-pin plastic TQFP (fine pitch) (12 $\times$ 12 mm)

| Soldering Method | Soldering Conditions                                                                                                                                                                                                        | Recommended<br>Condition Symbol |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 seconds max. (at 210°C or higher),<br>Count: Three times or less,<br>Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 10 to 72 hours)                     | IR35-107-3                      |
| VPS              | Package peak temperature: 215°C, Time: 40 seconds max. (at 200°C or higher),<br>Count: Three times or less,<br>Exposure limit: 7 days <sup>Note</sup> (after that, prebake at 125°C for 10 to 72 hours)                     | VP15-107-3                      |
| Wave soldering   | Solder bath temperature: 260°C max., Time: 10 seconds max., Count: Once<br>Preheating temperature: 120°C max. (package surface temperature)<br>Exposure limit: 7 daysNote (after that, prebake at 125°C for 10 to 72 hours) | WS60-107-1                      |
| Partial heating  | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row)                                                                                                                                                             | —                               |

Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.

#### Caution Do not use different soldering methods together (except for partial heating).

**Remark** For soldering methods and conditions other than those recommended above, contact an NEC Electronics sales representative.

## Table 15-1. Surface Mounting Type Soldering Conditions (2/2)

#### $\star$ (3) µPD75P3036GC-3B9-A: 80-pin plastic QFP (14 $\times$ 14 mm)

| Soldering Method | Soldering Conditions                                                         | Recommended      |
|------------------|------------------------------------------------------------------------------|------------------|
|                  |                                                                              | Condition Cymbol |
| Infrared reflow  | Package peak temperature: 260°C, Time: 60 seconds max. (at 220°C or higher), | IR60-207-3       |
|                  | Count: Three times or less,                                                  |                  |
|                  | Exposure limit: 7 daysNote (after that, prebake at 125°C for 20 to 72 hours) |                  |
| Wave soldering   | For details, contact an NEC Electronics sales representative.                | _                |
| Partial heating  | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row)              | _                |

Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.

#### Caution Do not use different soldering methods together (except for partial heating).

Remarks 1. Products with "-A" at the end of the part number are lead-free products.

2. For soldering methods and conditions other than those recommended above, contact an NEC Electronics sales representative.

#### $\star$ (4) $\mu$ PD75P3036GK-BE9-A: 80-pin plastic TQFP (fine pitch) (12 $\times$ 12 mm)

| Soldering Method | Soldering Conditions                                                         | Recommended      |
|------------------|------------------------------------------------------------------------------|------------------|
|                  |                                                                              | Condition Symbol |
| Infrared reflow  | Package peak temperature: 260°C, Time: 60 seconds max. (at 220°C or higher), | IR60-107-3       |
|                  | Count: Three times or less,                                                  |                  |
|                  | Exposure limit: 7 daysNote (after that, prebake at 125°C for 10 to 72 hours) |                  |
| Partial heating  | Pin temperature: 350°C max., Time: 3 seconds max. (per pin row)              | _                |

Note After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.

#### Caution Do not use different soldering methods together (except for partial heating).

**Remarks 1.** Products with "-A" at the end of the part number are lead-free products.

**2.** For soldering methods and conditions other than those recommended above, contact an NEC Electronics sales representative.

# APPENDIX A. FUNCTION LIST OF $\mu\text{PD75336},$ 753036, AND 75P3036

|                                     |                     | $\mu$ PD75336                                                                        | μPD753036                        | μ <b>ΡD75P3036</b>        |  |
|-------------------------------------|---------------------|--------------------------------------------------------------------------------------|----------------------------------|---------------------------|--|
| ROM (bytes)                         |                     | 16256                                                                                | 16384                            | 16384                     |  |
|                                     |                     | Mask ROM                                                                             | Mask ROM                         | One-time PROM, EPROM      |  |
| RAM (x 4 bits)                      |                     | 768                                                                                  | 768                              |                           |  |
| Mk I, Mk II mode selection function |                     | No                                                                                   | Yes                              |                           |  |
| Instruction set                     |                     | 75X High-End                                                                         | 75XL                             |                           |  |
| I/O ports                           | Total               | 44                                                                                   |                                  |                           |  |
|                                     | CMOS input          | 8                                                                                    |                                  |                           |  |
|                                     | CMOS I/O            | 20 (4 of which can directly                                                          | drive LEDs)                      |                           |  |
|                                     | CMOS output         | 8 (also used as segment pi                                                           | ns)                              |                           |  |
|                                     | N-ch open-drain I/O | 8 (can directly drive LEDs,                                                          | medium-voltage port)             |                           |  |
| Mask options                        |                     | Yes                                                                                  |                                  | No                        |  |
| Timers                              |                     | 4 channels:                                                                          | 5 channels:                      |                           |  |
|                                     |                     | <ul> <li>8-bit timer/</li> </ul>                                                     | 8-bit timer/event counters 3 chs |                           |  |
|                                     |                     | event counter 2 chs (16-bit timer/event counter, carrier generator, timer with gate) |                                  |                           |  |
|                                     |                     | Basic interval timer 1 ch     Basic interval timer/watchdog timer 1 ch               |                                  |                           |  |
|                                     |                     | Watch timer 1 ch                                                                     | • Watch timer 1 ch               |                           |  |
| Vectored inter                      | rupt                | • External: 3                                                                        | • External: 3                    |                           |  |
|                                     |                     | Internal: 4                                                                          | • Internal: 5                    |                           |  |
| Test input                          |                     | • External: 1                                                                        | • External: 1                    |                           |  |
|                                     |                     | • Internal: 1                                                                        | • Internal: 1                    |                           |  |
| Power supply                        | voltage             | VDD = 2.7 to 6.0 V                                                                   | V <sub>DD</sub> = 1.8 to 5.5 V   |                           |  |
| Instruction                         | When main system    | 0.95, 1.91, 3.81, or 15.3 μs                                                         | • 0.95, 1.91, 3.81, or 15.3 µ    | <i>u</i> s (@ 4.19 MHz)   |  |
| execution time                      | clock is selected   | (@ 4.19 MHz)                                                                         | • 0.67, 1.33, 2.67, or 10.7 µ    | ιs (@ 6.0 MHz)            |  |
|                                     | When subsystem      | 122 μs (@ 32.768 kHz)                                                                |                                  |                           |  |
| clock is selected                   |                     |                                                                                      |                                  | 1                         |  |
| Package                             |                     | 80-pin plastic QFP (14 x 14 mm)                                                      |                                  | 80-pin plastic QFP        |  |
|                                     |                     | 80-pin plastic TQFP (fine pitch) (12 x 12 mm)                                        |                                  | (14 x 14 mm)              |  |
|                                     |                     |                                                                                      |                                  | 80-pin plastic TQFP       |  |
|                                     |                     |                                                                                      |                                  | (fine pitch) (12 x 12 mm) |  |
|                                     |                     |                                                                                      |                                  | 80-pin ceramic WQFN       |  |

# APPENDIX B. DEVELOPMENT TOOLS

The following development tools have been provided for system development using the  $\mu$ PD75P3036. Use the common relocatable assembler for the series together with the device file according to the model.

|   | RA75X relocatable assembler | Host machine   |                            |               | Part No. (name) |
|---|-----------------------------|----------------|----------------------------|---------------|-----------------|
|   |                             |                | OS                         | Supply medium |                 |
|   |                             | PC-9800 Series | MS-DOS <sup>TM</sup>       | 3.5-inch 2HD  | μS5A13RA75X     |
| ł |                             |                | Ver.3.30 to<br>Ver.6.2Note | 5-inch 2HD    | μS5A10RA75X     |
|   |                             | IBM PC/AT™     | Refer to "OS for           | 3.5-inch 2HC  | μS7B13RA75X     |
|   |                             | or compatible  | IBM PCs"                   | 5-inch 2HC    | μS7B10RA75X     |

|   | Device file | Host machine   |                            |               | Part No. (name) |
|---|-------------|----------------|----------------------------|---------------|-----------------|
|   |             |                | OS                         | Supply medium |                 |
|   |             | PC-9800 Series | MS-DOS                     | 3.5-inch 2HD  | μS5A13DF753036  |
| * |             |                | Ver.3.30 to<br>Ver.6.2Note | 5-inch 2HD    | μS5A10DF753036  |
|   |             | IBM PC/AT      | Refer to "OS for           | 3.5-inch 2HC  | μS7B13DF753036  |
|   |             | or compatible  | IBM PCs"                   | 5-inch 2HC    | μS7B10DF753036  |

Note Ver. 5.00 or later includes a task swapping function, but this software is not able to use that function.

**Remark** Operations of the assembler and device file are guaranteed only when using the host machine and OS described above.

\*

★

#### **PROM Write Tools**

| Hardware | PG-1500              | This is a PROM programmer that can program single-chip microcontroller with PROM<br>in stand alone mode or under control of host machine when connected with supplied<br>accessory board and optional programmer adapter.<br>It can also program typical PROMs in capacities ranging from 256 K to 4 Mbits. |                              |                        |                      |  |
|----------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------|----------------------|--|
|          | PA-75P328GC          | This is a PROM programmer adapter for the $\mu$ PD75P3036GC used by connecting to a PG-1500.                                                                                                                                                                                                                |                              |                        |                      |  |
|          | PA-75P336GK          | This is a PROM programmer adapter for the $\mu$ PD75P3036GK used by connecting to a PG-1500.                                                                                                                                                                                                                |                              |                        |                      |  |
|          | PA-75P3036KK-TNote 1 | This is a PROM programmer adapter for the $\mu$ PD75P3036KK-T used by connecting to a PG-1500.                                                                                                                                                                                                              |                              |                        |                      |  |
| Software | PG-1500 controller   | Connects PG-1500<br>PG-1500 on host ma                                                                                                                                                                                                                                                                      | to host machine with achine. | serial and parallel in | terface and controls |  |
|          |                      | Host machine                                                                                                                                                                                                                                                                                                |                              |                        | Part No. (name)      |  |
|          |                      |                                                                                                                                                                                                                                                                                                             | OS                           | Supply medium          |                      |  |
|          |                      | PC-9800 Series                                                                                                                                                                                                                                                                                              | MS-DOS                       | 3.5-inch 2HD           | μS5A13PG1500         |  |
|          |                      |                                                                                                                                                                                                                                                                                                             | Ver.3.30 to<br>Ver.6.2Note 2 | 5-inch 2HD             | μS5A10PG1500         |  |
|          |                      | IBM PC/AT                                                                                                                                                                                                                                                                                                   | Refer to "OS for             | 3.5-inch 2HD           | μS7B13PG1500         |  |
|          |                      | or compatible                                                                                                                                                                                                                                                                                               | IBM PCs"                     | 5-inch 2HC             | μS7B10PG1500         |  |

Notes 1. Under development

- 2. Ver. 5.00 or later includes a task swapping function, but this software is not able to use that function.
- **Remark** Operation of the PG-1500 controller is guaranteed only when using the host machine and OS described above.

# **Debugging Tools**

In-circuit emulators (IE-75000-R and IE-75001-R) are provided as program debugging tools for the  $\mu$ PD75P3036. Various system configurations using these in-circuit emulators are listed below.

|                                                                                                                                                                                                                              | Hardware     | IE | E-75000-R <sup>Note 1</sup> | The IE-75000-R is debugging during de products.                                                                                                                                                                                                                             | dware and software<br>75X or 75XL Series                                                                                                          |                                                                 |                                            |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------|--|
|                                                                                                                                                                                                                              |              |    |                             | For development of the $\mu$ PD75P3036, the IE-75000-R is used with optional emulation<br>board (IE-75300-R-EM) and emulation probe (EP-753036GC-R or EP-753036GK-R).<br>Highly efficient debugging can be performed when connected to host machine and<br>PROM programmer. |                                                                                                                                                   |                                                                 |                                            |  |
| IE-75001-R       The IE-75001-R is an in-circuit emulator to be debugging during development of application syst products.         The IE-75001-R is used with optional emulation be probe (EP-753036GC-R or EP-753036GK-R). |              |    |                             |                                                                                                                                                                                                                                                                             | r to be used for har<br>ion systems using the<br>ation board (IE-75300-<br>R).                                                                    | dware and software<br>75X or 75XL Series<br>R-EM) and emulation |                                            |  |
|                                                                                                                                                                                                                              |              |    |                             | PROM programmer.                                                                                                                                                                                                                                                            |                                                                                                                                                   |                                                                 |                                            |  |
|                                                                                                                                                                                                                              |              | IE | E-75300-R-EMNote 2          | This is an emulation<br>It is used in combina                                                                                                                                                                                                                               | his is an emulation board for evaluating application systems using the $\mu$ PD75P3036. is used in combination with the IE-75000-R or IE-75001-R. |                                                                 |                                            |  |
|                                                                                                                                                                                                                              | EP-75336GC-R |    |                             | This is an emulation probe for the $\mu$ PD75P3036GC.<br>When being used, it is connected with the IE-75000-R or IE-75001-R and the IE-75300-R-EM.                                                                                                                          |                                                                                                                                                   |                                                                 |                                            |  |
|                                                                                                                                                                                                                              | EV-9200GC-80 |    |                             | It includes an 80-pin conversion socket (EV-9200GC-80) to facilitate connections with target system.                                                                                                                                                                        |                                                                                                                                                   |                                                                 |                                            |  |
|                                                                                                                                                                                                                              |              |    |                             | This is an emulation probe for the $\mu$ PD75P3036GK.<br>When being used, it is connected with the IE-75000-R or IE-75001-R and the IE-75300-R-EM.                                                                                                                          |                                                                                                                                                   |                                                                 |                                            |  |
|                                                                                                                                                                                                                              |              |    | EV-9500GK-80                | It includes an 80-pin<br>target system.                                                                                                                                                                                                                                     | conversion adapter (E                                                                                                                             | V-9500GK-80) to facili                                          | tate connections with                      |  |
|                                                                                                                                                                                                                              | Software     | IE | E control program           | This program can c<br>connected to the IE-7                                                                                                                                                                                                                                 | ontrol the IE-75000-R<br>75000-R or IE-75001-R                                                                                                    | or IE-75001-R on a<br>via an RS-232-C and                       | host machine when<br>Centronics interface. |  |
|                                                                                                                                                                                                                              |              |    |                             | Host machine                                                                                                                                                                                                                                                                |                                                                                                                                                   |                                                                 | Part No. (name)                            |  |
|                                                                                                                                                                                                                              |              |    |                             |                                                                                                                                                                                                                                                                             | OS                                                                                                                                                | Supply medium                                                   |                                            |  |
|                                                                                                                                                                                                                              |              |    |                             | PC-9800 Series                                                                                                                                                                                                                                                              | MS-DOS                                                                                                                                            | 3.5-inch 2HD                                                    | μS5A13IE75X                                |  |
| *                                                                                                                                                                                                                            |              |    |                             |                                                                                                                                                                                                                                                                             | Ver.3.30 to<br>Ver.6.2 <sup>Note 3</sup>                                                                                                          | 5-inch 2HD                                                      | μS5A10IE75X                                |  |
|                                                                                                                                                                                                                              |              |    |                             | IBM PC/AT                                                                                                                                                                                                                                                                   | Refer to "OS for                                                                                                                                  | 3.5-inch 2HC                                                    | μS7B13IE75X                                |  |
|                                                                                                                                                                                                                              |              |    |                             | or compatible                                                                                                                                                                                                                                                               | IBM PCs"                                                                                                                                          | 5-inch 2HC                                                      | μS7B10IE75X                                |  |

Notes 1. This is a maintenance product.

- 2. The IE-75300-R-EM is sold separately.
- 3. Ver. 5.00 or later includes a task swapping function, but this software is not able to use that function.
- **Remarks 1.** Operation of the IE control program is guaranteed only when using the host machine and OS described above.
  - 2. The  $\mu$ PD753036 and 75P3036 are commonly referred to as the  $\mu$ PD753036 Subseries.

# OS for IBM PCs

The following operating systems for the IBM PC are supported.

| 1 | ٢ |  |
|---|---|--|
|   |   |  |

 $\star$ 

| OS       | Version             |
|----------|---------------------|
| PC DOS™  | Ver.5.02 to Ver.6.3 |
|          | J6.1/V to J6.3/V    |
| MS-DOS   | Ver.5.0 to Ver.6.22 |
|          | 5.0/V to 6.2/V      |
| IBM DOS™ | J5.02/V             |

Caution Ver. 5.0 or later includes a task swapping function, but this software is not able to use that function.

# **\*** APPENDIX C. RELATED DOCUMENTS

The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such.

# **Documents Related to Device**

| Document                    | Document No. |                         |  |
|-----------------------------|--------------|-------------------------|--|
|                             | Japanese     | English                 |  |
| μPD75P3036 Data Sheet       | U11575J      | U11575E (this document) |  |
| μPD753036 Data Sheet        | U11353J      | Planned                 |  |
| μPD753036 User's Manual     | U10201J      | U10201E                 |  |
| μPD753036 Instruction Table | IEM-5063     | _                       |  |
| 75XL Series Selection Guide | U10453J      | U10453E                 |  |

#### **Documents Related to Development Tools**

| Document |                                     |                | Document No. |          |
|----------|-------------------------------------|----------------|--------------|----------|
|          |                                     |                | Japanese     | English  |
| Hardware | IE-75000-R/IE-75001-R User's Manual |                | EEU-846      | EEU-1416 |
|          | IE-75300-R-EM User's Manual         |                | U11354J      | EEU-1493 |
|          | EP-75336GC/GK-R User's Manual       |                | U10644J      | U10644E  |
|          | PG-1500 User's Manual               |                | EEU-651      | EEU-1335 |
| Software | RA75X Assembler Package             | Operation      | EEU-731      | EEU-1346 |
|          | User's Manual                       | Language       | EEU-730      | EEU-1363 |
|          | PG-1500 Controller User's Manual    | PC-9800 Series | EEU-704      | EEU-1291 |
|          |                                     | (MS-DOS) base  |              |          |
|          |                                     | IBM PC Series  | EEU-5008     | U10540E  |
|          |                                     | (PC DOS) base  |              |          |

# **Other Related Documents**

| Document                                                       | Document No. |          |  |
|----------------------------------------------------------------|--------------|----------|--|
|                                                                | Japanese     | English  |  |
| IC Package Manual                                              | C10943X      |          |  |
| Semiconductor Device Mounting Technology Manual                | C10535J      | C10535E  |  |
| Quality Grades on NEC Semiconductor Devices                    | C11531J      | C11531E  |  |
| NEC Semiconductor Device Reliability/Quality Control System    | C10983J      | C10983E  |  |
| Electrostatic Discharge (ESD) Test                             | MEM-539      | _        |  |
| Guide to Quality Assurance for Semiconductor Devices           | MEI-603      | MEI-1202 |  |
| Microcomputer - Related Product Guide - Third Party Products - | MEI-604      | —        |  |

# Caution The related documents listed above are subject to change without notice. Be sure to use the latest documents for designing, etc.

#### NOTES FOR CMOS DEVICES -

#### **1** VOLTAGE APPLICATION WAVEFORM AT INPUT PIN

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (MAX) and  $V_{IH}$  (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (MAX) and  $V_{IH}$  (MIN).

#### (2) HANDLING OF UNUSED INPUT PINS

Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.

#### **③** PRECAUTION AGAINST ESD

A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.

#### **④** STATUS BEFORE INITIALIZATION

Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.

#### 5 POWER ON/OFF SEQUENCE

In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current.

The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.

#### **(6)** INPUT OF SIGNAL DURING POWER OFF STATE

Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

# **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC Electronics product in your application, please contact the NEC Electronics office in your country to obtain a list of authorized representatives and distributors. They will verify:

- Device availability
- Ordering information
- Product release schedule
- Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

# [GLOBAL SUPPORT] http://www.necel.com/en/support/support.html

NEC Electronics America, Inc. (U.S.) NEC Electronics (Europe) GmbH NEC Electronics Hong Kong Ltd. Santa Clara, California Tel: 408-588-6000 800-366-9782

- Duesseldorf, Germany Tel: 0211-65030
  - Sucursal en España Madrid, Spain Tel: 091-504 27 87
  - Succursale Francaise Vélizy-Villacoublay, France Tel: 01-30-675800
  - Filiale Italiana Milano, Italy Tel: 02-66 75 41
  - Branch The Netherlands Eindhoven. The Netherlands Tel: 040-2654010
  - Tyskland Filial Taeby, Sweden Tel: 08-63 87 200
  - United Kingdom Branch Milton Keynes, UK Tel: 01908-691-133

Hong Kong Tel: 2886-9318

**NEC Electronics Hong Kong Ltd.** Seoul Branch Seoul, Korea Tel: 02-558-3737

NEC Electronics Shanghai Ltd. Shanghai, P.R. China Tel: 021-5888-5400

**NEC Electronics Taiwan Ltd.** Taipei, Taiwan Tel: 02-2719-2377

**NEC Electronics Singapore Pte. Ltd.** Novena Square, Singapore Tel: 6253-8311

MS-DOS is a trademark of Microsoft Corporation.

IBM DOS, PC DOS, and PC/AT are trademarks of International Business Machines Corporation.

These commodities, technology or software, must be exported in accordance with the export administration regulations of the exporting country. Diversion contrary to the law of that country is prohibited.

- The information in this document is current as of August, 2005. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).