# RENESAS

# M62213P/FP

General Purpose High Speed PWM Control IC

REJ03D0838-0200 Rev.2.00 Jun 14, 2006

# Description

M62213P/FP is designed as a general purpose high-speed PWM control IC.

This small 10 pin package contains many function and protection circuits allowing simpler peripheral circuits and compact set design.

This IC can operate high speed switching (700 kHz Max.) with high speed PWM comparator and current limiting circuit.

# Features

- 700 kHz operation to MOS FET
  - Output current  $I_0 = \pm 1 A$
  - Totempole output
- Timer type latch protection circuit with OVP
- Soft start operation is possible (with dead time control)
- Built-in OP Amp for feedback control (photo coupler can be driven)
- High speed pulse-by-pulse current limiting
- Small size 10-pin SOP package

# Application

Switching Regulator

DC/DC Converter



# **Block Diagram**





# **Pin Arrangement**



# **Absolute Maximum Ratings**

|                               |                    |              | $(Ta = 25^{\circ}C, unless otherwise noted)$ |           |           |  |
|-------------------------------|--------------------|--------------|----------------------------------------------|-----------|-----------|--|
| Item                          | Symbol             | Ratings      | Unit                                         | Condition |           |  |
| Supply voltage                | Vcc                | 36           | V                                            |           |           |  |
| Output terminal current       | IOUT               | 150          | mA                                           | Co        | ontinuous |  |
|                               |                    | 1.0          | А                                            | Pe        | ak        |  |
| CT terminal supply voltage    | V <sub>CT</sub>    | 36           | V                                            |           |           |  |
| EA IN terminal supply voltage | V <sub>EA IN</sub> | 10           | V                                            |           |           |  |
| CLM terminal supply voltage   | V <sub>CLM</sub>   | -0.3 to +4.0 | V                                            |           |           |  |
| Power dissipation             | Pd                 | 1500         | mW                                           |           | Р         |  |
|                               |                    | 440          |                                              |           | FP        |  |
| Thermal derating              | Κθ                 | 12           | mW/°C                                        | Ta ≥ 25°C | Р         |  |
|                               |                    | 3.52         |                                              |           | FP        |  |
| Operating temperature         | Topr               | -20 to +85   | °C                                           |           |           |  |
| Storage temperature           | Tstg               | -40 to +150  | °C                                           |           |           |  |



# **Electrical Characteristics**

| $(Ta = 25^{\circ}C, V_{CC} =$ | 14 V, unless | otherwise noted.) |
|-------------------------------|--------------|-------------------|
|-------------------------------|--------------|-------------------|

|        | ltem                                 | Symbol                  | Limits                |      |      |      |                                         |  |
|--------|--------------------------------------|-------------------------|-----------------------|------|------|------|-----------------------------------------|--|
| Block  |                                      |                         | Min.                  | Тур. | Max. | Unit | Test Conditions                         |  |
| All    | Supply voltage range                 | V <sub>cc</sub>         | V <sub>CC(STOP)</sub> | _    | 35   | V    |                                         |  |
| device | Operation start-up voltage           | V <sub>CC(START)</sub>  | 11.5                  | 12.5 | 13.5 | V    |                                         |  |
|        | Operation stop voltage               | V <sub>CC(STOP)</sub>   | 7.6                   | 8.3  | 9.0  | V    |                                         |  |
|        | Start-up and stop voltage difference | ΔV <sub>cc</sub>        | 3.5                   | 4.2  | 5.1  | V    |                                         |  |
|        | Stand-by current                     | I <sub>CCL</sub>        | 90                    | 180  | 270  | μA   | $V_{CC} = V_{CC(START)} - 0.5V$         |  |
|        | Operating current                    | Icco                    | 7.5                   | 13   | 22   | mA   |                                         |  |
|        | Timer latch circuit current          |                         | 0.9                   | 2.0  | 3.0  | mA   | $V_{CC} = 14V$                          |  |
|        |                                      |                         | 0.8                   | 1.8  | 2.7  | mA   | $V_{CC} = V_{CC(STOP)} + 0.2V$          |  |
| СТ     | CT term. "H" threshold voltage       | V <sub>THCTH</sub>      | 3.5                   | 4.0  | 4.5  | V    |                                         |  |
|        | CT term. "L" threshold voltage       | V <sub>THCTL</sub>      | 0.4                   | 0.7  | 1.0  | V    |                                         |  |
|        | CT term. discharge current           | I <sub>CTDCHG</sub>     | 70                    | 100  | 130  | μA   | In normal operation                     |  |
|        | CT term. charge current              | I <sub>стсна</sub>      | -33                   | -15  | -5   | μA   | In CLM actuating                        |  |
| Error  | Reference voltage                    | V <sub>B</sub>          | 2.4                   | 2.5  | 2.6  | V    | -                                       |  |
| Amp    | Input bias current                   | IB                      | -300                  | -100 | 0    | nA   |                                         |  |
|        | Open loop gain                       | Av                      | _                     | 70   | _    | dB   |                                         |  |
|        | Unity gain bandwidth                 | f <sub>T</sub>          | _                     | 1    | _    | MHz  |                                         |  |
|        | Output source current                | l <sub>os</sub>         | -140                  | -100 | -60  | μA   | When V <sub>EA IN</sub> = 0V            |  |
|        | Output voltage (High)                | V <sub>om+</sub>        | 4.7                   | 5.25 | 6.25 | V    |                                         |  |
|        | Output voltage (Low)                 | V <sub>Om-</sub>        | 0                     | 0.1  | 0.3  | V    |                                         |  |
| CLM    | CLM term. threshold voltage          | V <sub>THCLM</sub>      | 180                   | 200  | 220  | V    |                                         |  |
|        | CLM term. output current             | I <sub>OUTCLM</sub>     | -270                  | -200 | -140 | μA   | $V_{CLM} = 0V$                          |  |
|        | CLM term. delay time                 | T <sub>PDCLM</sub>      | _                     | 90   | _    | ns   | Delay time to output                    |  |
| SOFT   | Input voltage range at 0% duty       | V <sub>SOFT (0%)</sub>  | 0                     | _    | 0.5  | V    | Soft term. voltage range to set 0% duty |  |
|        | Input. voltage at 50% duty           | V <sub>SOFT (50%)</sub> | _                     | 2.7  | _    | V    | Soft term. voltage at 50% duty          |  |
|        | Maximum duty                         | Duty Max                | 80                    | 90   | 99   | %    |                                         |  |
|        | Soft term. input current             | I <sub>SOFT</sub>       | -65                   | -50  | -31  | μA   |                                         |  |
| OSC    | Maximum oscillation frequency        | f <sub>OSCmax</sub>     | _                     | _    | 700  | kHz  |                                         |  |
|        | Oscillation frequency                | f <sub>osc</sub>        | 150                   | 200  | 250  | kHz  | CF = 270pF,<br>RF = 69kΩ                |  |
| Output | Output low voltage                   | V <sub>OL1</sub>        | _                     | 0.04 | 0.4  | V    | $V_{CC} = 14V,$<br>$I_{O} = 10mA$       |  |
|        |                                      | V <sub>OL2</sub>        | —                     | 0.3  | 1.4  | V    | $V_{CC} = 14V,$<br>$I_{O} = 100mA$      |  |
|        | Output high voltage                  | V <sub>OH1</sub>        | 12.0                  | 12.7 |      | V    | $V_{CC} = 14V,$<br>$I_{O} = -10mA$      |  |
|        |                                      | V <sub>OH2</sub>        | 11.5                  | 12.5 |      | V    | $V_{CC} = 14V,$<br>$I_{O} = -100mA$     |  |
|        | Output voltage rise time             | T <sub>RISE</sub>       | _                     | 50   | _    | ns   | No load                                 |  |
|        | Output voltage fall time             | T <sub>FALL</sub>       | _                     | 35   | _    | ns   | No load                                 |  |



# **Function Description And Application**

### EA IN, EA OUT Terminal

Circuit for EA OUT terminal is connected to constant current load ( $100 \mu A$  Typ.) shown in figure 1. Output voltage of error amp. is controlled by the output transistor to provide current-sense comp. with the controlled voltage.



Figure 1 Circuit Diagram of EA OUT Terminal

1. Peripheral circuit of error amp

Detected voltage divided by R1 and R2 is input to EA IN terminal in such case as fly-back system where  $V_{CC}$  line voltage is proportional to output voltage, or in the case that the voltage detection is made on the primary side. In this case operating region is set by R1 and R2, and AC gain by R1 // R2, RF.



Figure 2 Method to Detect The Voltage on The Primary Side

In the case that feed forward system by photo-coupler is applied, following two methods are available.

One is the method by error amp. as in figure 3-1, the other is by the direct connection to photo-coupler as in figure 3-2.

When photo-coupler is directly connected to EA OUT terminal, input terminal of error amp. is connected to GND, photo-coupler is connected directly to EA OUT terminal.



Figure 3-1 Method to Use Photo-Coupler (1)



Figure 3-2 Method to Use Photo-Coupler (2)

In figure 3-1, AC gain is represented as :

 $|A_V| = |RF/R_{IN}|$ 

Proper gain setting is about 40 dB.

RF should be 52 k $\Omega$  or more due to the current source capability of error amp.

R1, R2 should meet the condition as below so that the voltage of EAIN terminal should not be over 5 V.

 $R2 \bullet V_{CC} / (R1 + R2) \le 5 V$ 

Due to the input impedance of EA IN terminal, the current in R1, R2 should be less than several mA.

### CT (OVP) Terminal

Timer type latch circuit works as follows.

Constant charge current flows out from CT terminal to the external capacitor when CLM is operative.

When the voltage of CT terminal rises up to over 4.0 V (Typ.), the latch circuit operates to make functions of this IC inoperative. Inoperative status is sustained until supply voltage becomes less than stop voltage. The value for start-up register has to be set so that the current over 1.8 mA (Typ.) can flow the resistor because the stop status has to be kept by the current in start-up resistor R1 shown in application circuit.

When timer latch circuit is operative, supply current increases at high voltage as shown in figure 4 to avoid the damage caused by unnecessarily increased supply voltage.

Inoperative status goes back to operation by forcibly decreasing the voltage of CT terminal to less than 0.7 V.



Figure 4 Supply Current vs. Supply Voltage Characteristics (at Timer Latch)

Rev.2.00 Jun 14, 2006 page 6 of 10

RENESAS

### M62213P/FP

Even if the timer function is not needed, latch function operates, that is, IC becomes inoperative when the voltage of CT terminal is forced to be high voltage. Therefore, CT terminal can also be used for OVP (over voltage protection).

When only OVP function is needed (timer latch function is not necessary), connect the resistor between CT terminal and GND. In this case, the above mentioned charge current cannot make the voltage of CT terminal rise up to "H" threshold, thus latch function does not operate. (Refer to figure 5-1, 5-2)







Figure 5-2 Method to Use Only OVP

### SOFT(Duty Set-Up) Terminal

The voltage of SOFT terminal determines the maximum duty.

Maximum duty can be set by connecting the resistor as in figure 6 because the constant current compensated for temperature flows out of this terminal.

And by connecting the capacitor between the terminal and GND, soft start function operates. That is, we can get the gradual increase of maximum duty at start-up.

Maximum duty is represented as :

Duty (Max.)  $\approx$  (40.5 • V<sub>SOFT</sub>) – 58%

where  $V_{SOFT} = I_{SOFT} \bullet R_{SOFT}$  (V),  $I_{SOFT} \approx 50 \ \mu A$  (Typ.)

If the voltage of SOFT terminal is higher than 3.53 V (Typ.) (upper limit voltage of the oscillation waveform), maximum duty is internally decided to be 90%.

Soft start time (T<sub>SOFT</sub>) is represented as :

 $T_{SOFT} \approx C_{SOFT} \bullet 31 \bullet 10^3 (s)$ 

 $T_{SOFT}$  means the time from start-up until the voltage of SOFT terminal goes up to higher than 1.4 V (Typ.) (lower limit voltage of the oscillation waveform).

Discharging circuit operative before start-up at  $V_{CC}$  is internally equipped so that the soft start never fail to operate at the restart of voltage supply.





Figure 6 Method to Set-up Duty and SOFT Start Function

### **CLM** Terminal

This terminal is for pulse-by-pulse current limiting.

Current limiting circuit is almost the same as that of M51995.

The voltage detected by the current detecting resistor can be directly input as shown in figure 7-1, if the detected voltage is about the threshold voltage (200 mV (Typ.)), but if the voltage is larger than the threshold, the voltage has to be input divided by resistors as shown in figure 7-2.



Figure 7-1 Peripheral Circuit of CLM





1000 pF to 22000 pF is recommended for  $C_{NF}$ . Be sure to use 100  $\Omega$  or less for  $R_{NF}$  and  $R_{NF1} // R_{NF2}$  (\*) so that the detection sensitivity is not influenced by the current flown out from CLM terminal.

Non-inductive resistor is recommended for current detecting resistor.

$$R_{NF1} // R_{NF2} = (R_{NF1} \bullet R_{NF2}) / (R_{NF1} + R_{NF2})$$

### **CF** Terminal

Oscillation frequency is set by capacitor connected to CF terminal.

The waveform of CF terminal is triangular one with the ratio of 9:1 for charge-discharge period.

Oscillation frequency is represented as:

$$f_{OSC} = \frac{1}{(19.4 \times 10^3 \times C_{OSC}) + (0.4 \times 10^{-6})}$$
(Hz)

Rev.2.00 Jun 14, 2006 page 8 of 10



### Attention for heat generation

Although the absolute maximum rating of ambient temperature is spelled out as 85°C, it is always annoying to specify the location this temperature refers to because the power dissipation generated locally in switching regulator is fairly large and the temperature in the vicinity of the IC varies from place to place.

One of the recommendable ways to solve this problem is to check the temperature on the surface of the IC.

The difference in temperature between IC junction and the surface of IC package is 30°C or less when IC junction temperature is measured by utilizing the temperature characteristics of p-n junction forward voltage, and the surface temperature by "thermo-viewer" on the condition that the IC is mounted on the "phenol-base" PC board in normal atmosphere.

This concludes that maximum case temperature (surface temperature of IC package) rating is 100°C with adequate margin considering the absolute maximum rating of junction temperature is150°C.



## M62213 Application Circuit (Fly-Back)



## **Package Dimensions**





Rev.2.00 Jun 14, 2006 page 10 of 10



# Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- Notes regarding these materials
  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information described here may contain technical inaccuracies or typographical errors.
  Renesas Technology Corp. Sumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- A second product on the information published by Refress Technology Corp. by Various means, including the Refress Technology Corp. Semiconductor home page (http://www.renessa.com).
  When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
  Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use
- product contained herein for any specific purposes, such as apparatus or systems for transportation, venicular, metricar, acrospace, nector, or analysis of specific use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



### RENESAS SALES OFFICES

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510

http://www.renesas.com