### **■BLOCK DIAGRAM**(½)

# Present Clean

Cleck

### **■PIN ARRANGEMENT**



### **■RECOMMENDED OPERATING CONDITIONS**

| Item  Clock frequency |                     | Symbol         | min  | typ<br>– | max<br>30 | Unit<br>MHz |
|-----------------------|---------------------|----------------|------|----------|-----------|-------------|
|                       |                     | felock         | 0    |          |           |             |
|                       | Clock High          |                | 20   | -        |           |             |
| Pulse width           | Clear<br>Preset Low | t <sub>w</sub> | 25   |          |           | ns          |
|                       | "H"Data             |                | 20 ţ | _        |           |             |
| Setup time            | "L"Data             | l* u           | 20↓  | -        |           | ns          |
| Hold time             |                     | th             | 01   | _        | 1 1       | ns          |

Note) 1; The arrow indicates the falling edge.

### **■FUNCTION TABLE**

|        |       | Outputs |   |   |        |                             |
|--------|-------|---------|---|---|--------|-----------------------------|
| Preset | Clear | Clock   | J | К | Q      | Q                           |
| L      | Н     | ×       | × | × | Н      | L                           |
| Н      | L     | ×       | × | × | L      | Н                           |
| L      | L     | ×       | × | × | н•     | н•                          |
| Н      | Н     | ļ       | L | L | Qo     | Qσ                          |
| Н      | Н     | Į į     | Н | L | Н      | L                           |
| Н      | Н     | ļ       | L | Н | L      | Н                           |
| Н      | Н     | 1       | Н | Н | Toggle |                             |
| Н      | Н     | н       | × | × | Qο     | $\overline{\mathbf{Q}}_{0}$ |

Notes) H; high level, L; low level, X; irrelevant

1; transition from high to low level

 $Q_0$ ; level of Q before the indicated steady-state input conditions were established.

 $\overline{Q}_o$  ; complement of  $Q_o$  or level of  $\overline{Q}$  before the indicated steady-state input conditions were established.

Toggle; each output changes to the complement of its previous level on each active transition indicated by 1.

\*; This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level.

### **TIMING DEFINITION**



# **ELECTRICAL CHARACTERISTICS** ( $Ta = -20 \sim +75$ °C )

| Iten              | n            | Symbol                                           | Test Conditions                                                      |                 | min  | typ*         | max          | Unit    |
|-------------------|--------------|--------------------------------------------------|----------------------------------------------------------------------|-----------------|------|--------------|--------------|---------|
|                   |              | VIH                                              |                                                                      |                 | 2.0  | _            |              | v       |
| Input voltage     |              | Vil                                              |                                                                      |                 |      |              | 0.8          | v       |
|                   | ,            | Von                                              | $V_{CC} = 4.75 \text{V}, V_{IH} = 2 \text{V}, V_{IL} = 0.8 \text{V}$ | V, Іон= − 400µA | 2.7  |              |              | v       |
| Output voltage    |              |                                                  | $V_{CC}=4.75V$ , $V_{IH}=2V$                                         | IoL = 8mA       | _    | -            | 0.5          | 17      |
| Output rottage    |              | Vol                                              | $V_{IL}=0.8V$                                                        | IoL = 4mA       |      | <del>-</del> | 0.4          | V       |
|                   | J, K         | <del>                                     </del> |                                                                      |                 | -    |              | 20           | · · · · |
|                   | Clear        | III                                              | $V_{CC} = 5.25 \text{V},  V_I = 2.7 \text{V}$                        |                 | -    |              | 60           | 4       |
|                   | Preset       |                                                  |                                                                      |                 |      | _            | 60           | μΑ      |
|                   | Clock        |                                                  |                                                                      |                 | _    |              | 80           |         |
| Clear             | J. K         |                                                  |                                                                      |                 |      | _            | 0.4          |         |
|                   | Clear        |                                                  | V 5 053/ V 0 43/                                                     |                 |      | _            | -0.8         | mA      |
| Input current     | Preset       | IIL**                                            | $V_{CC} = 5.25 \text{V},  V_I = 0.4 \text{V}$                        |                 | -    |              | -0.8         |         |
|                   | Clock        | 1                                                |                                                                      |                 | **   | -0.8         | <u></u>      |         |
|                   | J, K         | -                                                |                                                                      | _               |      | 0.1          |              |         |
|                   | Clear        | 1.                                               | 17                                                                   |                 | _    | _            | 0.3          | mA      |
|                   | Preset       | - It                                             | $V_{CC}=5.25V,  V_I=7V$                                              |                 | -    | -            | 0.3          | mA      |
|                   | Clock        | 1                                                |                                                                      |                 | _    |              | 0.4          |         |
| Short-circuit out | tput current | Ios                                              | $V_{CC}=5.25V$                                                       |                 | - 20 |              | <b>- 100</b> | mA      |
| Supply current    | <del></del>  | Icc                                              | Vcc=5.25V                                                            |                 | _    | 4            | 8            | mА      |
| Input clamp volta |              | Vik                                              | $V_{CC} = 4.75 \text{V}, I_{IN} = -18 \text{m}.$                     | Α.              |      | _            | -1.5         | V       |

VCC = 5V, Ta = 25°C

## **ESWITCHING CHARACTERISTICS** (Vcc=5V, $Ta=25^{\circ}C$ )

| Item                    | Symbol | Inputs          | Outputs | Test Conditions                              | min | typ | max | Unit |
|-------------------------|--------|-----------------|---------|----------------------------------------------|-----|-----|-----|------|
| Maximum clock frequency | fmas   |                 |         |                                              | 30  | 45  |     | MHz  |
| Propagation delay time  | tp.h   | Clear           | Q. Q    | $C_L = 15 \text{pF}, R_L = 2 \text{k}\Omega$ | _   | 11  | 20  | ns   |
|                         | tphl   | Preset<br>Clock |         |                                              |     | 15  | 30  | ns   |

III should not be measured when preset and clear inputs are low at same time. With all outputs open, ICC is measured with the Q and  $\bar{Q}$  outputs high in turn. At the time of measurement, the clock input is grounded.

### **TESTING METHOD**

### 1) Test Circuit

1.1)  $f_{max}$ , tPLH, tPHL (Clock $\rightarrow \mathbf{Q}, \overline{\mathbf{Q}}$ )



- Notes) 1. Test is put into the each flip-flop.
  - 2. All diodes are 1\$2074 (1).
  - 3.  $C_L$  includes probe and jig capacitance.

### Waveform



Note) Clock input pulse;  $t_{TLH} \le 15$ ns,  $t_{THL} \le 6$ ns, PRR = 1MHz, duty cycle=50% and: for  $f_{max}$ ,  $t_{TLH} = t_{THL} \le 2.5$ ns.

### 1.2) tPHL, tPLH (Clear, Preset → Q,Q)



- Notes) 1. Test is put into the each flip-flop.
  - 2. All diodes are 1S2074 (H).
  - 3.  $C_L$  includes probe and jig capacitance.



Note) Clear and preset input pulse;  $t_{TLH} \le 15 \text{ ns}$ ,  $t_{THL} \le 6 \text{ ns}$ , PRR = 1 MHz

Unit: mm









| Hitachi Code             | DP-16    |
|--------------------------|----------|
| JEDEC                    | Conforms |
| EIAJ                     | Conforms |
| Weight (reference value) | 1.07 g   |

Unit: mm





\*Dimension including the plating thickness
Base material dimension





| Hitachi Code             | FP-16DA  |
|--------------------------|----------|
| JEDEC                    |          |
| EIAJ                     | Conforms |
| Weight (reference value) | 0.24 g   |

Unit: mm







\*Dimension including the plating thickness
Base material dimension

| Hitachi Code             | FP-16DN  |
|--------------------------|----------|
| JEDEC                    | Conforms |
| EIAJ                     | Conforms |
| Weight (reference value) | 0.15 g   |

### **Cautions**

- 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document.
- 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use.
- 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support.
- 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as failsafes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product.
- 5. This product is not designed to be radiation resistant.
- 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi.
- 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products.

# HITACHI

Hitachi, Ltd.

Semiconductor & Integrated Circuits.

Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109

**URL** NorthAmerica http:semiconductor.hitachi.com/ Europe

http://www.hitachi-eu.com/hel/ecg http://www.has.hitachi.com.sg/grp3/sicd/index.htm http://www.hitachi.com.tw/E/Product/SICD\_Frame.htm Asia (Singapore) Asia (Taiwan) Asia (HongKong) http://www.hitachi.com.hk/eng/bo/grp3/index.htm

http://www.hitachi.co.jp/Sicd/indx.htm Japan

### For further information write to:

Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose,CA 95134 Tel: <1> (408) 433-1990 Fax: <1>(408) 433-0223 Hitachi Europe GmbH Electronic components Group Dornacher Stra§e 3 D-85622 Feldkirchen, Munich Germany

Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00

Hitachi Europe Ltd. Electronic Components Group Whitebrook Park Lower Cookham Road Maidenhead

Berkshire SL6 8YA, United Kingdom Tel: <44> (1628) 585000 Fax: <44> (1628) 778322

Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 049318 Tel: 535-2100 Fax: 535-1533

Hitachi Asia Ltd. Taipei Branch Office

3F, Hung Kuo Building. No.167, Tun-Hwa North Road, Taipei (105) Tel: <886> (2) 2718-3666 Fax: <886> (2) 2718-8180

Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852> (2) 735 9218 Fax: <852> (2) 730 0281

Telex: 40815 HITEC HX

Copyright 'Hitachi, Ltd., 1999. All rights reserved. Printed in Japan.