S3C70F2/C70F4/P70F4 PRODUCT OVERVIEW

1

# **PRODUCT OVERVIEW**

# **OVERVIEW**

The S3C70F2/C70F4 single-chip CMOS microcontroller has been designed for high-performance using Samsung's newest 4-bit CPU core, SAM47 (Samsung Arrangeable Microcontrollers).

The S3P70F4 is the microcontroller which has 4 Kbyte one-time-programmable ROM and the functions are the same to S3C70F2/C70F4. With a four-channel comparator, eight LED direct drive pins, serial I/O interface, and its versatile 8-bit timer/counter, the S3C70F2/C70F4 offers an excellent design solution for a wide variety of general-purpose applications.

Up to 24 pins of the 30-pin SDIP package can be dedicated to I/O. Five vectored interrupts provide fast response to internal and external events. In addition, the S3C70F2/C70F4's advanced CMOS technology provides for very low power consumption and a wide operating voltage range — all at a very low cost.



PRODUCT OVERVIEW S3C70F2/C70F4/P70F4

#### **FEATURES SUMMARY**

#### Memory

- 512 × 4-bit data memory (RAM)
- 2048 × 8-bit program memory (ROM):S3C70F2 4096 × 8-bit program memory (ROM):S3C70F4

#### 24 I/O Pins

- I/O: 18 pins, including 8 high current pins
- Input only: 6 pins

# Comparator

- 4-channel mode: Internal reference (4-bit resolution)
   16-step variable reference voltage
- 3-channel mode:
   External reference
   150 mV resolution (worst case)

#### 8-bit Basic Timer

- · Programmable interval timer
- · Watch-dog timer

#### 8-bit Timer/Counter 0

- · Programmable interval timer
- External event counter function
   Timer/counter clock output to TCLO0 pin

# **Watch Timer**

- Time interval generation: 0.5 s, 3.9 ms at 4.19 MHz
- · 4 frequency outputs to BUZ pin

## 8-bit Serial I/O Interface

- 8-bit transmit/receive mode
- 8-bit receive-only mode
- LSB-first or MSB-first transmission selectable
- · Internal or external clock source

#### **Bit Sequential Carrier**

 Supports 16-bit serial data transfer in arbitrary format

#### Interrupts

- Two external interrupt vectors
- Three internal interrupt vectors
- Two quasi-interrupts

# Memory-Mapped I/O Structure

· Data memory bank 15

#### **Two Power-Down Modes**

- Idle mode: Only CPU clock stops
- Stop mode: System clock stops

## **OSCILLATION SOURCES**

- · Crystal, Ceramic for system clock
- Crystal/ceramic: 0.4 6.0 MHz
- CPU clock divider circuit (by 4. 8, or 64)

#### **Instruction Execution Times**

- 0.95, 1.91, 15.3 µs at 4.19 MHz
- 0.67, 1.33, 10.7 µs at 6.0 MHz

#### **Operating Temperature**

– 40 °C to 85 °C

## **Operating Voltage Range**

1.8 V to 5.5 V

# **Package Type**

30 SDIP, 32 SOP



S3C70F2/C70F4/P70F4 PRODUCT OVERVIEW

#### **FUNCTION OVERVIEW**

#### SAM47 CPU

All S3C7-series microcontrollers have the advanced SAM47 CPU core. The SAM47 CPU can directly address up to 32 K bytes of program memory. The arithmetic logic unit (ALU) performs 4-bit addition, subtraction, logical, and shift-and-rotate operations in one instruction cycle and most 8-bit arithmetic and logical operations in two cycles.

#### **CPU REGISTERS**

## **Program Counter**

A 11-bit program counter (PC) stores addresses for instruction fetch during program execution. Usually, the PC is incremented by the number of bytes of the instruction being fetched. An exception is the 1-byte instruction REF which is used to reference instructions stored in a look-up table in the ROM. Whenever a reset operation or an interrupt occurs, bits PC11 through PC0 are set to the vector address. Bit PC13–12 is reserved to support future expansion of the device's ROM size.

#### **Stack Pointer**

An 8-bit stack pointer (SP) stores addresses for stack operations. The stack area is located in the general-purpose data memory bank 0. The SP is read or written by 8-bit instructions and SP bit 0 must always be set to logic zero.

During an interrupt or a subroutine call, the PC value and the program status word (PSW) are saved to the stack area in RAM. When the service routine has completed, the values referenced by the stack pointer are restored. Then, the next instruction is executed.

The stack pointer can access the stack regardless of data memory access enable flag status. Since the reset value of the stack pointer is not defined in firmware, it is recommended that the stack pointer be initialized to 00H by program code. This sets the first register of the stack area to data memory location 0FFH.

#### **PROGRAM MEMORY**

In its standard configuration, the 4096 × 8-bit ROM is divided into three functional areas:

- 16-byte area for vector addresses
- 96-byte instruction reference area
- 1920-byte general purpose area (S3C70F2)
- 3968-byte general purpose area (S3C70F4)

The vector address area is used mostly during reset operations and interrupts. These 16 bytes can also be used as general-purpose ROM.

The REF instruction references  $2 \times 1$ -byte and 2-byte instructions stored in locations 0020H–007FH. The REF instruction can also reference 3-byte instructions such as JP or CALL. In order for REF to be able to reference these instructions, however, JP or CALL must be shortened to a 2-byte format. To do this, JP or CALL is written to the reference area with the format TJP or TCALL instead of the normal instruction name. Unused locations in the instruction reference area can be allocated to general-purpose use.



PRODUCT OVERVIEW S3C70F2/C70F4/P70F4

#### **DATA MEMORY**

#### Overview

Data memory is organized into three areas:

- 32 × 4-bit working registers
- 224 × 4-bit general-purpose area in bank 0
- 256 × 4-bit general-purpose area in bank 1
- 128 × 4-bit area in bank 15 for memory-mapped I/O addresses

Data stored in data memory can be manipulated by 1-, 4-, and 8-bit instructions.

Data memory is organized into two memory banks — bank 0, bank 1 and bank 15. The select memory bank instruction (SMB) selects the bank to be used as working data memory. After power-on reset operation, initialization values for data memory must be redefined by code.

#### **Data Memory Addressing Modes**

The enable memory bank (EMB) flag controls the addressing mode for data memory banks 0, 1 or 15.

When the EMB flag is logic zero, restricted area can be accessed. When the EMB flag is set to logic one, all two data memory banks can be accessed according to the current SMB value. The EMB = "0" addressing mode is used for normal program execution, whereas the EMB = "1" mode is commonly used for interrupts, subroutines, mapped I/O, and repetitive access of specific RAM addresses.

#### **Working Registers**

The RAM's working register area in data memory bank 0 is further divided into four *register* banks. Each register bank has eight 4-bit registers that are addressable either by 1-bit or 4-bit instructions. Paired 4-bit registers can be addressed as double registers by 8-bit instructions.

Register A is the 4-bit accumulator and double register EA is the 8-bit extended accumulator. Double registers WX, WL, and HL are used as data pointers for indirect addressing. Unused working registers can be used as general-purpose memory.

To limit the possibility of data corruption due to incorrect register bank addressing, register bank 0 is usually used for the main program and banks 1, 2, and 3 for interrupt service routines.



S3C70F2/C70F4/P70F4 PRODUCT OVERVIEW

#### **CONTROL REGISTERS**

#### **Program Status Word**

The 8-bit program status word (PSW) controls ALU operations and instruction execution sequencing. It is also used to restore a program's execution environment when an interrupt has been serviced. Program instructions can always address the PSW regardless of the current value of data memory enable flags.

Before an interrupt or subroutine is processed, the PSW values are pushed onto the stack in data memory bank 0. When the service routine is completed, the PSW values are restored.

| IS1 | IS0 | EMB | ERB |
|-----|-----|-----|-----|
| С   | SC2 | SC1 | SC0 |

Interrupt status flags (IS1, IS0), the enable memory bank and enable register bank flags (EMB, ERB), and the carry flag (C) are 1- and 4-bit read/write or 8-bit read-only addressable. You can address the skip condition flags (SC0–SC2) using 8-bit read instructions only.

# Select Bank (SB) Register

Two 4-bit registers store address values used to access specific memory and register banks: the select memory bank register, SMB, and the select register bank register, SRB.

'SMB n' instruction selects a data memory bank (0 or 15) and stores the upper four bits of the 12-bit data memory address in the SMB register. To select register bank 0, 1, 2, or 3, and store the address data in the SRB, you can use the instruction 'SRB n'.

The instructions "PUSH SB" and "POP SB" move SRB and SMB values to and from the stack for interrupts and subroutines.

#### **CLOCK CIRCUITS**

System oscillation circuit generates the internal clock signals for the CPU and peripheral hardware.

The system clock can use a crystal, or ceramic oscillation source, or an externally-generated clock signal. To drive S3C70F2/C70F4 using an external clock source, the external clock signal should be input to  $X_{in}$ , and its inverted signal to  $X_{out}$ .

4-bit power control register controls the oscillation on/off, and select the CPU clock. The internal system clock signal (fx) can be divided internally to produce three CPU clock frequencies — fx/4, fx/8, or fx/64.

## **INTERRUPTS**

Interrupt requests may be generated internally by on-chip processes (INTB, INTT0, and INTS) or externally by peripheral devices (INT0 and INT1). There are two quasi-interrupts: INTK and INTW. INTK (KS0–KS2) detects falling edges of incoming signals and INTW detects time intervals of 0.5 seconds or 3.91 milliseconds. The following components support interrupt processing:

- Interrupt enable flags
- Interrupt request flags
- Interrupt priority registers
- Power-down termination circuit



PRODUCT OVERVIEW S3C70F2/C70F4/P70F4

#### **POWER-DOWN**

To reduce power consumption, there are two power-down modes: idle and stop. The IDLE instruction initiates idle mode; the STOP instruction initiates stop mode.

In idle mode, the CPU clock stops while peripherals continue to operate normally. In stop mode, system clock oscillation stops completely, halts all operations except for a few basic peripheral functions. A power-down is terminated either by a RESET or by an interrupt (with exception of the external interrupt INTO).

#### RESET

When RESET is input during normal operation or during power-down mode, a reset operation is initiated and the CPU enters idle mode. When the standard oscillation stabilization time interval (31.3 ms at 4.19 MHz) has elapsed, normal CPU operation resumes.

#### I/O PORTS

The S3C70F2/C70F4 has seven I/O ports. Pin addresses for all I/O ports are mapped to locations FF0H–FF6H in bank 15 of the RAM. There are 6 input pins and 18 configurable I/O pins including 8 high current I/O pins for a total of 24 I/O pins. The contents of I/O port pin latches can be read, written, or tested at the corresponding address using bit manipulation instructions.

#### **TIMERS and TIMER/COUNTER**

The timer function has three main components: an 8-bit basic timer, an 8-bit timer/counter, and a watch timer.

The 8-bit basic timer generates interrupt requests at precise intervals, based on the selected internal clock frequency.

The programmable 8-bit timer/counter is used for counting events, modifying internal clock frequencies, and dividing external clock signals. The 8-bit timer/counter generates a clock signal (SCK) for the serial I/O interface.

The watch timer consists of an 8-bit watch timer mode register, a clock selector, and a frequency divider circuit. Its functions include real-time, watch-time measurement, and clock generation for frequency output for buzzer sound.

#### **SERIAL I/O INTERFACE**

The serial I/O interface supports the transmission or reception of 8-bit serial data with an external device. The serial interface has the following functional components:

- 8-bit mode register
- Clock selector circuit
- 8-bit buffer register
- 3-bit serial clock counter

The serial I/O circuit can be set to transmit-and-receive, or to receive-only mode. MSB-first or LSB-first transmission is also selectable.

The serial interface can operate with an internal or an external clock source, or using the clock signal generated by the 8-bit timer/counter. Transmission frequency can be modified by setting the appropriate bits in the SIO mode register.



S3C70F2/C70F4/P70F4 PRODUCT OVERVIEW

#### **BIT SEQUENTIAL CARRIER**

The bit sequential carrier (BSC) is a 16-bit register that can be manipulated using 1-, 4-, and 8-bit instructions.

Using 1-bit indirect addressing, addresses and bit locations can be specified sequentially. In this way, programs can process 16-bit data by moving the bit location sequentially and then incrementing or decrementing the value of the L register. BSC data can also be manipulated using direct addressing.

#### **COMPARATOR**

The S3C70F2/C70F4 contains a 4-channel comparator which can be multiplexed to normal input port.

- Conversion time: 15.2 μs, 121.6 μs at 4.19 MHz
- Two operation modes:

Three channels for analog input and one channel for external reference voltage input

Four channels for analog input and internal reference voltage level

- 16-level internal reference voltage generator
- 150 mV accuracy for input voltage level difference detection (maximum)
- Comparator enable and disable

The comparison results are read from the 4-bit CMPREG register after the specified conversion time.



PRODUCT OVERVIEW S3C70F2/C70F4/P70F4

# **BLOCK DIAGRAM**



Figure 1-1. S3C70F2/C70F4 Simplified Block Diagram



S3C70F2/C70F4/P70F4 PRODUCT OVERVIEW

#### **PIN ASSIGNMENTS**



Figure 1-2. S3C70F2/C70F4 Pin Assignment Diagram



PRODUCT OVERVIEW S3C70F2/C70F4/P70F4

# **PIN DESCRIPTIONS**

Table 1-1. S3C70F2/C70F4 Pin Descriptions

| Pin Name                     | Pin<br>Type | Description                                                                                                                                                                                                                                                                                                                       | Number                               | Share Pin                |
|------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------|
| P0.0<br>P0.1<br>P0.2         | I/O         | 3-bit I/O port. 1-bit or 3-bit read/write and test are possible. Pull-up resistors are assignable to input pins by software and are automatically disabled for output pins. Pins are individually configurable as input or output.                                                                                                | 8(9)<br>9(10)<br>10(11)              | SCK<br>SO<br>SI          |
| P1.0<br>P1.1                 | I           | 2-bit input port. 1-bit or 2-bit read and test are possible. Pull-up resistors are assignable by software.                                                                                                                                                                                                                        | 5(5)<br>6(6)                         | INT0<br>INT1             |
| P2.0-P2.3                    | I           | 4-bit input port. 1-bit or 4-bit read and test are possible.                                                                                                                                                                                                                                                                      | 11-14<br>(12-15)                     | CIN0-CIN3                |
| P3.0<br>P3.1<br>P3.2         | I/O         | Same as port 0                                                                                                                                                                                                                                                                                                                    | 15(16)<br>16(17)<br>17(18)           | TCL0<br>TCLO0<br>CLO     |
| P4.0–P4.3<br>P5.0–P5.3       | I/O         | 4-bit I/O ports. 1-, 4-, or 8-bit read/write and test are possible. Pins are individually configurable as input or output. 4-bit pull-up resistors are assignable to input pins by software and are automatically disabled for output pins. The N-channel open-drain or push-pull output can be selected by software (1-bit unit) | 18-21(20-23)<br>22-25(24-27)         | -                        |
| P6.0<br>P6.1<br>P6.2<br>P6.3 | I/O         | 4-bit I/O port. 1-bit or 4-bit read/write and test are possible. Pull-up resistors are assignable to input pins by software and are automatically disabled for output pins. Pins are individually configurable as input or output.                                                                                                | 26(28)<br>27(29)<br>28(30)<br>29(31) | KS0<br>KS1<br>KS2<br>BUZ |
| INT0                         | I           | External interrupts with detection of rising and falling edges                                                                                                                                                                                                                                                                    | 5(5)                                 | P1.0                     |
| INT1                         | I           | External interrupts with detection of rising or falling edges                                                                                                                                                                                                                                                                     | 6(6)                                 | P1.1                     |
| CIN0-CIN3                    | I           | 4-channel comparator input. CIN0–CIN2: comparator input only. CIN3: comparator input or external reference input                                                                                                                                                                                                                  | 11-14(12-15)                         | P2.0-P2.3                |
| SCK                          | I/O         | Serial interface clock signal                                                                                                                                                                                                                                                                                                     | 8(9)                                 | P0.0                     |
| SO                           | I/O         | Serial data output                                                                                                                                                                                                                                                                                                                | 9(10)                                | P0.1                     |
| SI                           | I/O         | Serial data input                                                                                                                                                                                                                                                                                                                 | 10(11)                               | P0.2                     |
| TCL0                         | I/O         | External clock input for timer/counter                                                                                                                                                                                                                                                                                            | 15(16)                               | P3.0                     |
| TCLO0                        | I/O         | Timer/counter clock output                                                                                                                                                                                                                                                                                                        | 16(17)                               | P3.1                     |
| CLO                          | I/O         | CPU clock output                                                                                                                                                                                                                                                                                                                  | 17(18)                               | P3.2                     |
| BUZ                          | I/O         | 2 kHz, 4 kHz, 8 kHz, or 16 kHz frequency output at 4.19 MHz for buzzer sound                                                                                                                                                                                                                                                      | 29(31)                               | P6.3                     |

NOTE: Pn numbers shown in parentheses '()' are for 32-pin SOP package; other pin numbers are for the 30-pin SDIP.



S3C70F2/C70F4/P70F4 PRODUCT OVERVIEW

Table 1-1. S3C70F2/C70F4 Pin Descriptions (Continued)

| Pin Name                           | Pin<br>Type | Description                                               | Number       | Share Pin |
|------------------------------------|-------------|-----------------------------------------------------------|--------------|-----------|
|                                    |             | Quasi-interrupt input with falling edge detection         | 26-28(28-30) | P6.0-P6.2 |
| V <sub>DD</sub>                    | _           | Main power supply                                         | 30(32)       | _         |
| V <sub>SS</sub>                    | _           | Ground                                                    | 1(1)         | _         |
| RESET                              | I           | Reset signal                                              | 7(7)         | _         |
| TEST                               | ı           | Test signal input (must be connected to V <sub>SS</sub> ) | 4(4)         | _         |
| X <sub>in</sub> , X <sub>out</sub> | _           | Crystal or ceramic oscillator signal for system clock     | 3,2(3,2)     | _         |

NOTE: Pin numbers shown in parentheses '()' are for 32-pin SOP package; other pin numbers are for the 30-pin SDIP.

Table 1-2. Overview of S3C70F2/C70F4 Pin Data

| SDIP Pin<br>Numbers | Pin<br>Names    | Share<br>Pins         | I/O<br>Type | Reset<br>Value | Circuit<br>Type            |
|---------------------|-----------------|-----------------------|-------------|----------------|----------------------------|
| 1                   | V <sub>SS</sub> | _                     |             | _              | _                          |
| 2,3                 | Xout, Xin       | _                     |             |                | _                          |
| 4                   | TEST            | _                     | Ι           |                | _                          |
| 5,6                 | P1.0, P1.1      | INTO, INT1            | _           | Input          | A-3                        |
| 7                   | RESET           |                       | I           |                | В                          |
| 8-10                | P0.0 - P0.2     | SCK, SO, SI           | I/O         | Input          | D-1                        |
| 11-14               | P2.0 - P2.3     | CIN0 - CIN3           | I           | Input          | F-1, F-2 <sup>(note)</sup> |
| 15-17               | P3.0 - P3.2     | TCL0, TCLO0,<br>CLO   | I/O         | Input          | D-1                        |
| 18-21               | P4.0 - P4.3     | _                     | I/O         | Input          | Е                          |
| 22-25               | P5.0 - P5.3     | _                     | I/O         | Input          | E                          |
| 26-29               | P6.0 - P6.3     | KS0, KS1, KS2,<br>BUZ | I/O         | Input          | D-1                        |
| 30                  | $V_{DD}$        | _                     | _           | _              | _                          |

**NOTE:** I/O circuit type F-2 is implemented for P2.3 only.



PRODUCT OVERVIEW S3C70F2/C70F4/P70F4

# **PIN CIRCUIT DIAGRAMS**



Figure 1-3. Pin Circuit Type A



Figure 1-5. Pin Circuit Type B



Figure 1-4. Pin Circuit Type A-3



Figure 1-6. Pin Circuit Type C



KS57C01502/C01504/P01504 PRODUCT OVERVIEW



Figure 1-7. Pin Circuit Type D-1



Figure 1-9. Pin Circuit Type F-1



Figure 1-8. Pin Circuit Type E



Figure 1-10. Pin Circuit Type F-2

# 2 ADDRESS SPACES

# **PROGRAM MEMORY (ROM)**

#### **OVERVIEW**

ROM maps for S3C70F2/C70F4 devices are mask programmable at the factory. In its standard configuration, the device's  $4096 \times 8$ -bit program memory has four areas that are directly addressable by the program counter (PC):

- 16-byte area for vector addresses
- 16-byte general-purpose area
- 96-byte instruction reference area
- 1920-byte general-purpose area: S3C70F2
- 3968-byte general-purpose area: S3C70F4

### **General-Purpose Memory**

Two program memory areas are allocated for general-purpose use: One area is 16 bytes and the other is 1920 bytes (S3C70F2) or 3968 bytes (S3C70F4).

#### **Vector Addresses**

You use the 16-byte vector address area to store the vector addresses required to execute system resets and interrupts. Start addresses for interrupt service routines are stored in this area, along with the values of the enable memory bank (EMB) and enable register bank (ERB) flags that are used to set their initial value for the corresponding service routines. The 16-byte area can be used alternately as general-purpose ROM.

#### **REF Instructions**

Locations 0020H–007FH are used as a reference area (look-up table) for 1-byte REF instructions. Using REF instructions, you can reduce the byte size of instruction operands. REF can refer either one 2-byte, two 1-byte and 3-byte instructions stored in the look-up table. Unused look-up table addresses can be used as general-purpose ROM.

Table 2-1. Program Memory Address Ranges

| ROM Area Function                  | Address Ranges             | Area Size (in Bytes)             |
|------------------------------------|----------------------------|----------------------------------|
| Vector address area                | 0000H-000FH                | 16                               |
| General-purpose program memory     | 0010H-001FH                | 16                               |
| REF instruction look-up table area | 0020H-007FH                | 96                               |
| General-purpose program memory     | 0080H-07FFH<br>0080H-0FFFH | 1920 (S3C70F2)<br>3968 (S3C70F4) |



#### **GENERAL-PURPOSE MEMORY AREAS**

The 16-byte area at ROM locations 0010H–001FH and the 3968-byte area at ROM locations 0080H–0FFFH are used as general-purpose program memory.

You can also use vacant locations in the vector address area and REF instruction look-up table areas as general-purpose program memory. But please be careful not to overwrite live data when writing programs that use special-purpose areas of the ROM.

#### **VECTOR ADDRESS AREA**

Use the 16-byte vector address area of the ROM to store the vector addresses for executing system resets and interrupts. The starting addresses of interrupt service routines are stored in this area, along with the enable memory bank (EMB) and enable register bank (ERB) flag values that are needed to set EMB and ERB's initial values for the service routines. A 16-byte vector address is organized as follows:

| EN | 1B | ERB | 0   | 0   | PC11 | PC10 | PC9 | PC8 |
|----|----|-----|-----|-----|------|------|-----|-----|
| PC | 7  | PC6 | PC5 | PC4 | PC3  | PC2  | PC1 | PC0 |

To set up the vector address area for specific programs, you use the instruction VENTn. The programming tips on the next page explain how to do this.







Figure 2-1. ROM Structure

Figure 2-2. Vector Address Map

# PROGRAMMING TIP — Defining Vectored Interrupt Areas

The following examples show you several ways you can define the vectored interrupt and instruction reference areas in program memory:

1. When all vector interrupts are used:

```
ORG
              0000H
VENT0
              1,0,RESET
                                          ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address
VENT1
              0,0,INTB
                                          ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address
                                          ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT0 address
VENT2
              0,0,INT0
                                          ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address
              0,0,INT1
VENT3
              0,0,INTS
                                          ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTS address
VENT4
VENT5
                                          : EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTT0 address
              0,0,INTT0
```

2. When a specific vectored interrupt such as INT0, and INTT0 is not used, the unused vector interrupt locations must be skipped with the assembly instruction ORG so that jumps will address the correct locations:

```
ORG
             H0000
VENT0
             1,0,RESET
                                         ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address
                                         ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address:
VENT1
             0,0,INTB
                                        ; INT0 interrupt not used
             0006H
ORG
                                        ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address
VENT3
             0,0,INT1
                                         : EMB \leftarrow 0. ERB \leftarrow 0: Jump to INTS address
VENT4
             0,0,INTS
ORG
             0010H
                                         ; INTT0 interrupt not used
```

3. If an INT0 interrupt is not used and if its corresponding vector interrupt area is not fully utilized, or if it is not written by a ORG instruction as in Example 2, a CPU malfunction will occur:

```
ORG
              H0000
                                         ; EMB \leftarrow 1, ERB \leftarrow 0; Jump to RESET address
VENT0
              1,0,RESET
                                         ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTB address
VENT1
              0,0,INTB
                                         ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INT1 address
VENT3
              0.0.INT1
                                         ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTS address
VENT4
              0.0.INTS
VENT5
             0,0,INTT0
                                         ; EMB \leftarrow 0, ERB \leftarrow 0; Jump to INTT0 address
              0010H
ORG
General-purpose ROM area
```

In this example, when an INTS interrupt is generated, the corresponding vector area is not VENT4 INTS, but VENT5 INTT0. This causes an INTS interrupt to jump incorrectly to the INTT0 address and causes a CPU malfunction to occur.



#### **INSTRUCTION REFERENCE AREA**

Using 1-byte REF instructions, you can easily refer instructions with larger byte sizes that are stored in addresses 0020H–007FH of program memory. This 96-byte area is called the REF instruction reference area, or look-up table. Locations in the REF look-up table may contain two 1-byte instructions, a one 2-byte instruction, or one 3-byte instructions such as a JP or CALL. The starting address of the instruction you are referring must always be an even number. To refer a JP or CALL instruction, it must be written to the reference area in a two-byte format: for JP, this format is TJP; for CALL, it is TCALL. In summary, there are three ways to the REF instruction:

- Using the 1-byte REF instruction to execute one 2-byte or two 1-byte instructions,
- Branching to any location by referring a branch instruction stored in the look-up table,
- Calling subroutines at any location by referring a call instruction stored in the look-up table.

# PROGRAMMING TIP — Using the REF Look-Up Table

Here is one example of how to use the REF instruction look-up table:

|                                  |                            | ORG                                              | 0020H                                                                                                                                              |
|----------------------------------|----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| JMAIN<br>KEYCK<br>WATCH<br>INCHL | TJP<br>BTSF<br>TCALL<br>LD | MAIN<br>KEYFG<br>CLOCK<br>@HL,A<br>INCS          | ; 0, MAIN<br>; 1, KEYFG CHECK<br>; 2, CALL CLOCK<br>; 3, (HL) ← A<br>HL                                                                            |
| ABC                              | LD                         | EA,#00H<br>ORG 0080                              | ; 47, EA ← #00H                                                                                                                                    |
| ,<br>MAIN                        | NOP                        | NOP  • •                                         |                                                                                                                                                    |
|                                  |                            | REF KEYCK<br>REF JMAIN<br>REF WATCH<br>REF INCHL | ; BTSF KEYFG (1-byte instruction) ; KEYFG = 1, jump to MAIN (1-byte instruction) ; KEYFG = 0, CALL CLOCK (1-byte instruction) ; LD @HL,A ; INCS HL |
|                                  |                            | REF ABC  •  •                                    | ; LD EA,#00H (1-byte instruction)                                                                                                                  |





# DATA MEMORY (RAM)

#### **OVERVIEW**

In its standard configuration, the 512 × 4-bit data memory has five areas:

- 32 × 4-bit working register area
- 224 × 4-bit general-purpose area in bank 0 (also used as stack area)
- 256 × 4-bit general-purpose area in bank 1
- 128 × 4-bit area for memory-mapped I/O addresses

To simplify referring, the data memory area has three memory banks — bank 0, bank 1 and bank 15. You use the select memory bank instruction (SMB) to select the bank you want to use as working data memory. Data stored in RAM locations are 1-, 4-, and 8-bit addressable. Initialization values for the data memory area are not defined by hardware and must therefore be initialized by program software following RESET. When RESET signal is generated in power-down mode, the data memory contents are maintained.



Figure 2-3. Data Memory (RAM) Map



#### Memory Banks 0, 1 and 15

| Bank 0  | (000H-0FFH) | The lowest 32 nibbles of bank 0 (000H–01FH) are used as working registers; the next 224 nibbles (020H–0FFH) can be used both as stack area and as general-purpose data memory. Use the stack area for implementing subroutine calls and returns, and for interrupt processing. |
|---------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bank 1  | (100H-1FFH) | This area is used as general-purpose data memory.                                                                                                                                                                                                                              |
| Bank 15 | (F80H–FFFH) | The microcontroller uses bank 15 for memory-mapped peripheral I/O. Fixed RAM locations for each peripheral hardware register are mapped into this area.                                                                                                                        |

# **Data Memory Addressing Modes**

The enable memory bank (EMB) flag controls the addressing mode for data memory banks 0 or 15. When the EMB flag is logic zero, the addressable area is restricted to specific locations, depending on whether direct or indirect addressing is used. With direct addressing, you can access locations 000H–07FH of bank 0, bank 1 and bank 15. With indirect addressing, only bank 0 (000H–0FFH) can be accessed. When the EMB flag is set to logic one, all three data memory banks can be accessed according to the current SMB value.

For 8-bit addressing, two 4-bit registers are addressed as a register pair. When using 8-bit instructions to address RAM locations, remember to use the even-numbered register address as the instruction operand.

#### **Working Registers**

The RAM working register area in data memory bank 0 is further divided into four *register* banks (bank 0, 1, 2, and 3). Each register bank has eight 4-bit registers and paired 4-bit registers are 8-bit addressable.

Register A is used as a 4-bit accumulator and register pair EA is an 8-bit extended accumulator. The carry flag bit can also be used as a 1-bit accumulator. Register pairs WX, WL, and HL are used as address pointers for indirect addressing. To limit the possibility of data corruption due to incorrect register addressing, it is advisable to use register bank 0 for the main program and banks 1, 2, and 3 for interrupt service routines.

#### **Bit Sequential Carrier (BSC)**

The bit sequential carrier (BSC) is a 16-bit general register mapped to RAM addresses FC0H–FC3H that can be manipulated by 1-, 4-, and 8-bit RAM control instructions. RESET clears all bit values to logic zero.

You can specify addresses and bit locations sequentially using a 1-bit indirect addressing instruction. In this way, a program can process 16-bit data by moving the bit location sequentially, incrementing or decrementing the value of the L register. BSC data can also be manipulated by direct addressing. For 8-bit manipulations, you must address the upper and lower 8 bits separately.



Table 2-2. Data Memory Organization and Addressing

| Addresses | Register Areas                      | Bank | EMB Value | SMB Value |
|-----------|-------------------------------------|------|-----------|-----------|
| 000H-01FH | Working registers                   | 0    | 0, 1      | 0         |
| 020H-0FFH | Stack and general-purpose registers |      |           |           |
| 100H-1FFH | General-purpose registers           | 1    | 1         | 1         |
| F80H-FFFH | I/O-mapped hardware registers       | 15   | 0, 1      | 15        |

# PROGRAMMING TIP — Clearing Data Memory Banks 0 and 1

Clear bank 0 of the data memory area:

RAMCLR **BITS EMB** SMB HL,#10H LD LD A,#0H RMCL0 @HL,A ; RAM (010H-0FFH) clear LD INCS HLRMCL0 JR



#### **WORKING REGISTERS**

Working registers, mapped to RAM address 000H-01FH in data memory bank 0, are used to temporarily store intermediate results during program execution, as well as pointer values used for indirect addressing. Unused registers may be used as general-purpose memory. Working register data can be manipulated as 1-bit units, 4-bit units or, using paired registers, as 8-bit units.



Figure 2-4. Working Register Map



## **Working Register Banks**

For addressing purposes, the working register area is divided into four register banks — bank 0, bank 1, bank 2, and bank 3. Any one of these banks can be selected as the working register bank by the register bank selection instruction (SRBn) and by setting the status of the register bank enable flag (ERB).

Generally, working register bank 0 is used for the main program, and banks 1, 2, and 3 for interrupt service routines. Following this convention helps to prevent possible data corruption during program execution due to contention in register bank addressing.

| ERB Setting | SRB Settings |   | 3 Setting SRB Settings |   |                      | Selected Register Bank |
|-------------|--------------|---|------------------------|---|----------------------|------------------------|
|             | 3            | 2 | 1                      | 0 |                      |                        |
| 0           | 0            | 0 | Х                      | Х | Always set to bank 0 |                        |
|             |              |   | 0                      | 0 | Bank 0               |                        |
| 1           | 0            | 0 | 0                      | 1 | Bank 1               |                        |
|             |              |   | 1                      | 0 | Bank 2               |                        |
|             |              |   | 1                      | 1 | Bank 3               |                        |

Table 2-3. Working Register Organization and Addressing

NOTE: 'x' means don't care.

## **Paired Working Registers**

Each of the register banks is subdivided into eight 4-bit registers. These registers are named Y, Z, W, X, H, L, E and A. You can manipulate them individually using 4-bit instructions, or as register pairs for 8-bit data manipulation.

The names of the 8-bit register pairs in each register bank are EA, HL, WX, YZ and WL. Registers A, L, X and Z always become the lower nibble when registers are addressed as 8-bit pairs. This makes a total of eight 4-bit registers or four 8-bit double registers in each of the four working register banks.



Figure 2-5. Register Pair Configuration



# **Special-Purpose Working Registers**

You can use register A as a 4-bit accumulator and double register EA as an 8-bit accumulator. You can use the carry flag as a 1-bit accumulator.

8-bit double registers WX, WL and HL are used as data pointers for indirect addressing. When the HL register serves as a data pointer, the instructions LDI, LDD, XCHI, and XCHD can make very efficient use of working registers as program loop counters by letting you transfer a value and increment or decrement L register value using a single instruction.



Figure 2-6. 1-Bit, 4-Bit, and 8-Bit Accumulator

#### **Recommendation for Multiple Interrupt Processing**

If more than four interrupts are being processed at one time, you can avoid possible loss of working register data by using the PUSH RR instruction to save register contents to the stack before the service routines are executed in the same register bank. When the routines have executed successfully, you can restore the register contents from the stack to working memory using the POP instruction.



# PROGRAMMING TIP — Selecting Your Working Register Area

The following examples show the correct programming method for selecting working register area:

```
1.
           When ERB = "0":
VENT2
                                                ; EMB \leftarrow 1, ERB \leftarrow 0, Jump to INT0 address
           1,0,INT0
INT0
           PUSH
                        SB
                                                  PUSH current SMB, SRB
            SRB
                        2
                                                  Non-essential instruction, since ERB = "0"
           PUSH
                       HL
                                                  PUSH HL register to stack
                       WX
                                               ; PUSH WX register to stack
           PUSH
            PUSH
                       YΖ
                                               ; PUSH YZ register to stack
            PUSH
                       EΑ
                                                ; PUSH EA register to stack
            SMB
                        0
           LD
                       EA,#00H
           LD
                       80H,EA
           LD
                       HL,#40H
           INCS
                       HL
           LD
                       WX,EA
                       YZ,EA
           LD
            POP
                       EΑ
                                               ; POP EA register from stack
           POP
                       YΖ
                                                  POP YZ register from stack
            POP
                       WX
                                                  POP WX register from stack
           POP
                       HL
                                                  POP HL register from stack
                        SB
                                                ; POP current SMB, SRB
           POP
           IRET
```

The POP instructions execute alternately with the PUSH instructions. If an SMB n instruction is used in an interrupt service routine, a PUSH and POP SB instruction must be used to store and restore the current SMB and SRB values, as shown in Example 2 below.

```
2.
            When ERB = "1":
VENT2
            1,1,INT0
                                                 ; EMB \leftarrow 1, ERB \leftarrow 1, Jump to INT0 address
INT0
            PUSH
                        SB
                                                  Store current SMB, SRB
            SRB
                        2
                                                 ; Select register bank 2
            SMB
                        0
                        EA,#00H
            LD
            LD
                        80H,EA
            LD
                        HL,#40H
            INCS
                        HL
                        WX,EA
            LD
                        YZ,EA
            LD
            POP
                        SB
                                                 ; Restore SMB, SRB
            IRET
```



#### STACK OPERATIONS

#### STACK POINTER (SP)

The stack pointer (SP) is an 8-bit register that stores the address used to access the stack, an area of data memory set aside for temporary storage of data and addresses. The SP is mapped to RAM addresses F80H-F81H, and can be read or written by 8-bit control instructions. When addressing the SP, bit 0 must always remain cleared to logic zero.

| F80H | SP3 | SP2 | SP1 | "0" |
|------|-----|-----|-----|-----|
| F81H | SP7 | SP6 | SP5 | SP4 |

There are two basic stack operations: writing to the top of the stack (push), and reading from the top of the stack (pop). A push decrements the SP and a pop increments it so that the SP always points to the top address of the last data to be written to the stack.

The program counter contents and program status word are stored in the stack area prior to the execution of a CALL or a PUSH instruction, or during interrupt service routines. Stack operation is a LIFO (Last In-First Out) type. The stack area is located in general-purpose data memory bank 0.

During an interrupt or a subroutine, the PC value and the PSW values are saved to the stack area. When the routine has completed, the stack pointer is referrred to restore the PC and PSW, and the next instruction is executed.

The SP can address stack registers in bank 0 (addresses 000H-0FFH) regardless of the current value of the enable memory bank (EMB) flag and the select memory bank (SMB) flag.

Since the reset value of the stack pointer is not defined in firmware, we recommend that you initialize the stack pointer by program code to location 00H. This sets the first register of the stack area to 0FFH.

#### **NOTE**

A subroutine call occupies six nibbles in the stack; an interrupt requires six. When subroutine nesting or interrupt routines are used continuously, the stack area should be set in accordance with the maximum number of subroutine levels. To do this, estimate the number of nibbles that will be used for the subroutines or interrupts and set the stack area correspondingly.

Although you may use general-purpose register areas for stack operations, be careful to avoid data loss due to simultaneous use of the same register(s).

# PROGRAMMING TIP — Initializing the Stack Pointer

To initialize the stack pointer (SP):

I. When EMB = "1":

SMB 15 ; Select memory bank 15

LD EA,#00H ; Bit 0 of accumulator A is always cleared to "0" LD SP,EA ; Stack area initial address (0FFH) ← (SP) − 1

2. When EMB = "0":

LD EA,#00H

LD SP,EA ; Memory addressing area (00H–7FH, F80H–FFFH)



#### **PUSH OPERATIONS**

Three kinds of push operations reference the stack pointer (SP) to write data from the source register to the stack: PUSH instructions, CALL instructions, and interrupts. In each case, the SP is *decremented* by a number determined by the type of push operation and then points to the next available stack location.

#### **PUSH Instructions**

A PUSH instruction refers the SP to write two 4-bit data nibbles from the PC to the stack. Two 4-bit stack addresses are referred by the stack pointer: one for the upper register value and another for the lower register. After the PUSH has executed, the SP is decremented by two and points to the next available stack location.

#### **CALL Instructions**

When a subroutine call is issued, the CALL instruction refers the SP to write the PC's contents to six 4-bit stack locations. Current values for the enable memory bank (EMB) flag and the enable register bank (ERB) flag are also pushed to the stack. After the CALL has executed, the SP is decremented *by six* and points to the next available stack location. Since six 4-bit stack locations are used per CALL, you may nest subroutine calls up to the number of levels permitted in the stack.

# **Interrupt Routines**

An interrupt routine refers the SP to push the contents of the PC, as well as current values for the program status word (PSW) to the stack. Six 4-bit stack locations are used to store this data. After the interrupt has executed, the SP is decremented *by six* and points to the next available stack location. During an interrupt sequence, subroutines may be nested up to the number of levels which are permitted in the stack area.



Figure 2-7. Push-Type Stack Operations



#### POP OPERATIONS

For each push operation there is a corresponding pop operation to write data from the stack back to the source register or registers: for the PUSH instruction it is the POP instruction; for CALL, the instruction RET or SRET; for interrupts, the instruction IRET. When a pop operation occurs, the SP is *incremented* by a number determined by the type of operation and points to the next free stack location.

#### **POP Instructions**

A POP instruction refers the SP to write data stored in two 4-bit stack locations back to the register pairs and SB register. The value for the lower 4-bit register is popped first, followed by the value for the upper 4-bit register. After the POP has executed, the SP is incremented by two and points to the next free stack location.

#### **RET and SRET Instructions**

The end of a subroutine call is signaled by the return instruction, RET or SRET. The RET or SRET uses the SP to refer the six 4-bit stack locations used for the CALL and to write this data back to the PC, the EMB, and ERB. After the RET or SRET has executed, the SP is incremented by six and points to the next free stack location.

#### **IRET Instructions**

The end of an interrupt sequence is signaled by the instruction IRET. IRET refers the SP to locate the six 4-bit stack addresses used for the interrupt and to write this data back to the PC and the PSW. After the IRET has executed, the SP is incremented *by six* and points to the next free stack location.



Figure 2-8. Pop-Type Stack Operations



# **BIT SEQUENTIAL CARRIER (BSC)**

The bit sequential carrier (BSC) is a 16-bit register that is mapped to RAM addresses FC0H–FC3H. You can manipulate the BSC register using 1-, 4-, and 8-bit RAM control instructions. RESET clears all BSC bit values to logic zero.

Using the BSC, you can specify addresses and bit locations sequentially using 1-bit indirect addressing (memb.@L). Bit addressing is independent of the current EMB value. In this way, programs can process 16-bit data by moving the bit location sequentially and then incrementing or decrementing the value of the L register.

BSC data can also be manipulated using direct addressing. For 8-bit manipulations, specify the 4-bit register names BSC0 and BSC2 and manipulate the upper and lower 8 bits manipulated separately.

If the values of the L register are 0H at BSC0.@L, the address and bit location assignment is FC0H.0. If the L register content is FH at BSC0.@L, the address and bit location assignment is FC3H.3.

| Name | Address | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|------|---------|--------|--------|--------|--------|
| BSC0 | FC0H    | BSC0.3 | BSC0.2 | BSC0.1 | BSC0.0 |
| BSC1 | FC1H    | BSC1.3 | BSC1.2 | BSC1.1 | BSC1.0 |
| BSC2 | FC2H    | BSC2.3 | BSC2.2 | BSC2.1 | BSC2.0 |
| BSC3 | FC3H    | BSC3.3 | BSC3.2 | BSC3.1 | BSC3.0 |

**Table 2-4. BSC Register Organization** 

# PROGRAMMING TIP — Using the BSC Register to Output 16-Bit Data

To use the bit sequential carrier (BSC) register to output 16-bit data (5937H) to the P3.0 pin:

| AGN | BITS SMB LD LD LD SMB LD LDB INCS JR RET | EMB<br>15<br>EA,#37H<br>BSC0,EA<br>EA,#59H<br>BSC2,EA<br>0<br>L,#0H<br>C,BSC0.@L<br>P3.0,C<br>L | ; ; BSC0 ← A, BSC1 ← E ; ; BSC2 ← A, BSC3 ← E ; ; ; ; ; P3.0 ← C |
|-----|------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
|-----|------------------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------|



# PROGRAM COUNTER (PC)

A 12-bit program counter (PC) stores addresses for instruction fetches during program execution. Whenever a reset operation or an interrupt occurs, bits PC11 through PC0 are set to the vector address. Bit PC12–PC13 is reserved to support future expansion of the device's ROM size.

Usually, the PC is incremented by the number of bytes of the instruction being fetched. One exception is the 1-byte REF instruction which is used to reference instructions stored in the ROM.

# **PROGRAM STATUS WORD (PSW)**

The program status word (PSW) is an 8-bit word, mapped to RAM locations FB0H–FB1H, that defines system status and program execution status and which permits an interrupted process to resume operation after an interrupt request has been serviced. PSW values are mapped as follows:

| FB0H | IS1 | IS0 | EMB | ERB |
|------|-----|-----|-----|-----|
| FB1H | С   | SC2 | SC1 | SC0 |

Program skip flags

The PSW can be manipulated by 1-bit or 4-bit read/write and by 8-bit read instructions, depending on the specific bit or bits being addressed. The PSW can be addressed during program execution regardless of the current value of the enable memory bank (EMB) flag.

Part or all of the PSW is saved to stack prior to execution of a subroutine call or hardware interrupt. After the interrupt has been processed, the PSW values are popped from the stack back to the PSW address.

When a RESET is generated, the EMB and ERB values are set according to the RESET vector address, and the carry flag is left undefined (or the current value is retained). PSW bits IS0, IS1, SC0, SC1, and SC2 are all cleared to logic zero.

**PSW Bit Identifier** Description Bit Addressing Read/Write IS1. IS0 R/W Interrupt status flags 1, 4 **EMB** Enable memory bank flag 1 R/W **ERB** Enable register bank flag 1 R/W С 1 R/W Carry flag

8

Table 2-5. Program Status Word Bit Descriptions



R

SC2, SC1, SC0

#### **INTERRUPT STATUS FLAGS (ISO, IS1)**

PSW bits IS0 and IS1 contain the current interrupt execution status values. They are mapped to RAM bit locations FB0H.2 and FB0H.3, respectively. You can manipulate IS0 and IS1 flags directly using 1-bit RAM control instructions

By manipulating interrupt status flags in conjunction with the interrupt priority register (IPR), you can process multiple interrupts by anticipating the next interrupt in an execution sequence. The interrupt priority control circuit determines the ISO and IS1 settings in order to control multiple interrupt processing. When both interrupt status flags are set to "0", all interrupts are allowed. The priority with which interrupts are processed is then determined by the IPR.

When an interrupt occurs, ISO and IS1 are pushed to the stack as part of the PSW and are automatically incremented to the next higher priority level. Then, when the interrupt service routine ends with an IRET instruction, ISO and IS1 values are restored to the PSW. Table 2–6 shows the effects of ISO and IS1 flag settings.

| IS1<br>Value | IS0<br>Value | Status of Currently<br>Executing Process | Effect of IS0 and IS1 Settings on Interrupt Request Control                                         |
|--------------|--------------|------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 0            | 0            | 0                                        | All interrupt requests are serviced                                                                 |
| 0            | 1            | 1                                        | Only high-priority interrupt(s) as determined in the interrupt priority register (IPR) are serviced |
| 1            | 0            | 2                                        | No more interrupt requests are serviced                                                             |
| 1            | 1            | _                                        | Not applicable; these bit settings are undefined                                                    |

Table 2-6. Interrupt Status Flag Bit Settings

Since interrupt status flags can be addressed by write instructions, programs can exert direct control over interrupt processing status. Before interrupt status flags can be addressed, however, you must first execute a DI instruction to inhibit additional interrupt routines. When the bit manipulation has been completed, execute an EI instruction to re-enable interrupt processing.

# PROGRAMMING TIP — Setting ISx Flags for Interrupt Processing

The following instruction sequence shows how to use the IS0 and IS1 flags to control interrupt processing:

BITS ISO ; Allow interrupts according to IPR priority level

EI ; Enable interrupt



#### **EMB FLAG (EMB)**

The enable memory bank flag EMB is mapped to registers FB0H–FB1H in bank 15 of the RAM. The EMB flag occupies bit location 1 in register FB0H.

The EMB flag is used to allocate specific address locations in the RAM by modifying the upper 4 bits of 12-bit data memory addresses. In this way, it controls the addressing mode for data memory banks 0, bank 1 or 15.

When the EMB flag is "0", the data memory address space is restricted to bank 15 and addresses 000H–07FH of memory bank 0, regardless of the SMB register contents. When the EMB flag is set to "1", you can access general-purpose areas of bank 0, bank 1, and bank 15 by using the appropriate SMB value.

# PROGRAMMING TIP — Using the EMB Flag to Select Memory Banks

EMB flag settings for memory bank selection:

```
When EMB = "0":
1.
            SMB
                                                 ; Non-essential instruction, since EMB = "0"
            LD
                                                   (F90H) ← A, bank 15 is selected
                        90H,A
            LD
                                                   (034H) ← A, bank 0 is selected
                        34H,A
            SMB
                        15
                                                   Non-essential instruction, since EMB = "0"
            LD
                        20H.A
                                                   (020H) ← A, bank 0 is selected
                        90H,A
                                                   (F90H) ← A, bank 15 is selected
            LD
2.
            When EMB = "1":
            SMB
                        0
                                                   Select memory bank 0
            LD
                        90H.A
                                                   (090H) ← A, bank 0 is selected
            LD
                                                   (034H) ← A, bank 0 is selected
                        34H,A
            SMB
                                                   Select memory bank 15
                        15
            LD
                        20H,A
                                                   Program error, but assembler does not detect it
            LD
                        90H,A
                                                   (F90H) ← A, bank 15 is selected
```



### **ERB FLAG (ERB)**

The 1-bit register bank enable flag (ERB) determines the range of addressable working register area. When the ERB flag is "1", you can select the working register area from register banks 0 to 3 according to the register bank selection register (SRB). When the ERB flag is "0", you select register bank 0 as the working register area, regardless of the current value of the register bank selection register (SRB).

When an internal RESET is generated, bit 6 of program memory address 0000H is written to the ERB flag. This automatically initializes the flag. When a vectored interrupt is generated, bit 6 of the respective vector address table in program memory is written to the ERB flag, setting the correct flag status before the interrupt service routine is executed.

During the interrupt routine, the ERB value is automatically pushed to the stack area along with the other PSW bits. Afterwards, it is popped back to the FB0H.0 bit location. The initial ERB flag settings for each vectored interrupt are defined using VENTn instructions.

# PROGRAMMING TIP — Using the ERB Flag to Select Register Banks

ERB flag settings for register bank selection:

```
When ERB = "0":
1.
             SRB
                                                         Register bank 0 is selected (since ERB = "0", the
                                                         SRB is configured to bank 0)
             LD
                           EA.#34H
                                                         Bank 0 EA ← #34H
             LD
                           HL,EA
                                                         Bank 0 \text{ HL} \leftarrow \text{EA}
                                                         Register bank 0 is selected
             SRB
                           2
             LD
                           YZ,EA
                                                         Bank 0 YZ \leftarrow EA
             SRB
                                                         Register bank 0 is selected
                           3
                                                         \mathsf{Bank}\ \mathsf{0}\ \mathsf{WX}\ \leftarrow\ \mathsf{EA}
                           WX,EA
             LD
             When ERB = "1":
2.
             SRB
                                                         Register bank 1 is selected
             LD
                           EA,#34H
                                                         Bank 1 EA ← #34H
                                                         Bank\ 1\ HL\ \leftarrow\ Bank\ 1\ EA
             LD
                           HL,EA
             SRB
                           2
                                                         Register bank 2 is selected
                                                       ; Bank 2 YZ ← BANK 2 EA
             LD
                           YZ,EA
             SRB
                                                       : Register bank 3 is selected
                           3
                           WX,EA
                                                         Bank 3 WX ← Bank 3 EA
             LD
```



### SKIP CONDITION FLAGS (SC2, SC1, SC0)

The skip condition flags SC2, SC1, and SC0 indicate the current program skip conditions and are set and reset automatically during program execution. These flags are mapped to RAM bit locations FB1H.0, FB1H.1, and FB1H.2 of the PSW.

Skip condition flags can only be addressed by 8-bit read instructions. Direct manipulation of the SC2, SC1, and SC0 bits is not allowed.

## **CARRY FLAG (C)**

The carry flag is mapped to bit location FB1H.3 in the PSW. It is used to save the result of an overflow or borrow when executing arithmetic instructions involving a carry (ADC, SBC). The carry flag can also be used as a 1-bit accumulator for performing Boolean operations involving bit-addressed data memory.

If an overflow or borrow condition occurs when executing arithmetic instructions with carry (ADC, SBC), the carry flag is set to "1". Otherwise, its value is "0". When a RESET occurs, the current value of the carry flag is retained during power-down mode, but when normal operating mode resumes, its value is undefined.

The carry flag can be directly manipulated by predefined set of 1-bit read/write instructions, independent of other bits in the PSW. Only the ADC and SBC instructions, and the instructions listed in Table 2–7, affect the carry flag.

| Operation Type        | Instructions         | Carry Flag Manipulation                                                                 |
|-----------------------|----------------------|-----------------------------------------------------------------------------------------|
| Direct manipulation   | SCF                  | Set carry flag to "1"                                                                   |
|                       | RCF                  | Clear carry flag to "0" (reset carry flag)                                              |
|                       | CCF                  | Invert carry flag value (complement carry flag)                                         |
|                       | BTST C               | Test carry and skip if C = "1"                                                          |
| Bit transfer          | LDB (operand) (1),C  | Load carry flag value to the specified bit                                              |
|                       | LDB C,(operand) (1)  | Load contents of the specified bit to carry flag                                        |
| Data transfer         | RRC A                | Rotate right with carry flag                                                            |
| Boolean manipulation  | BAND C,(operand) (1) | AND the specified bit with contents of carry flag and save the result to the carry flag |
|                       | BOR C,(operand) (1)  | OR the specified bit with contents of carry flag and save the result to the carry flag  |
|                       | BXOR C,(operand) (1) | XOR the specified bit with contents of carry flag and save the result to the carry flag |
| Interrupt routine     | INTn (2)             | Save carry flag to stack with other PSW bits                                            |
| Return from interrupt | IRET                 | Restore carry flag from stack with other PSW bits                                       |

Table 2-7. Valid Carry Flag Manipulation Instructions

# NOTES:

- 1. The operand has three bit addressing formats: mema.a, memb.@L, and @H + DA.b.
- 2. INTn refers to the specific interrupt being executed and is not an instruction.



# PROGRAMMING TIP — Using the Carry Flag as a 1-Bit Accumulator

1. Set the carry flag to logic one:

SCF ;  $C \leftarrow 1$ 

LD EA,#0C3H ; EA  $\leftarrow$  #0C3H LD HL,#0AAH ; HL  $\leftarrow$  #0AAH

ADC EA,HL ; EA  $\leftarrow$  #0C3H + #0AAH + #1H, C  $\leftarrow$  1

2. Logical-AND bit 3 of address 3FH with P3.3 and output the result to P5.0:

LD H,#3H ; Set the upper four bits of the address to the H register

; value

LDB C,@H+0FH.3 ;  $C \leftarrow bit \ 3 \ of \ 3FH$  BAND C,P3.3 ;  $C \leftarrow C \ AND \ P3.3$ 

LDB P5.0,C ; Output result from carry flag to P5.0



S3C70F2/C70F4/P70F4 ADDRESSING MODES

# 3 ADDRESSING MODES

#### **OVERVIEW**

The enable memory bank flag, EMB, controls the two addressing modes for data memory. When you enable the EMB flag, you can address the entire RAM area. When you clear the EMB flag to logic zero, the addressable RAM is restricted to specific areas.

The EMB flag works in connection with the select memory bank instruction, SMB n. You will recall that the SMB n instruction is used to select RAM bank 0, bank 1 or 15. The SMB setting is always contained in the upper four bits of a 12-bit RAM address. For this reason, both addressing modes (EMB = "0" and EMB = "1") apply specifically to the memory bank indicated by the SMB instruction, and any restrictions to the addressable area within banks 0, 1 or 15. Direct and indirect 1-bit, 4-bit, and 8-bit addressing methods can be used.

In addition, there are several RAM locations that can always be addressed using specific addressing methods, regardless of the current EMB flag setting.

Here are a few things to remember about addressing data memory areas:

- When you address peripheral hardware locations in bank 15, you can use the mnemonic for the memory-mapped hardware component as the operand in place of the actual address location.
- Always use an even-numbered RAM address as the operand in 8-bit direct and indirect addressing.
- With direct addressing, use the RAM address as the instruction operand; with indirect addressing, the instruction specifies a register which contains the operand's address.



ADDRESSING MODES S3C70F2/C70F4/P70F4



Figure 3-1. RAM Address Structure



S3C70F2/C70F4/P70F4 ADDRESSING MODES

#### **EMB AND ERB INITIALIZATION VALUES**

The EMB and ERB flag bits are set automatically by the values of the RESET vector address and the interrupt vector address.

When a RESET is generated internally, bit 7 of program memory address 0000H is written to the EMB flag, initializing it automatically. When a vectored interrupt is generated, bit 7 of the respective vector address table is written to the EMB. This automatically sets the EMB flag status for the interrupt service routine. When the interrupt is serviced, the EMB value is automatically saved to stack and then restored when the interrupt routine has completed.

At the beginning of a program, the initial EMB and ERB flag value for each vectored interrupt must be set by using VENT instruction. The EMB and ERB can be set or reset by bit manipulation instructions (BITS, BITR) despite the current SMB setting.

#### PROGRAMMING TIP — Initializing the EMB and ERB Flags

The following assembly instructions show how to initialize the EMB and ERB flag settings:

```
ORG
              H0000
                                            ; ROM address assignment
VENT0
                                            ; EMB \leftarrow 1, ERB \leftarrow 0, branch RESET
               1,0,RESET
VENT1
              0.1.INTB
                                            ; EMB \leftarrow 0, ERB \leftarrow 1, branch INTB
VENT2
              0,1,INT0
                                            ; EMB \leftarrow 0, ERB \leftarrow 1, branch INT0
                                            ; EMB \leftarrow 0, ERB \leftarrow 1, branch INT1
VENT3
              0,1,INT1
VENT4
              0,1,INTS
                                            ; EMB \leftarrow 0, ERB \leftarrow 1, branch INTS
VENT5
              0,1,INTT0
                                            ; EMB \leftarrow 0, ERB \leftarrow 1, branch INTT0
BITR
EMB
```



**RESET** 

ADDRESSING MODES S3C70F2/C70F4/P70F4

#### **ENABLE MEMORY BANK SETTINGS**

#### EMB = "1"

When you set the enable memory bank flag, EMB, to logic one, you can address the data memory bank specified by the select memory bank (SMB) value (0,1 or 15) using 1-, 4-, or 8-bit instructions. You can use both direct and indirect addressing modes. The addressable RAM areas when the EMB flag is set to logic one are as follows:

If SMB = 0, 000H-0FFHIf SMB = 1 100H-1FFHIf SMB = 15, F80H-FFFH

#### EMB = "0"

When the enable memory bank flag EMB is set to logic zero, the addressable area is defined independently of the SMB value, and is restricted to specific locations depending on whether a direct or indirect address mode is used.

If EMB = "0", the addressable area is restricted to locations 000H–07FH in bank 0 and to locations F80H–FFFH in bank 15 for direct addressing. For indirect addressing, only locations 000H–0FFH in bank 0 are addressable, regardless of SMB value.

To address the peripheral hardware register (bank 15) using indirect addressing, the EMB flag must first be set to "1" and the SMB value to "15". When a RESET occurs, the EMB flag is set to the value contained in bit 7 of ROM address 0000H.

#### **EMB-Independent Addressing**

You can address several areas of the data memory at any time, despite the status of the EMB flag. These exceptions are described in Table 3–1.

**Address Affected Hardware Program Examples Addressing Method** 000H-0FFH 4-bit indirect addressing using WX Not applicable LD A,@WX and WL register pairs; 8-bit indirect addressing using SP **PUSH** POP FB0H-FBFH 1-bit direct addressing PSW. BITS **EMB** FF0H-FFFH IEx, IRQx, I/O **BITR** IE1 FC0H-FFFH BSC. FC3H.@L 1-bit indirect addressing using the BTST L register I/O BAND C,P3.@L

Table 3-1. RAM Addressing Not Affected by the EMB Value



S3C70F2/C70F4/P70F4 ADDRESSING MODES

#### **SELECT BANK REGISTER (SB)**

The select bank register (SB) is used to assign the memory bank and register bank. The 8-bit SB register consists of the 4-bit select register bank register (SRB) and the 4-bit select memory bank register (SMB), as shown in Figure 3-2.



Figure 3-2. 4-Bit SMB and SRB Values in the SB Register

During interrupts and subroutine calls, SB register contents can be saved to stack in 8-bit units by the PUSH SB instruction. You later restore the value to the SB using the POP SB instruction.

#### Select Register Bank (SRB) Instruction

The select register bank (SRB) value specifies which register bank is to be used as a working register bank. The SRB value is set by the 'SRB n' instruction, where n = 0, 1, 2, 3. One of the four register banks is selected by the combination of ERB flag status and the SRB value that you set using the 'SRB n' instruction. The current SRB value is retained until another register is requested by program software.

PUSH SB and POP SB instructions are used to save and restore the contents of SRB during interrupts and subroutine calls. RESET clears the 4-bit SRB value to logic zero.

#### Select Memory Bank (SMB) Instruction

To select one of the three available data memory banks, you must execute an SMB n instruction specifying the number of the memory bank you want (0, 1 or 15). For example, the instruction 'SMB 1' selects bank 1 and 'SMB 15' selects bank 15. You must also remember to enable the memory bank you select by the appropriate enable memory bank flag (EMB) setting.

The upper four bits of the 12-bit data memory address are stored in the SMB register. If the SMB value is not specified by software (or if a RESET does not occur) the current value is retained. RESET clears the 4-bit SMB value to logic zero.

PUSH SB and POP SB instructions save and restore the contents of the SMB register to and from the stack area during interrupts and subroutine calls.



ADDRESSING MODES S3C70F2/C70F4/P70F4

#### **DIRECT AND INDIRECT ADDRESSING**

You can directly address 1-bit, 4-bit, and 8-bit data stored in data memory locations using a specific register or bit address as the instruction operand.

In indirect addressing the instruction specifies a specific register pair which contain the address of the operand. The KS57 instruction set supports 1-bit, 4-bit, and 8-bit indirect addressing. For 8-bit indirect addressing, an even-numbered RAM address must always be used as the instruction operand, and the address register can be HL, WX, or WL of the selected register bank.

#### 1-BIT ADDRESSING

Table 3-2. 1-Bit Direct and Indirect RAM Addressing

| Instruction<br>Notation | Addressing Mode<br>Description                                                                                                    | EMB<br>Flag<br>Setting | Addressable<br>Area    | Memory<br>Bank | Hardware I/O<br>Mapping                               |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|----------------|-------------------------------------------------------|
|                         |                                                                                                                                   |                        | 000H-07FH              | Bank 0         | _                                                     |
| DA.b                    | Direct: bit is indicated by the RAM address (DA), memory bank selection, and specified bit number (b).                            | 0                      | F80H-FFFH              | Bank15         | All 1-bit<br>addressable<br>peripherals<br>(SMB = 15) |
|                         |                                                                                                                                   | 1                      | 000H-FFFH              | SMB = 0, 1, 15 |                                                       |
| mema.b                  | Direct: bit is indicated by addressable area (mema) and bit number (b).                                                           | х                      | FB0H-FBFH<br>FF0H-FFFH | Bank 15        | IS0, IS1, EMB,<br>ERB, IEx, IRQx,<br>Pn.n             |
| memb.@L                 | Indirect: lower two bits of register L is indicated by the upper 10 bits of RAM area (memb) and the upper two bits of register L. | х                      | FC0H-FFFH              | Bank 15        | BSCn.x<br>Pn.n                                        |
| @H + DA.b               | Indirect: bit indicated by the lower four bits of the address (DA), memory bank selection, and the H register identifier.         | 0                      | 000H-0FFH              | Bank 0         | _                                                     |
|                         |                                                                                                                                   | 1                      | 000H-FFFH              | SMB = 0, 1, 15 | All 1-bit<br>addressable<br>peripherals<br>(SMB = 15) |

NOTE: 'x' means don't care.



S3C70F2/C70F4/P70F4 ADDRESSING MODES

#### PROGRAMMING TIP — 1-Bit Addressing Modes

#### 1-Bit Direct Addressing

```
If EMB = "0":
1.
AFLAG
           EQU
                      34H.3
BFLAG
           EQU
                      85H.3
CFLAG
           EQU
                      0BAH.0
                                             ; Non-essential instruction, since EMB = "0"
           SMB
                      AFLAG
           BITS
                                             ; 34H.3 ← 1
           BITS
                      BFLAG
                                             ; F85H.3 (BMOD.3) ← 1
           BTST
                      CFLAG
                                             ; If FBAH.0 (IRQW) = 1, skip
           BITS
                      BFLAG
                                             ; Else if FBAH.0 (IRQW) = 0, F85H.3 (BMOD.3) \leftarrow 1
                                             ; FF3H.0 (P3.0) ← 1
           BITS
                      P3.0
2. If EMB = "1":
AFLAG
           EQU
                       34H.3
BFLAG
           EQU
                      85H.3
CFLAG
           EQU
                      0BAH.0
                                             ; Select memory bank 0
           SMB
                      0
           BITS
                      AFLAG
                                             ; 34H.3 ← 1
                      BFLAG
                                             ; 85H.3 ← 1
           BITS
           BTST
                      CFLAG
                                             ; If 0BAH.0 = 1, skip
           BITS
                      BFLAG
                                             ; Else if 0BAH.0 = 0, 085H.3 \leftarrow 1
           BITS
                      P3.0
                                             ; FF3H.0 (P3.0) \leftarrow 1
```



ADDRESSING MODES S3C70F2/C70F4/P70F4

### PROGRAMMING TIP — 1-Bit Addressing Modes (Continued)

#### 1-Bit Indirect Addressing

```
If EMB = "0":
1.
AFLAG
           EQU
                       34H.3
BFLAG
           EQU
                       85H.3
CFLAG
           EQU
                       0BAH.0
                                               ; Non-essential instruction, since EMB = "0"
           SMB
                       H,#0BH
           LD
                                               ; H ← #0BH
                                               ; If 0BAH.0 = 1, 0BAH.0 \leftarrow 0 and skip
           BTSTZ
                       @H+CFLAG
                       CFLAG
           BITS
                                               ; Else if 0BAH.0 = 0, FBAH.0 (IRQW) \leftarrow 1
2. If EMB = "1":
AFLAG
           EQU
                       34H.3
BFLAG
           EQU
                       85H.3
CFLAG
                       0BAH.0
           EQU
           SMB
                                               ; Select memory bank 0
           LD
                       H,#0BH
                                               ; H ← #0BH
           BTSTZ
                       @H+CFLAG
                                               ; If 0BAH.0 = 1, 0BAH.0 \leftarrow 0 and skip
           BITS
                       CFLAG
                                               ; Else if 0BAH.0 = 0, 0BAH.0 \leftarrow 1
```



S3C70F2/C70F4/P70F4 ADDRESSING MODES

#### 4-BIT ADDRESSING

Table 3-3. 4-Bit Direct and Indirect RAM Addressing

| Instruction<br>Notation | Addressing Mode<br>Description                                                              | EMB Flag<br>Setting | Addressable<br>Area | Memory<br>Bank | Hardware I/O<br>Mapping                               |
|-------------------------|---------------------------------------------------------------------------------------------|---------------------|---------------------|----------------|-------------------------------------------------------|
|                         |                                                                                             |                     | 000H-07FH           | Bank 0         | _                                                     |
| DA                      | Direct: 4-bit address indicated<br>by the RAM address (DA) and<br>the memory bank selection | 0                   | F80H–FFFH           | Bank15         | All 4-bit<br>addressable<br>peripherals               |
|                         |                                                                                             | 1                   | 000H-FFFH           | SMB = 0,1,15   | (SMB = 15)                                            |
| @HL                     | Direct: 4-bit address indicated by the memory bank selection and register HL                | 0                   | 000H-0FFH           | Bank 0         | _                                                     |
|                         |                                                                                             | 1                   | 000H–FFFH           | SMB = 0,1,15   | All 4-bit<br>addressable<br>peripherals<br>(SMB = 15) |
| @WX                     | Indirect: 4-bit address indicated by register WX                                            | Х                   | 000H-0FFH           | Bank 0         | _                                                     |
| @WL                     | Indirect: 4-bit address indicated by register WL                                            | х                   | 000H-0FFH           | Bank 0         |                                                       |

**NOTE:** 'x' means don't care.

#### PROGRAMMING TIP — 4-Bit Addressing Modes

#### 4-Bit Direct Addressing

```
1. If EMB = "0":
ADATA
           EQU
                      46H
BDATA
           EQU
                      8EH
           SMB
                      15
                                             ; Non-essential instruction, since EMB = "0"
                      A,P3
           LD
                                             ; A \leftarrow (P3)
                                             ; Non-essential instruction, since EMB = "0"
           SMB
           LD
                      ADATA,A
                                             ; (046H) ← A
           LD
                      BDATA,A
                                             ; (F8EH) ← A
2. If EMB = "1":
           EQU
ADATA
                      46H
BDATA
           EQU
                      8EH
           SMB
                                             ; Select memory bank 15
                      15
           LD
                      A,P3
                                             ; A \leftarrow (P3)
           SMB
                                             ; Select memory bank 0
           LD
                      ADATA,A
                                             ; (046H) ← A
                      BDATA,A
                                             ; (08EH) ← A
           LD
```



ADDRESSING MODES S3C70F2/C70F4/P70F4

#### PROGRAMMING TIP — 4-Bit Addressing Modes (Continued)

#### 4-Bit Indirect Addressing

```
I. If EMB = "0", compare bank 0, locations 040H–046H with 060H–066H:
```

```
ADATA
           EQU
                      46H
BDATA
           EQU
                      66H
           SMB
                      15
                                               Non-essential instruction, since EMB = "0"
           LD
                      HL,#BDATA
                      WX.#ADATA
           LD
COMP
                      A,@WL
                                             ; A \leftarrow bank 0 (040H–046H)
           LD
                      A,@HL
                                             ; If bank 0 (060H-066H) = A, skip
           CPSE
           SRET
           DECS
                      COMP
           JR
           RET
2.
           If EMB = "1", exchange bank 0, 040H-046H with 060H-066H:
ADATA
           EQU
                      46H
BDATA
           EQU
                      66H
           SMB
                      0
                                               Select memory bank 0
           LD
                      HL,#BDATA
           LD
                      WX,#ADATA
TRANS
           LD
                      A,@WL
                                             ; A \leftarrow bank 0 (040H–046H)
           XCHD
                      A,@HL
                                               Bank 0 (060H–066H) ← A
                      TRANS
           JR
```



S3C70F2/C70F4/P70F4 ADDRESSING MODES

#### **8-BIT ADDRESSING**

Table 3-4. 8-Bit Direct and Indirect RAM Addressing

| Instructio<br>n<br>Notation | Addressing Mode<br>Description                                                                                                          | EMB Flag<br>Setting | Addressable<br>Area | Memory<br>Bank | Hardware I/O<br>Mapping                                 |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|----------------|---------------------------------------------------------|
|                             |                                                                                                                                         |                     | 000H-07FH           | Bank 0         | _                                                       |
| DA                          | Direct: 8-bit address indicated by the RAM address ( <i>DA</i> = even number) and memory bank selection                                 | 0                   | F80H–FFFH           | Bank15         | All 8-bit<br>addressable pe-<br>ripherals<br>(SMB = 15) |
|                             |                                                                                                                                         | 1                   | 000H-FFFH           | SMB = 0, 1, 15 |                                                         |
| @HL                         | Indirect: the 8-bit address indicated by the memory bank selection and register HL; (the 4-bit L register value must be an even number) | 0                   | 000H-0FFH           | Bank 0         | _                                                       |
|                             |                                                                                                                                         | 1                   | 000H-FFFH           | SMB = 0, 1, 15 | All 8-bit<br>addressable pe-<br>ripherals<br>(SMB = 15) |

#### PROGRAMMING TIP — 8-Bit Addressing Modes

#### 8-Bit Direct Addressing:

```
1.
      If EMB = "0":
ADATA
             EQU
                           46H
BDATA
             EQU
                           8EH
             SMB
                                                      ; Non-essential instruction, since EMB = "0"
                           15
                           EA,P4
                                                     ; E \leftarrow (P5), A \leftarrow (P4)
             LD
             LD
                           ADATA,EA
                                                     ; (046H) \leftarrow A, (047H) \leftarrow E
                           BDATA,EA
                                                      ; (F8EH) \leftarrow A, (F8FH) \leftarrow E
             LD
2.
        If EMB = "1":
ADATA
             EQU
                           46H
                           8EH
BDATA
             EQU
             SMB
                                                      ; Select memory bank 15
                           15
                           EA,P4
             LD
                                                      ; E \leftarrow (P5), A \leftarrow (P4)
             SMB
                                                     ; Select memory bank 0
             LD
                           ADATA,EA
                                                     ; (046H) \leftarrow A, (047H) \leftarrow E
                           BDATA,EA
                                                      ; (08EH) \leftarrow A, (08FH) \leftarrow E
             LD
```



ADDRESSING MODES S3C70F2/C70F4/P70F4

### PROGRAMMING TIP — 8-Bit Addressing Modes (Continued)

#### 8-Bit Indirect Addressing

```
1. If EMB = "0":
ADATA
            EQU
                        8EH
            LD
                        HL,#ADATA
            LD
                        EA,@HL
                                                  ; A \leftarrow (08EH), E \leftarrow (08FH)
2. If EMB = "1":
ADATA
            EQU
                        46H
            SMB
                        0
                        HL,#ADATA
            LD
            LD
                        EA,@HL
                                                  ; A \leftarrow (046H), E \leftarrow (047H)
```





### **MEMORY MAP**

#### **OVERVIEW**

To support program control of peripheral hardware, I/O addresses for peripherals are memory-mapped to bank 15 of the RAM. Memory mapping lets you use a mnemonic as the operand of an instruction in place of the specific memory location.

Access to bank 15 is controlled by the select memory bank (SMB) instruction and by the enable memory bank flag (EMB) setting. If the EMB flag is "0", bank 15 can be addressed using direct addressing, regardless of the current SMB value. You can use 1-bit direct and indirect addressing, however, for specific locations in bank 15, regardless of the current EMB value.

#### I/O MAP FOR HARDWARE REGISTERS

Table 4–1 contains detailed information about I/O mapping for peripheral hardware in bank 15 (register locations F80H–FFFH). Use the I/O map as a quick-reference source when writing application programs. The I/O map gives you the following information:

- Register address
- Register name (mnemonic for program addressing)
- Bit values (both addressable and non-manipulable)
- Read-only, write-only, or read and write addressability
- 1-bit, 4-bit, or 8-bit data manipulation characteristics



Table 4-1. I/O Map for Memory Bank 15

| Memory Bank 15 |          |       |       |       |         |     |       | Iressing M | lode  |
|----------------|----------|-------|-------|-------|---------|-----|-------|------------|-------|
| Address        | Register | Bit 3 | Bit 2 | Bit 1 | Bit 0   | R/W | 1-Bit | 4-Bit      | 8-Bit |
| F80H           | SP       | .3    | .2    | .1    | "0"     | R/W | No    | No         | Yes   |
| F81H           |          | .7    | .6    | .5    | .4      |     |       |            |       |
| F82H           | SB       | "0"   | "0"   | SRB1  | SRB0    | _   | No    | No         | No    |
| F83H           |          | SMB3  | SMB2  | SMB1  | SMB0    |     |       |            |       |
| F85H           | BMOD     | .3    | .2    | .1    | .0      | W   | .3    | Yes        | No    |
| F86H           | BCNT     |       |       |       |         | R   | No    | No         | Yes   |
| F87H           |          |       |       |       |         |     |       |            |       |
| F88H           | WMOD     | "0"   | .2    | .1    | "0" (1) | W   | No    | No         | Yes   |
| F89H           |          | .7    | "0"   | .5    | .4      |     |       |            |       |
| •              |          |       |       |       | •       |     |       |            |       |
| •              |          |       |       |       |         |     |       |            |       |
| F90H           | TMOD0    | .3    | .2    | "0"   | "0"     | W   | .3    | No         | Yes   |
| F91H           |          | "0"   | .6    | .5    | .4      |     |       |            |       |
| F92H           |          | "0"   | TOE0  | "0"   | "0"     | R/W | Yes   | Yes        | No    |
| F93H           |          |       |       |       |         |     |       |            |       |
| F94H           | TCNT0    |       |       |       |         | R   | No    | No         | Yes   |
| F95H           |          |       |       |       |         |     |       |            |       |
| F96H           | TREF0    |       |       |       |         | W   | No    | No         | Yes   |
| F97H           |          |       |       |       |         |     |       |            |       |
| F98H           | WDMOD    | .3    | .2    | .1    | .0      | W   | / No  | No         | Yes   |
| F99H           |          | .7    | .6    | .5    | .4      |     |       |            |       |
| F9AH           | WDFLAG   | WDTCF | "0"   | "0"   | "0"     | W   | Yes   | No         | No    |
| •              |          |       |       |       |         |     |       |            |       |
| •              |          |       |       |       |         |     |       |            |       |
| FB0H           | PSW      | IS1   | IS0   | EMB   | ERB     | R/W | Yes   | Yes        | Yes   |
| FB1H           |          | C (2) | SC2   | SC1   | SC0     | R   | No    | No         |       |
| FB2H           | IPR      | IME   | .2    | .1    | .0      | W   | IME   | Yes        | No    |
| FB3H           | PCON     | .3    | .2    | .1    | .0      | W   | No    | Yes        | No    |
| FB4H           | IMOD0    | .3    | "0"   | .1    | .0      | W   | No    | Yes        | No    |
| FB5H           | IMOD1    | "0"   | "0"   | "0"   | .0      | W   | No    | Yes        | No    |
| FB6H           | IMODK    | "0"   | .2    | .1    | .0      | W   | Νo    | Yes        | No    |
| FB7H           |          | •     |       |       |         |     |       |            |       |

Table 4-1. I/O Map for Memory Bank 15 (Continued)

| Memory Bank 15 |          |        |        |        |        | Add | Iressing M      | lode |     |
|----------------|----------|--------|--------|--------|--------|-----|-----------------|------|-----|
| Address        | Register | Bit 3  | Bit 2  | Bit 1  | Bit 0  | R/W | 1-Bit 4-Bit 8-E |      |     |
| FB8H           |          | "0"    | "0"    | IEB    | IRQB   | R/W | Yes             | Yes  | No  |
| FB9H           |          |        |        |        |        |     | •               | •    |     |
| FBAH           |          | "0"    | "0"    | IEW    | IRQW   | R/W | Yes             | Yes  | No  |
| FBBH           |          |        |        |        |        |     |                 | •    | •   |
| FBCH           |          | "0"    | "0"    | IET0   | IRQT0  |     |                 |      |     |
| FBDH           |          | "0"    | "0"    | IES    | IRQS   | R/W | Yes             | Yes  | No  |
| FBEH           |          | IE1    | IRQ1   | IE0    | IRQ0   |     |                 |      |     |
| FBFH           |          | "0"    | "0"    | IEK    | IRQK   |     |                 |      |     |
| FC0H           | BSC0     |        |        |        |        | R/W | Yes             | Yes  | Yes |
| FC1H           | BSC1     |        |        |        |        | R/W |                 | Yes  |     |
| FC2H           | BSC2     |        |        |        |        | R/W |                 | Yes  | Yes |
| FC3H           | BSC3     |        |        |        |        | R/W |                 | Yes  |     |
| •              |          |        |        |        |        |     |                 |      |     |
| •              |          |        |        |        |        |     |                 |      |     |
| FD0H           | CLMOD    | .3     | "0"    | .1     | .0     | W   | No              | Yes  | No  |
| •              |          |        |        |        |        |     |                 |      |     |
| •              |          |        |        |        |        |     |                 |      |     |
| FD4H           | CMPREG   |        |        |        |        | R   | No              | Yes  | No  |
| FD5H           |          |        |        |        |        |     |                 |      |     |
| FD6H           | CMOD     | .3     | .2     | .1     | .0     | R/W | No              | No   | Yes |
| FD7H           |          | .7     | .6     | .5     | "0"    |     |                 |      |     |
| •              |          |        |        |        |        |     |                 |      |     |
| •              |          |        |        |        |        |     |                 |      |     |
| FDAH           | PNE      | PNE4.3 | PNE4.2 | PNE4.1 | PNE4.0 | W   | No              | No   | Yes |
| FDBH           |          | PNE5.3 | PNE5.2 | PNE5.1 | PNE5.0 |     |                 |      |     |
| FDCH           | PUMOD    | .3     | "0"    | .1     | .0     | W   | No              | No   | Yes |
| FDDH           |          | "0"    | .6     | .5     | .4     |     |                 |      |     |
| FDEH           |          |        |        |        |        |     |                 |      |     |
| FDFH           |          |        |        |        |        |     |                 |      |     |
| FE0H           | SMOD     | .3     | .2     | .1     | .0     | W   | .3              | No   | Yes |
| FE1H           |          | .7     | .6     | .5     | "0"    |     |                 |      |     |



Table 4-1. I/O Map for Memory Bank 15 (Concluded)

| Memory Bank 15 |          |         |         |         |         |     | Add   | Iressing M | ode   |
|----------------|----------|---------|---------|---------|---------|-----|-------|------------|-------|
| Address        | Register | Bit 3   | Bit 2   | Bit 1   | Bit 0   | R/W | 1-Bit | 4-Bit      | 8-Bit |
| FE2H           | P2MOD    | .3      | .2      | .1      | .0      | W   | No    | Yes        | No    |
| FE3H           |          |         |         |         |         |     |       |            |       |
| FE4H           | SBUF     |         |         |         |         | R/W | No    | No         | Yes   |
| FE5H           |          |         |         |         |         |     |       |            |       |
| FE6H           |          |         |         |         |         |     |       |            |       |
| FE7H           |          |         |         |         |         |     |       |            |       |
| FE8H           | PMG1     | "0"     | PM0.2   | PM0.1   | PM0.0   | W   | No    | No         | Yes   |
| FE9H           |          | "0"     | PM3.2   | PM3.1   | PM3.0   |     |       |            |       |
| FEAH           | PMG2     | PM4.3   | PM4.2   | PM4.1   | PM4.0   | W   | No    | No         | Yes   |
| FEBH           |          | "0"     | "0"     | "0"     | "0"     |     |       |            |       |
| FECH           | PMG3     | PM5.3   | PM5.2   | PM5.1   | PM5.0   | W   | No    | No         | Yes   |
| FEDH           |          | PM6.3   | PM6.2   | PM6.1   | PM6.0   |     |       |            |       |
| FEEH           |          |         |         |         |         |     |       |            |       |
| FEFH           |          |         |         |         |         |     |       |            |       |
| FF0H           | Port 0   | _       | .2      | .1      | .0      | R/W | Yes   | Yes        | No    |
| FF1H           | Port 1   | _       | _       | .1      | .0      | R   |       |            | No    |
| FF2H           | Port 2   | .3      | .2      | .1      | .0      | R   |       |            | No    |
| FF3H           | Port 3   | _       | .2      | .1      | .0      | R/W |       |            | No    |
| FF4H           | Port 4   | .3      | .2      | .1      | .0      | R/W |       |            | Yes   |
| FF5H           | Port 5   | .3 / .7 | .2 / .6 | .1 / .5 | .0 / .4 | R/W |       |            |       |
| FF6H           | Port 6   | .3      | .2      | .1      | .0      | R/W |       |            | No    |
| •              |          |         |         |         |         |     |       |            |       |
| •              |          |         |         |         |         |     |       |            |       |
| •              |          |         |         |         |         |     |       |            |       |
| FFFH           |          |         |         |         |         |     |       |            |       |

#### NOTES:

- 1. Bit 0 in the WMOD register must be set to logic "0".
- 2. The carry flag can be read or written by specific bit manipulation instructions only.

4-4

#### **REGISTER DESCRIPTIONS**

In this section, register descriptions are presented in a consistent format to familiarize you with the memory-mapped I/O locations in bank 15 of the RAM. Figure 4–1 describes features of the register description format. Register descriptions are arranged in alphabetical order.

Counter registers, buffer registers, and reference registers, as well as the stack pointer and port I/O latches, are not included in these descriptions.

This section can be used as a quick-reference source when writing application programs.

More detailed information about each of these registers is included in Part II of this manual, "Hardware Descriptions," in the context of the corresponding peripheral hardware module descriptions.





Figure 4-1. Register Description Format

# **BMOD** — Basic Timer Mode Register

F85H

| Bit            | 3   | 2  | 1  | 0  |
|----------------|-----|----|----|----|
| Identifier     | .3  | .2 | .1 | .0 |
| RESET Value    | 0   | 0  | 0  | 0  |
| Read/Write     | W   | W  | W  | W  |
| Bit Addressing | 1/4 | 4  | 4  | 4  |

BMOD.3

#### **Basic Timer Restart Bit**

1 Restart basic timer, then clear IRQB flag, BCNT and BMOD.3 to logic zero

#### BMOD.2 - .0

#### Input Clock Frequency and Signal Stabilization Interval Control Bits

| 0 | 0 | 0 | Input clock frequency:<br>Signal stabilization interval: | fx / 2 <sup>12</sup> (1.02 kHz)<br>220 / fx (250 ms)             |
|---|---|---|----------------------------------------------------------|------------------------------------------------------------------|
| 0 | 1 | 1 | Input clock frequency:<br>Signal stabilization interval: | fx / 2 <sup>9</sup> (8.18 kHz)<br>2 <sup>17</sup> / fx (31.3 ms) |
| 1 | 0 | 1 | Input clock frequency:<br>Signal stabilization interval: | fx / 2 <sup>7</sup> (32.7 kHz)<br>2 <sup>15</sup> / fx (7.82 ms) |
| 1 | 1 | 1 | Input clock frequency:<br>Signal stabilization interval: | fx / 2 <sup>5</sup> (131 kHz)<br>2 <sup>13</sup> / fx (1.95 ms)  |

#### NOTES:

- 1. Signal stabilization interval is the time required to stabilize clock signal oscillation after stop mode is terminated by an interrupt.
- 2. When a RESET occurs, the oscillation stabilization time is 31.3 ms at 4.19 MHz.
- 3. 'fx' is the system clock rate given a clock frequency of 4.19 MHz.



### **CMOD** — Comparator Mode Register

FD7H, FD6H

| Bit         |
|-------------|
| Identifier  |
| RESET Value |
| Read/Write  |

**Bit Addressing** 

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| .7  | .6  | .5  | "0" | .3  | .2  | .1  | .0  |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| R/W |
| 8   | 8   | 8   | 8   | 8   | 8   | 8   | 8   |

CMOD.7

#### **Comparator Enable/Disable Bit**

| 0 | Comparator operation disable |
|---|------------------------------|
| 1 | Comparator operation enable  |

CMOD.6

#### **Conversion Time Control Bit**

| 0 | $8 \times 2^4$ / fx, 244.4 µs @4.19 MHz |
|---|-----------------------------------------|
| 1 | $8 \times 2^7$ / fx, 30.5 µs @4.19 MHz  |

CMOD.5

#### **External/Internal Reference Selection Bit**

|   | 0 | Internal reference, CIN0-3: analog input         |
|---|---|--------------------------------------------------|
| Ī | 1 | External reference at CIN3, CIN0-2: analog input |

CMOD.4

#### Bit 4

| 0 Always lo | gic zero |
|-------------|----------|
|-------------|----------|

CMOD.3 - .0

#### **Reference Voltage Selection Bits**

Selected V<sub>REF</sub>

$$V_{DD} \times \frac{(n+0.5)}{16}$$
,  $n = 0$  to 15

### **CLMOD** — Clock Output Mode Register

FD0H

| Bit            | 3  | 2   | 1  | 0  |
|----------------|----|-----|----|----|
| Identifier     | .3 | "0" | .1 | .0 |
| RESET Value    | 0  | 0   | 0  | 0  |
| Read/Write     | W  | W   | W  | W  |
| Bit Addressing | 4  | 4   | 4  | 4  |

#### CLMOD.3 Enable/Disable Clock Output Control Bit

| 0 | isable clock output |  |
|---|---------------------|--|
| 1 | Enable clock output |  |

#### CLMOD.2 Bit 2

0 Always logic zero

#### CLMOD.1 – .0 Clock Source and Frequency Selection Control Bits

| 0 | 0 | Select CPU clock source fx/4, fx/8, or fx/64 (1.05 MHz, 524 kHz, or 65.6 kHz) |
|---|---|-------------------------------------------------------------------------------|
| 0 | 1 | Select system clock fx/8 (524 kHz)                                            |
| 1 | 0 | Select system clock fx/16 (262 kHz)                                           |
| 1 | 1 | Select system clock fx/64 (65.5 kHz)                                          |

**NOTE:** 'fx' is the system clock given a clock frequency of 4.19 MHz.



### IE0/1, IRQ0/1 — INT0/1 Interrupt Enable/Request Flags

**FBEH** 

| 3     | 2    | 1   | 0    |
|-------|------|-----|------|
| IE1   | IRQ1 | IE0 | IRQ0 |
| <br>0 | 0    | 0   | 0    |
| R/W   | R/W  | R/W | R/W  |
| 1/4   | 1/4  | 1/4 | 1/4  |

#### IE1 INT1 Interrupt Enable Flag

| 0 | Disable interrupt requests at the INT1 pin |
|---|--------------------------------------------|
| 1 | Enable interrupt requests at the INT1 pin  |

#### IRQ1 INT1 Interrupt Request Flag

 Generate INT1 interrupt (bit is set and cleared by hardware when rising or falling edge detected at INT1 pin.)

#### IE0 INT0 Interrupt Enable Flag

| 0 | Disable interrupt requests at the INT0 pin |
|---|--------------------------------------------|
| 1 | Enable interrupt requests at the INT0 pin  |

#### IRQ0 INT0 Interrupt Request Flag

 Generate INT0 interrupt (bit is set and cleared by hardware when rising or falling edge detected at INT0 pin.)

### IEK, IRQK — Key Interrupt Enable/Request Register

**FBFH** 

| Bit            | 3   | 2   | 1   | 0    |
|----------------|-----|-----|-----|------|
| Identifier     | 0   | 0   | IEK | IRQK |
| RESET Value    | 0   | 0   | 0   | 0    |
| Read/Write     | R/W | R/W | R/W | R/W  |
| Bit Addressing | 1/4 | 1/4 | 1/4 | 1/4  |

.3 – .2 Bits 3–2

0 Always logic zero

IEK Key Interrupt Request Enable Flag

| 0 | Disable INTK interrupt requests at the KS0–KS2 pins |  |
|---|-----------------------------------------------------|--|
| 1 | Enable INTK interrupt requests at the KS0–KS2 pin   |  |

IRQK Key Interrupt Request Flag

 Generate INTK interrupt. (This bit is set when falling edge detected any at one of the KS0–KS2 pins. INTK is a quasi-interrupt and IRQK must be cleared by software.)



### IEB, IRQB — INTB Interrupt Enable/Request Flags

FB8H

| 3   | 2   | 1   | 0    |
|-----|-----|-----|------|
| 0   | 0   | IEB | IRQB |
| 0   | 0   | 0   | 0    |
| R/W | R/W | R/W | R/W  |
| 1/4 | 1/4 | 1/4 | 1/4  |

.3 – .2 Bits 3–2

| 0 | Always logic zero |  |
|---|-------------------|--|

IEB INTB Interrupt Enable Flag

| 0 | Disable INTB interrupt requests |
|---|---------------------------------|
| 1 | Enable INTB interrupt requests  |

IRQB INTB Interrupt Request Flag

Generate INTB interrupt (bit is set and cleared automatically by hardware when reference interval signal received from basic timer.)

# IES, IRQS — INTS Interrupt Enable/Request Flags

**FBDH** 

| Bit            | 3   | 2   | 1   | 0    |
|----------------|-----|-----|-----|------|
| Identifier     | 0   | 0   | IES | IRQS |
| RESET Value    | 0   | 0   | 0   | 0    |
| Read/Write     | R/W | R/W | R/W | R/W  |
| Bit Addressing | 1/4 | 1/4 | 1/4 | 1/4  |

.3 – .2 Bits 3–2

0 Always logic zero

IES INTS Interrupt Enable Flag

| 0 | Disable INTS interrupt requests |
|---|---------------------------------|
| 1 | Enable INTS interrupt requests  |

IRQS INTS Interrupt Request Flag

 Generate INTS interrupt (bit is set and cleared automatically by hardware when transmit or receive operation is completed.)



### IETO, IRQTO — INTTO Interrupt Enable/Request Flags

**FBCH** 

| Bit            | 3   | 2   | 1    | 0     |
|----------------|-----|-----|------|-------|
| Identifier     | 0   | 0   | IET0 | IRQT0 |
| RESET Value    | 0   | 0   | 0    | 0     |
| Read/Write     | R/W | R/W | R/W  | R/W   |
| Bit Addressing | 1/4 | 1/4 | 1/4  | 1/4   |

.3 – .2 Bits 3–2

0 Always logic zero

IET0 INTT0 Interrupt Enable Flag

| 0 | Disable INTT0 interrupt requests |
|---|----------------------------------|
| 1 | Enable INTT0 interrupt requests  |

IRQT0 INTT0 Interrupt Request Flag

 Generate INTT0 interrupt (bit is set and cleared automatically by hardware when contents of TCNT0 and TREF0 registers match.)

### IEW, IRQW — INTW Interrupt Enable/Request Flags

**FBAH** 

| Bit            | 3   | 2   | 1   | 0    |
|----------------|-----|-----|-----|------|
| Identifier     | 0   | 0   | IEW | IRQW |
| RESET Value    | 0   | 0   | 0   | 0    |
| Read/Write     | R/W | R/W | R/W | R/W  |
| Bit Addressing | 1/4 | 1/4 | 1/4 | 1/4  |

.3 – .2 Bits 3–2

0 Always logic zero

IEW INTW Interrupt Enable Flag

| 0 | Disable INTW interrupt requests |
|---|---------------------------------|
| 1 | Enable INTW interrupt requests  |

IRQW INTW Interrupt Request Flag

 Generate INTW interrupt (bit is set when timer interval = 0.5 s or 3.19 ms at 4.19 MHz)

**NOTE:** INTW is a quasi-interrupt and its request flag must be cleared by software.



### IMOD0 — External Interrupt 0 (INT0) Mode Register

FB4H

| Bit            | 3  | 2   | 1  | 0  |
|----------------|----|-----|----|----|
| Identifier     | .3 | "0" | .1 | .0 |
| RESET Value    | 0  | 0   | 0  | 0  |
| Read/Write     | W  | W   | W  | W  |
| Bit Addressing | 4  | 4   | 4  | 4  |

#### IMOD0.3 Interrupt Sampling Clock Selection Bit

| ( | ) | Select CPU clock as a sampling clock                        |
|---|---|-------------------------------------------------------------|
| 1 | 1 | Select sampling clock frequency of the system clock (fx)/64 |

#### IMOD0.2 Bit 2

0 Always logic zero

#### IMOD0.1 – .0 External Interrupt Mode Control Bits

| 0 | 0 | Interrupt requests are triggered by a rising signal edge                 |
|---|---|--------------------------------------------------------------------------|
| 0 | 1 | Interrupt requests are triggered by a falling signal edge                |
| 1 | 0 | Interrupt requests are triggered by both rising and falling signal edges |
| 1 | 1 | Interrupt request flag (IRQ0) cannot be set to logic one                 |

# IMOD1 — External Interrupt 1 (INT1) Mode Register

FB5H

| Bit            | 3   | 2   | 1   | 0  |
|----------------|-----|-----|-----|----|
| Identifier     | "0" | "0" | "0" | .0 |
| RESET Value    | 0   | 0   | 0   | 0  |
| Read/Write     | W   | W   | W   | W  |
| Bit Addressing | 4   | 4   | 4   | 4  |

IMOD1.3 – .1 Bits 3–1

0 Always logic zero

IMOD1.0 External Interrupt 1 Edge Detection Control Bit

|   | ·                      |
|---|------------------------|
| 0 | Rising edge detection  |
| 1 | Falling edge detection |



## **IMODK** — Key Interrupt Mode Register

FB6H

| Bit            | 3   | 2  | 0  |
|----------------|-----|----|----|
| Identifier     | "0" | .2 | .0 |
| RESET Value    | 0   | 0  | 0  |
| Read/Write     | W   | W  | W  |
| Bit Addressing | 4   | 4  | 4  |

IMODK.3

#### Bits 3

| 0 Always | logic zero |
|----------|------------|
|----------|------------|

#### IMODK.2 - .0

#### **Key Interrupt Edge Detection Selection Bit**

| 0 | 0 | Interrupt request is disabled                           |  |  |  |  |  |  |
|---|---|---------------------------------------------------------|--|--|--|--|--|--|
| 0 | 0 | nterrupt request at KS0 triggered by falling edge       |  |  |  |  |  |  |
| 0 | 1 | nterrupt request at KS1 triggered by falling edge       |  |  |  |  |  |  |
| 0 | 1 | nterrupt request at KS0–KS1 triggered by falling edge   |  |  |  |  |  |  |
| 1 | 0 | Interrupt request at KS2 triggered by falling edge      |  |  |  |  |  |  |
| 1 | 0 | Interrupt request at KS0, KS2 triggered by falling edge |  |  |  |  |  |  |
| 1 | 1 | nterrupt request at KS1–KS2 triggered by falling edge   |  |  |  |  |  |  |
| 1 | 1 | Interrupt request at KS0–KS2 triggered by falling edge  |  |  |  |  |  |  |

# IPR — Interrupt Priority Register

FB2H

| Bit            | 3   | 2  | 1  | 0  |
|----------------|-----|----|----|----|
| Identifier     | IME | .2 | .1 | .0 |
| RESET Value    | 0   | 0  | 0  | 0  |
| Read/Write     | W   | W  | W  | W  |
| Bit Addressing | 1/4 | 4  | 4  | 4  |

IME Interrupt Master Enable Bit

| 0 | Inhibit all interrupt processing                     |
|---|------------------------------------------------------|
| 1 | Enable processing for all interrupt service requests |

#### IPR.2 – .0 Interrupt Priority Assignment Bits

| 0 | 0 | 0 | Normal interrupt handling according to default priority settings |
|---|---|---|------------------------------------------------------------------|
| 0 | 0 | 1 | Process INTB interrupt at highest priority                       |
| 0 | 1 | 0 | Process INT0 interrupts at highest priority                      |
| 0 | 1 | 1 | Process INT1 interrupts at highest priority                      |
| 1 | 0 | 0 | Process INTS interrupts at highest priority                      |
| 1 | 0 | 1 | Process INTT0 interrupts at highest priority                     |



# **PCON** — Clock Power Control Register

FB3H

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | W  | W  | W  | W  |
| Bit Addressing | 4  | 4  | 4  | 4  |

#### PCON.3 – .2 CPU Operating Mode Control Bits

| 0 | 0 | Enable normal CPU operating mode |
|---|---|----------------------------------|
| 0 | 1 | Initiate idle power-down mode    |
| 1 | 0 | Initiate stop power-down mode    |

#### PCON.1 – .0 CPU Clock Frequency Selection Bits

| 0 | 0 | Select (fx)/64 |  |  |  |  |  |  |  |
|---|---|----------------|--|--|--|--|--|--|--|
| 1 | 0 | Select fx/8    |  |  |  |  |  |  |  |
| 1 | 1 | Select fx/4    |  |  |  |  |  |  |  |

**NOTE:** fx = system clock

# PMG1 — Port I/O Mode Flags (Group 1: Port 0, 3)

FE9H, FE8H

| Bit            | 7      | 7                                                   | 6           | 5          | 4     | 3   | 2     | 1     | 0     |
|----------------|--------|-----------------------------------------------------|-------------|------------|-------|-----|-------|-------|-------|
| Identifier     | "(     | 0"                                                  | PM3.2       | PM3.1      | PM3.0 | "0" | PM0.2 | PM0.1 | PM0.0 |
| RESET Value    |        | )                                                   | 0           | 0          | 0     | 0   | 0     | 0     | 0     |
| Read/Write     | ٧      | V                                                   | W           | W          | W     | W   | W     | W     | W     |
| Bit Addressing | 8      | 3                                                   | 8           | 8          | 8     | 8   | 8     | 8     | 8     |
| .7             | Bit 7  | 7                                                   |             |            |       |     |       |       |       |
|                | 0      | Alway                                               | /s logic ze | ero        |       |     |       |       |       |
| PM3.2          | P3.2   | 2 I/O M                                             | ode Sele    | ction Flag |       |     |       |       |       |
|                | 0      | Set P                                               | 3.2 to inp  | ut mode    |       |     |       |       |       |
|                | 1      | Set P                                               | 3.2 to out  | put mode   |       |     |       |       |       |
| PM3.1          | P3.1   | I/O M                                               | ode Sele    | ction Flag |       |     |       |       |       |
|                | 0      | Set P                                               | 3.1 to inp  | ut mode    |       |     |       |       |       |
|                | 1      | Set P                                               | 3.1 to out  | put mode   |       |     |       |       |       |
| PM3.0          | P3.0   | ) I/O M                                             | ode Sele    | ction Flag |       |     |       |       |       |
|                | 0      | Set P                                               | 3.0 to inp  | ut mode    |       |     |       |       |       |
|                | 1      | Set P                                               | 3.0 to out  | put mode   |       |     |       |       |       |
| .4             | Bit 4  | 1                                                   |             |            |       |     |       |       |       |
|                | 0      | Alway                                               | /s logic ze | ero        |       |     |       |       |       |
| PM0.2          | P0.2   | 2 I/O M                                             | ode Sele    | ction Flag |       |     |       |       |       |
|                | 0      | 1                                                   | 0.2 to inp  |            |       |     |       |       |       |
|                | 1      |                                                     |             |            |       |     |       |       |       |
| PM0.1          | P0 1   | I/O M                                               | ode Sele    | ction Flag |       |     |       |       |       |
|                | 0      | O.1 I/O Mode Selection Flag  Set P0.1 to input mode |             |            |       |     |       |       |       |
|                | 1      |                                                     |             |            |       |     |       |       |       |
| PM0.0          | ) // M | ode Sala                                            | ction Flag  |            |       |     |       |       |       |
| 1 1410.0       | 0      | 1                                                   | 0.0 to inp  |            |       |     |       |       |       |
|                | 1      |                                                     |             | put mode   |       |     |       |       |       |
|                |        |                                                     |             | - 21000    |       |     |       |       |       |



# PMG2 — Port I/O Mode Flags (Group 2: Port 4)

FEBH, FEAH

| Bit            |                              | 7                                               | 6                      | 5          | 4   | 3     | 2     | 1     | 0     |  |  |
|----------------|------------------------------|-------------------------------------------------|------------------------|------------|-----|-------|-------|-------|-------|--|--|
| Identifier     | "                            | 0"                                              | "0"                    | "0"        | "0" | PM4.3 | PM4.2 | PM4.1 | PM4.0 |  |  |
| RESET Value    |                              | 0                                               | 0                      | 0          | 0   | 0     | 0     | 0     | 0     |  |  |
| Read/Write     | ١                            | V                                               | W                      | W          | W   | W     | W     | W     | W     |  |  |
| Bit Addressing |                              | 8                                               | 8                      | 8          | 8   | 8     | 8     | 8     | 8     |  |  |
| _              |                              | _                                               |                        |            |     |       |       |       |       |  |  |
| .7             | Bit                          |                                                 |                        |            |     |       |       |       |       |  |  |
|                | 0 Always logic zero          |                                                 |                        |            |     |       |       |       |       |  |  |
| .6             | Bit 6                        |                                                 |                        |            |     |       |       |       |       |  |  |
|                | 0 Always logic zero          |                                                 |                        |            |     |       |       |       |       |  |  |
| E              | D:4 /                        | =                                               |                        |            |     |       |       |       |       |  |  |
| .5             | Bit                          | 1                                               | vo logio zo            | aro.       |     |       |       |       |       |  |  |
|                | 0                            | Alwa                                            | ys logic ze            | ero        |     |       |       |       |       |  |  |
| .4             | Bit 4                        |                                                 |                        |            |     |       |       |       |       |  |  |
|                | 0                            | 1                                               | ıys logic ze           | ero        |     |       |       |       |       |  |  |
|                |                              | •                                               |                        |            |     |       |       |       |       |  |  |
| PM4.3          | P4.3 I/O Mode Selection Flag |                                                 |                        |            |     |       |       |       |       |  |  |
|                | 0                            | Set I                                           | Set P4.3 to input mode |            |     |       |       |       |       |  |  |
|                | 1                            | Set P4.3 to output mode                         |                        |            |     |       |       |       |       |  |  |
| <b></b>        | 544                          | / .                                             |                        |            |     |       |       |       |       |  |  |
| PM4.2          | P4.2 I/O Mode Selection Flag |                                                 |                        |            |     |       |       |       |       |  |  |
|                | 0                            | Set P4.2 to input mode  Set P4.2 to output mode |                        |            |     |       |       |       |       |  |  |
|                | 1                            | Set I                                           | 24.2 to out            | put mode   |     |       |       |       |       |  |  |
| PM4.1          | P4.1                         | I I/O N                                         | /lode Sele             | ction Flag |     |       |       |       |       |  |  |
|                | 0                            | Set P4.1 to input mode                          |                        |            |     |       |       |       |       |  |  |
|                | 1                            | Set I                                           | P4.1 to out            | put mode   |     |       |       |       |       |  |  |
|                |                              |                                                 |                        |            |     |       |       |       |       |  |  |
| PM4.0          | P4.0                         | l                                               |                        | ction Flag |     |       |       |       |       |  |  |
|                | 0                            | Set P4.0 to input mode                          |                        |            |     |       |       |       |       |  |  |
|                | 1 Set P4.0 to output mode    |                                                 |                        |            |     |       |       |       |       |  |  |

# PMG3 — Port I/O Mode Flags (Group 3: Port 5, 6)

FEDH, FECH

| Bit            | 7                            | 6           | 5          | 4     | 3     | 2     | 1     | 0     |  |  |
|----------------|------------------------------|-------------|------------|-------|-------|-------|-------|-------|--|--|
| Identifier     | PM6.3                        | PM6.2       | PM6.1      | PM6.0 | PM5.3 | PM5.2 | PM5.1 | PM5.0 |  |  |
| RESET Value    | 0                            | 0           | 0          | 0     | 0     | 0     | 0     | 0     |  |  |
| Read/Write     | W                            | W           | W          | W     | W     | W     | W     | W     |  |  |
| Bit Addressing | 8                            | 8           | 8          | 8     | 8     | 8     | 8     | 8     |  |  |
| PM6.3          | P6.3 I/O Mode Selection Flag |             |            |       |       |       |       |       |  |  |
|                | 0 Set P6.3 to input mode     |             |            |       |       |       |       |       |  |  |
|                | 1 Set P6.3 to output mode    |             |            |       |       |       |       |       |  |  |
| PM6.2          | P6.2 I/O Mode Selection Flag |             |            |       |       |       |       |       |  |  |
|                |                              | P6.2 to inp |            |       |       |       |       |       |  |  |
|                | 1 Set P6.2 to output mode    |             |            |       |       |       |       |       |  |  |
| PM6.1          | P6.1 I/O Mode Selection Flag |             |            |       |       |       |       |       |  |  |
|                | 0 Set P6.1 to input mode     |             |            |       |       |       |       |       |  |  |
|                | 1 Set P6.1 to output mode    |             |            |       |       |       |       |       |  |  |
| PM6.0          | P6.0 I/O Mode Selection Flag |             |            |       |       |       |       |       |  |  |
|                | 0 Set                        | P6.0 to inp | ut mode    |       |       |       |       |       |  |  |
|                | 1 Set P6.0 to output mode    |             |            |       |       |       |       |       |  |  |
| PM5.3          | P5.3 I/O Mode Selection Flag |             |            |       |       |       |       |       |  |  |
|                | 0 Set P5.3 to input mode     |             |            |       |       |       |       |       |  |  |
|                | 1 Set P5.3 to output mode    |             |            |       |       |       |       |       |  |  |
| PM5.2          | P5.2 I/O Mode Selection Flag |             |            |       |       |       |       |       |  |  |
|                | 0 Set                        | P5.2 to inp | ut mode    |       |       |       |       |       |  |  |
|                | 1 Set P5.2 to output mode    |             |            |       |       |       |       |       |  |  |
| PM5.1          | P5.1 I/O Mode Selection Flag |             |            |       |       |       |       |       |  |  |
|                | 0 Set P5.1 to input mode     |             |            |       |       |       |       |       |  |  |
|                | 1 Set P5.1 to output mode    |             |            |       |       |       |       |       |  |  |
| PM5.0          | P5.0 I/O I                   | Mode Sele   | ction Flag |       |       |       |       |       |  |  |
|                | 0 Set P5.0 to input mode     |             |            |       |       |       |       |       |  |  |
|                | 1 Set                        | P5.0 to out | put mode   |       |       |       |       |       |  |  |



# ${\sf PNE}$ — N-channel Open-drain Mode Register

**FDAH** 

| Bit            | 7                                                                                                   | 6                            | 5           | 4         | 3      | 2      | 1      | 0      |  |  |  |
|----------------|-----------------------------------------------------------------------------------------------------|------------------------------|-------------|-----------|--------|--------|--------|--------|--|--|--|
| Identifier     | PNE5.3                                                                                              | PNE5.2                       | PNE5.1      | PNE5.0    | PNE4.3 | PNE4.2 | PNE4.1 | PNE4.0 |  |  |  |
| RESET Value    | 0                                                                                                   | 0                            | 0           | 0         | 0      | 0      | 0      | 0      |  |  |  |
| Read/Write     | W                                                                                                   | W                            | W           | W         | W      | W      | W      | W      |  |  |  |
| Bit Addressing | 8                                                                                                   | 8                            | 8           | 8         | 8      | 8      | 8      | 8      |  |  |  |
| .7             | 0 Se                                                                                                |                              |             |           |        |        |        |        |  |  |  |
| .6             | P5.2 N-channel Open-drain Enable Bit  0 Set P5.2 Open-drain Disabled  1 Set P5.2 Open-drain Enabled |                              |             |           |        |        |        |        |  |  |  |
| .5             | 0 Se                                                                                                |                              |             |           |        |        |        |        |  |  |  |
|                | 1 Se                                                                                                | P5.1 Open                    | -drain Enal | bled      |        |        |        |        |  |  |  |
| .4             | P5.0 N-channel Open-drain Enable Bit                                                                |                              |             |           |        |        |        |        |  |  |  |
|                | <ul><li>0 Set P5.0 Open-drain Disabled</li><li>1 Set P5.0 Open-drain Enabled</li></ul>              |                              |             |           |        |        |        |        |  |  |  |
|                |                                                                                                     |                              |             |           |        |        |        |        |  |  |  |
| .3             | P4.3 N-channel Open-drain Enable Bit                                                                |                              |             |           |        |        |        |        |  |  |  |
|                | 0 Set P4.3 Open-drain Disabled                                                                      |                              |             |           |        |        |        |        |  |  |  |
| .2             | 1 Set P4.3 Open-drain Enabled  P4.2 N-channel Open-drain Enable Bit                                 |                              |             |           |        |        |        |        |  |  |  |
|                |                                                                                                     |                              |             |           |        |        |        |        |  |  |  |
|                | 1 Se                                                                                                | P4.2 Open                    | -drain Enai | blea      |        |        |        |        |  |  |  |
| .1             | P4.1 N-channel Open-drain Enable Bit                                                                |                              |             |           |        |        |        |        |  |  |  |
|                | 0 Se                                                                                                | Set P4.1 Open-drain Disabled |             |           |        |        |        |        |  |  |  |
|                | 1 Se                                                                                                | P4.1 Open                    | -drain Enal | bled      |        |        |        |        |  |  |  |
| .0             | P4.0 N-0                                                                                            | hannel Op                    | en-drain E  | nable Bit |        |        |        |        |  |  |  |
|                |                                                                                                     | P4.0 Open                    |             |           |        |        |        |        |  |  |  |
|                | 1 Set P4.0 Open-drain Enabled                                                                       |                              |             |           |        |        |        |        |  |  |  |

S3C70F2/C70F4/P70F4 MEMORY MAP

# PSW - Program Status Word

FB1H, FB0H

| Bit            | 7   | 6   | 5   | 4   | 3     | 2     | 1     | 0     |
|----------------|-----|-----|-----|-----|-------|-------|-------|-------|
| Identifier     | С   | SC2 | SC1 | SC0 | IS1   | IS0   | EMB   | ERB   |
| RESET Value    | (1) | 0   | 0   | 0   | 0     | 0     | 0     | 0     |
| Read/Write     | R/W | R   | R   | R   | R/W   | R/W   | R/W   | R/W   |
| Bit Addressing | (2) | 8   | 8   | 8   | 1/4/8 | 1/4/8 | 1/4/8 | 1/4/8 |

C Carry Flag

|   | •                                          |
|---|--------------------------------------------|
| 0 | No overflow or borrow condition exists     |
| 1 | An overflow or borrow condition does exist |

SC2 – SC0 Skip Condition Flags

| 0 | No skip condition exists; no direct manipulation of these bits is allowed |
|---|---------------------------------------------------------------------------|
| 1 | A skip condition exists; no direct manipulation of these bits is allowed  |

IS1, IS0 Interrupt Status Flags

|   | • | •                                                                                                  |
|---|---|----------------------------------------------------------------------------------------------------|
| 0 | 0 | Service all interrupt requests                                                                     |
| 0 | 1 | Service only the high-priority interrupt(s) as determined in the interrupt priority register (IPR) |
| 1 | 0 | Do not service any more interrupt requests                                                         |
| 1 | 1 | Undefined                                                                                          |

EMB Enable Data Memory Bank Flag

| 0 | Restrict program access to data memory to bank 15 (F80H–FFFH) and to the locations 000H–07FH in the bank 0 only |
|---|-----------------------------------------------------------------------------------------------------------------|
| 1 | Enable full access to data memory banks 0, 1, and 15                                                            |

ERB Enable Register Bank Flag

| 0 | Select register bank 0 as working register area                                 |
|---|---------------------------------------------------------------------------------|
| 1 | Select register banks 0, 1, 2, or 3 as working register area in accordance with |
|   | the select register bank (SRB) instruction operand                              |

#### NOTES:

- 1. The value of the carry flag after a RESET occurs during normal operation is undefined. If a RESET occurs during power-down mode (IDLE or STOP), the current value of the carry flag is retained.
- 2. The carry flag can only be addressed by a specific set of 1-bit manipulation instructions. See Section 2 for detailed information.



MEMORY MAP S3C70F2/C70F4/P70F4

# **P2MOD** — Port 2 Mode Register

FE2H

| Bit            | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|
| Identifier     | .3 | .2 | .1 | .0 |
| RESET Value    | 0  | 0  | 0  | 0  |
| Read/Write     | W  | W  | W  | W  |
| Bit Addressing | 4  | 4  | 4  | 4  |

# P2MOD.3 P2.3 Analog/digital Selection Bit

| 0 | Configure P2.3 as an comparator input pin |
|---|-------------------------------------------|
| 1 | Configure P2.3 as an digital input pin    |

# P2MOD.2 P2.2 Analog/digital Selection Bit

| 0 | Configure P2.2 as an comparator input pin |
|---|-------------------------------------------|
| 1 | Configure P2.2 as an digital input pin    |

# P2MOD.1 P2.1 Analog/digital Selection Bit

| 0 | Configure P2.1 as an comparator input pin |
|---|-------------------------------------------|
| 1 | Configure P2.1 as an digital input pin    |

## P2MOD.0 P2.0 Analog/digital Selection Bit

| 0 | Configure P2.0 as an comparator input pin |
|---|-------------------------------------------|
| 1 | Configure P2.0 as an digital input pin    |

S3C70F2/C70F4/P70F4 MEMORY MAP

| PUMOD — Pu     | ıll-Up R                                               | I-Up Register Mode Register |              |             |             |             |          |    | FDCH, FDDH |  |
|----------------|--------------------------------------------------------|-----------------------------|--------------|-------------|-------------|-------------|----------|----|------------|--|
| Bit            |                                                        | 7                           | 6            | 5           | 4           | 3           | 2        | 1  | 0          |  |
| Identifier     | "                                                      | 0"                          | .6           | .5          | .4          | .3          | "0"      | .1 | .0         |  |
| RESET Value    |                                                        | 0                           | 0            | 0           | 0           | 0           | 0        | 0  | 0          |  |
| Read/Write     | ,                                                      | W                           | W            | W           | W           | W           | W        | W  | W          |  |
| Bit Addressing |                                                        | 8                           | 8            | 8           | 8           | 8           | 8        | 8  | 8          |  |
| .7             | Bit                                                    | 7                           |              |             |             |             |          |    |            |  |
|                | 0                                                      | Alwa                        | ays logic ze | ro          |             |             |          |    |            |  |
| .6             | Cor                                                    | nnect/                      | Disconnec    | t Port 6 F  | Pull-Up Res | sistor Con  | trol Bit |    |            |  |
|                | 0                                                      | Disc                        | onnect port  | 6 pull-up   | resistor    |             |          |    |            |  |
|                | 1                                                      | Con                         | nect port 6  | pull-up res | sistor      |             |          |    |            |  |
| .5             | Cor                                                    | nect/                       | Disconnec    | t Port 5 F  | Pull-Un Re  | sistor Con  | trol Bit |    |            |  |
|                | 0                                                      | 1                           | onnect port  |             |             | 310101 0011 |          |    |            |  |
|                | 1                                                      | +                           | nect port 5  |             |             |             |          |    |            |  |
| .4             | Connect/Disconnect Port 4 Pull-Up Resistor Control Bit |                             |              |             |             |             |          |    |            |  |
|                | 0                                                      | 1                           | onnect port  |             |             |             |          |    |            |  |
|                | 1                                                      | Coni                        | nect port 4  | pull-up res | sistor      |             |          |    |            |  |
| .3             | Cor                                                    | nnect/                      | Disconnec    | t Port 3 F  | Pull-Up Res | sistor Con  | trol Bit |    |            |  |
|                | 0                                                      | 1                           | onnect port  |             | -           |             |          |    |            |  |
|                | 1                                                      | Con                         | nect port 3  | pull-up res | sistor      |             |          |    |            |  |
| 2              | Bit                                                    | 2                           |              |             |             |             |          |    |            |  |
|                | 0                                                      |                             | ays cleared  | to logic ze | ero         |             |          |    |            |  |
| _              |                                                        |                             | _            |             |             |             |          |    |            |  |
| .1             |                                                        | 1                           | Disconnec    |             |             | sistor Con  | trol Bit |    |            |  |
|                | 0                                                      | +                           | onnect port  |             |             |             |          |    |            |  |
|                | 1                                                      | Con                         | nect port 1  | pull-up res | SISTOI      |             |          |    |            |  |
| .0             | Cor                                                    | nect/                       | Disconnec    | t Port 0 F  | Pull-Up Re  | sistor Con  | trol Bit |    |            |  |
|                | 0                                                      | Disc                        | onnect port  | 0 pull-up   | resistor    |             |          |    |            |  |
|                | 1                                                      |                             |              |             |             |             |          |    |            |  |

Connect port 0 pull-up resistor



MEMORY MAP S3C70F2/C70F4/P70F4

# ${\sf SMOD}$ — Serial I/O Mode Register

FE1H, FE0H

| Bit            |
|----------------|
| Identifier     |
| RESET Value    |
| Read/Write     |
| Bit Addressing |

| 7  | 6  | 5  | 4   | 3   | 2  | 1  | 0  |
|----|----|----|-----|-----|----|----|----|
| .7 | .6 | .5 | "0" | .3  | .2 | .1 | .0 |
| 0  | 0  | 0  | 0   | 0   | 0  | 0  | 0  |
| W  | W  | W  | W   | R/W | W  | W  | W  |
| 8  | 8  | 8  | 8   | 1/8 | 8  | 8  | 8  |

#### SMOD.7 - .5

#### Serial I/O Clock Selection and SBUF R/W Status Control Bits

| 0 | 0 | 0 | Use an external clock at the SCK pin; Enable SBUF when SIO operation is halted or when SCK goes high                                      |
|---|---|---|-------------------------------------------------------------------------------------------------------------------------------------------|
| 0 | 0 | 1 | Use the TOL0 clock from timer/counter 0;<br>Enable SBUF when SIO operation is halted or when SCK goes high                                |
| 0 | 1 | х | Use the selected CPU clock (fx/4, 8, or 64; 'fx' is the system clock) then, enable SBUF read/write operation. 'x' means 'don't care.'     |
| 1 | 0 | 0 | 4.09 kHz clock (fx/2 <sup>10</sup> )                                                                                                      |
| 1 | 1 | 1 | 262 kHz clock (fx/2 <sup>4</sup> ); Note: You cannot select a fx/2 <sup>4</sup> clock frequency if you have selected a CPU clock of fx/64 |

NOTE: All kHz frequency ratings assume a system clock of 4.19 MHz.

#### SMOD.4

## Bit 4

0 Always logic zero

## SMOD.3

#### Initiate Serial I/O Operation Bit

1 Clear IRQS flag and 3-bit clock counter to logic zero; then initiate serial transmission. When SIO transmission starts, this bit is cleared by hardware to logic zero

# SMOD.2

#### **Enable/Disable SIO Data Shifter and Clock Counter Bit**

|   | Disable the data shifter and clock counter; retain contents of IRQS flag when serial transmission is completed |
|---|----------------------------------------------------------------------------------------------------------------|
| 1 | Enable the data shifter and clock counter; The IRQS flag is set to logic one                                   |
|   | when serial transmission is completed                                                                          |

#### SMOD.1

#### **Serial I/O Transmission Mode Selection Bit**

| 0 | Receive-only mode         |  |
|---|---------------------------|--|
| 1 | Transmit-and-receive mode |  |

## SMOD.0

#### LSB/MSB Transmission Mode Selection Bit

| 0 | Transmit the most significant bit (MSB) first  |
|---|------------------------------------------------|
| 1 | Transmit the least significant bit (LSB) first |

S3C70F2/C70F4/P70F4 MEMORY MAP

# TMOD0 — Timer/Counter 0 Mode Register

F91H, F90H

| Bit            | 7   | 6  | 5  | 4  | 3   | 2  | 1   | 0   |
|----------------|-----|----|----|----|-----|----|-----|-----|
| Identifier     | "0" | .6 | .5 | .4 | .3  | .2 | "0" | "0" |
| RESET Value    | 0   | 0  | 0  | 0  | 0   | 0  | 0   | 0   |
| Read/Write     | W   | W  | W  | W  | W   | W  | W   | W   |
| Bit Addressing | 8   | 8  | 8  | 8  | 1/8 | 8  | 8   | 8   |

.7 Bit 7

0 Always logic zero

# .6 – .4 Timer/Counter 0 Input Clock Selection Bits

| 0 | 0 | 0 | External clock input at TCL0 pin on rising edge                     |
|---|---|---|---------------------------------------------------------------------|
| 0 | 0 | 1 | External clock input at TCL0 pin on falling edge                    |
| 1 | 0 | 0 | Internal system clock (fx) of 4.19 MHz / 2 <sup>10</sup> (4.09 kHz) |
| 1 | 0 | 1 | Selected clock: fx/2 <sup>6</sup> (65.5 kHz)                        |
| 1 | 1 | 0 | Selected clock: fx/2 <sup>4</sup> (262 kHz)                         |
| 1 | 1 | 1 | Selected clock: fx (4.19 MHz)                                       |

.3 Clear Counter and Resume Counting Control Bit

1 Clear TCNT0, IRQT0, and TOL0 and resume counting immediately. (This bit is cleared automatically when counting starts.)

.2 Enable/Disable Timer/Counter 0 Bit

| 0 | Disable timer/counter 0; retain TCNT0 contents |
|---|------------------------------------------------|
| 1 | Enable timer/counter 0                         |

.1 Bit 1

0 Always logic zero

.0 Bit 0

0 Always logic zero

NOTE: System clock frequency (fx) is assumed to be 4.19 MHz.



MEMORY MAP S3C70F2/C70F4/P70F4

# TOE0 - Timer Output Enable Flag

F92H

| Bit            |
|----------------|
| Identifier     |
| RESET Value    |
| Read/Write     |
| Bit Addressing |
|                |

| 3   | 2    | 1   | 0   |
|-----|------|-----|-----|
| 0   | TOE0 | 0   | 0   |
| 0   | 0    | 0   | 0   |
| R/W | R/W  | R/W | W   |
| 1/4 | 1/4  | 1/4 | 1/4 |

.3 Bit 3

| > | Ali.,             |  |
|---|-------------------|--|
| U | Always logic zero |  |
| - | , 5               |  |

TOE0 Timer/Counter 0 Output Enable Flag

| 0 | Disable timer/counter 0 output to the TCLO0 pin |
|---|-------------------------------------------------|
| 1 | Enable timer/counter 0 output to the TCLO0 pin  |

.1 Bit 1

| 0 | Always logic zero |  |
|---|-------------------|--|

.0 Bit 0

| 0 | Always logic zero |
|---|-------------------|
|---|-------------------|

S3C70F2/C70F4/P70F4 MEMORY MAP

# $\begin{tabular}{ll} WDMOD-Watch-Dog\ Timer\ Mode\ Register \end{tabular}$

F98H, F99H

| Bit            | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----------------|----|----|----|----|----|----|----|----|
| Identifier     | .7 | .6 | .5 | .4 | .3 | .2 | .1 | .0 |
| RESET Value    | 1  | 0  | 1  | 0  | 0  | 1  | 0  | 1  |
| Read/Write     | W  | W  | W  | W  | W  | W  | W  | W  |
| Bit Addressing | 8  | 8  | 8  | 8  | 8  | 8  | 8  | 8  |

# .7 - .0 Watch-Dog Timer Enable/Disable Control

| 5AH             | Disable watch-dog timer function |
|-----------------|----------------------------------|
| Any other value | Enable watch-dog timer function  |



MEMORY MAP S3C70F2/C70F4/P70F4

# WDTCF = Watch-Dog Timer Flag

F9AH

| Bit            | 3     | 2   | 1   | 0   | _ |
|----------------|-------|-----|-----|-----|---|
| Identifier     | WDTCF | "0" | "0" | "0" |   |
| RESET Value    | 0     | 0   | 0   | 0   |   |
| Read/Write     | W     |     | _   | _   |   |
| Bit Addressing | 1     |     |     | _   |   |
|                |       |     |     |     |   |

.3 Watch-dog timer's counter clear bit

Clear and restart the watch-dog timer's counter

**NOTE:** Instruction that clear the watch-dog timer ("BITS WDTCF") should be executed at proper points in a program within a given period. If not executed within a given period and watch-dog timer overflows, RESET signal is generated and system is restarted with reset status.

S3C70F2/C70F4/P70F4 MEMORY MAP

# ${f WMOD}$ — Watch Timer Mode Register

F89H, F88H

| Bit            | 7  | 6   | 5  | 4  | 3   | 2  | 1  | 0   |
|----------------|----|-----|----|----|-----|----|----|-----|
| Identifier     | .7 | "0" | .5 | .4 | "0" | .2 | .1 | "0" |
| RESET Value    | 0  | 0   | 0  | 0  | 0   | 0  | 0  | 0   |
| Read/Write     | W  | W   | W  | W  | R   | W  | W  | W   |
| Bit Addressing | 8  | 8   | 8  | 8  | 1   | 8  | 8  | 8   |

# WMOD.7 Enable/Disable Buzzer Output Bit

|   | •                                  |
|---|------------------------------------|
| 0 | Disable buzzer (BUZ) signal output |
| 1 | Enable buzzer (BUZ) signal output  |

## WMOD.6 Bit 6

0 Always logic zero

## WMOD.5 – .4 Output Buzzer Frequency Selection Bits

| 0 | 0                                         | w/16 buzzer (BUZ) signal output (2 kHz)  |  |  |
|---|-------------------------------------------|------------------------------------------|--|--|
| 0 | 1 fw/8 buzzer (BUZ) signal output (4 kHz) |                                          |  |  |
| 1 | 0                                         | fw/4 buzzer (BUZ) signal output (8 kHz)  |  |  |
| 1 | 1                                         | fw/2 buzzer (BUZ) signal output (16 kHz) |  |  |

#### WMOD.3 Bit 3

0 Always logic zero

#### WMOD.2 Enable/Disable Watch Timer Bit

| ( | 0 | Disable watch timer and clear frequency dividing circuits |
|---|---|-----------------------------------------------------------|
|   | 1 | Enable watch timer                                        |

## WMOD.1 Watch Timer Speed Control Bit

| 0 | 0 Normal speed; set IRQW to 0.5 seconds at 4.19 MHz   |  |  |  |
|---|-------------------------------------------------------|--|--|--|
| 1 | High-speed operation; set IRQW to 3.91 ms at 4.19 MHz |  |  |  |

#### WMOD.0 Bit 0

0 Always logic zero (must be set to zero)



S3C70F2/C70F4/P70F4 OSCILLATOR CIRCUIT



# **OSCILLATOR CIRCUITS**

#### **OVERVIEW**

The S3C70F2/C70F4 has a system clock circuit. The CPU and peripheral hardware operate on the system clock frequency supplied through these on-chip circuits. Specifically, a clock is required by the following peripheral modules:

- Basic timer
- Timer/counter 0
- Watch timer
- Serial I/O interface
- Clock output circuit
- Comparator

The system clock frequency can be divided by 4, 8, or 64. By manipulating PCON bits 1 and 0, you can select one of the following frequencies as the CPU clock.

$$\frac{fx}{4}$$
,  $\frac{fx}{8}$ ,  $\frac{fx}{64}$ 

When the PCON register is cleared to zero after RESET, the normal CPU operating mode is enabled, a system clock of fx/64 is selected.

Bits 3 and 2 of the PCON register can be manipulated by a STOP or IDLE instruction to engage stop or idle power-down mode.



OSCILLATOR CIRCUIT S3C70F2/C70F4/P70F4



Figure 6-1. Clock Circuit Diagram



S3C70F2/C70F4/P70F4 OSCILLATOR CIRCUIT

## **SYSTEM OSCILLATOR CIRCUITS**



Figure 6-2. Crystal/Ceramic Oscillator



Figure 6-3. External Clock

OSCILLATOR CIRCUIT S3C70F2/C70F4/P70F4

#### **POWER CONTROL REGISTER (PCON)**

The power control register, PCON, is a 4-bit register that is used to select the CPU clock frequency and to control CPU operating and power-down modes. PCON is mapped to RAM address FB3H and can be addressed directly by 4-bit write instructions or by the instructions IDLE and STOP.

| FB3H | PCON.3 | PCON.2 | PCON.1 | PCON.0 |
|------|--------|--------|--------|--------|
|------|--------|--------|--------|--------|

PCON bits 3 and 2 are controlled by the STOP and IDLE instructions to engage the idle and stop power-down modes. Idle and stop modes can be initiated by these instruction despite the current value of the enable memory bank flag (EMB). PCON bits 1 and 0 are used to select a specific system clock frequency.

RESET sets PCON register values to logic zero. PCON.1 and PCON.0 divide the frequency (fx) by 64, 8, and 4. PCON.3 and PCON.2 enable normal CPU operating mode.

Table 6-1. Power Control Register (PCON) Organization

| PCON Bit Settings |        | Resulting CPU Operating Mode |
|-------------------|--------|------------------------------|
| PCON.3            | PCON.2 |                              |
| 0                 | 0      | Normal CPU operating mode    |
| 0                 | 1      | Idle power-down mode         |
| 1                 | 0      | Stop power-down mode         |

| PCON Bit Settings |        | Resulting CPU Clock Frequency |
|-------------------|--------|-------------------------------|
| PCON.1            | PCON.0 |                               |
| 0                 | 0      | fx/64                         |
| 1                 | 0      | fx/8                          |
| 1                 | 1      | fx/4                          |

# PROGRAMMING TIP — Setting the CPU Clock

To set the CPU clock to 0.95 µs at 4.19 MHz:

| BITS | EMB    |
|------|--------|
| SMB  | 15     |
| LD   | A,#3H  |
| LD   | PCON,A |



S3C70F2/C70F4/P70F4 OSCILLATOR CIRCUIT

#### **INSTRUCTION CYCLE TIMES**

The unit of time that equals one machine cycle varies depending on how the oscillator clock signal is divided (by 4, 8, or 64). Table 6-2 shows corresponding cycle times in microseconds.

Table 6-2. Instruction Cycle Times for CPU Clock Rates

| Selected CPU Clock | Resulting Frequency | Oscillation Source | Cycle Time (µsec) |
|--------------------|---------------------|--------------------|-------------------|
| fx/64              | 65.5 kHz            |                    | 15.3              |
| fx/8               | 524.0 kHz           | fx = 4.19 MHz      | 1.91              |
| fx/4               | 1.05 MHz            |                    | 0.95              |

#### **CLOCK OUTPUT MODE REGISTER (CLMOD)**

The clock output mode register, CLMOD, is a 4-bit register that is used to enable or disable clock output to the CLO pin and to select the CPU clock source and frequency. CLMOD is mapped to RAM address FD0H and is addressable by 4-bit write instructions only.

| FD0H | CLMOD.3 | "0" | CLMOD.1 | CLMOD.0 |
|------|---------|-----|---------|---------|
|------|---------|-----|---------|---------|

RESET clears CLMOD to logic zero, which automatically selects the CPU clock as the clock source (without initiating clock oscillation), and disables clock output.

CLMOD.3 is the enable/disable clock output control bit; CLMOD.1 and CLMOD.0 are used to select one of four possible clock sources and frequencies: normal CPU clock, fx/8, fx/16, or fx/64.

Table 6-3. Clock Output Mode Register (CLMOD) Organization

| CLMOD Bit Settings Resulting |         | Clock Output                  |                             |
|------------------------------|---------|-------------------------------|-----------------------------|
| CLMOD.1                      | CLMOD.0 | Clock Source Frequency        |                             |
| 0                            | 0       | CPU clock (fx/4, fx/8, fx/64) | 1.05 MHz, 524 kHz, 65.5 kHz |
| 0                            | 1       | fx/8                          | 524 kHz                     |
| 1                            | 0       | fx/16                         | 262 kHz                     |
| 1                            | 1       | fx/64                         | 65.5 kHz                    |

| CLMOD.3 | Result of CLMOD.3 Setting |  |
|---------|---------------------------|--|
| 0       | Clock output is disabled  |  |
| 1       | Clock output is enabled   |  |

**NOTE:** Frequencies assume that fx = 4.19 MHz.



OSCILLATOR CIRCUIT S3C70F2/C70F4/P70F4

#### **CLOCK OUTPUT CIRCUIT**

The clock output circuit, used to output clock pulses to the CLO pin, has the following components:

- 4-bit clock output mode register (CLMOD)
- Clock selector
- Output latch
- Port mode flag
- CLO output pin (P3.2)



Figure 6-4. CLO Output Pin Circuit Diagram

#### **CLOCK OUTPUT PROCEDURE**

To output clock pulses to the CLO pin, follow this general procedure:

- 1. Disable clock output by clearing CLMOD.3 to logic zero.
- 2. Set the clock output frequency (CLMOD.1, CLMOD.0).
- 3. Load a "0" to the output latch of the CLO pin (P3.2).
- 4. Set the P3.2 mode flag (PM3.2) to output mode.
- 5. Enable clock output by setting CLMOD.3 to logic one.

# PROGRAMMING TIP — CPU Clock Output to the CLO Pin

To output the CPU clock to the CLO pin:

| BITS | EMB     | ; Or BITR EMB             |
|------|---------|---------------------------|
| SMB  | 15      |                           |
| LD   | EA,#40H |                           |
| LD   | PMG1,EA | ; P3.2 ← Output mode      |
| BITR | P3.2    | ; Clear P3.2 output latch |
| LD   | A,#9H   |                           |
| LD   | CLMOD,A |                           |



S3C70F2/C70F4/P70F4 INTERRUPTS

# **7** INTERRUPTS

#### **OVERVIEW**

S3C70F2/C70F4 microcontrollers process three types of interrupts:

- Internal interrupts generated by on-chip processes
- External interrupts generated by external peripheral devices
- Quasi-interrupts used for edge detection and clock sources

| Interrupt Type      | Interrupt Name    | I/O Port Pin(s)     |
|---------------------|-------------------|---------------------|
| External Interrupts | INTO, INT1        | P1.0, P1.1          |
| Internal Interrupts | INTB, INTT0, INTS | Not applicable      |
| Quasi-interrupts    | INTK              | P6.0-P6.2 (KS0-KS2) |
|                     | INTW              | Not applicable      |

Table 7-1. Interrupts and Corresponding I/O Pin(s)

The interrupt control circuit has four functional components:

- Interrupt enable flags (IEx)
- Interrupt request flags (IRQx)
- Interrupt priority registers (IME and IPR)
- Power-down release signal circuit

#### **Vectored Interrupts**

Interrupt requests may be processed as vectored interrupts in hardware, or they can be generated by program software. A vectored interrupt is generated when the following flags and register settings, corresponding to the specific interrupt, are enabled (set to logic one):

- Interrupt enable flag (IEx)
- Interrupt master enable flag (IME)
- Interrupt request flag (IRQx)
- Interrupt status flags (IS0, IS1)
- Interrupt priority register (IPR)

If all conditions are satisfied, the start address of the interrupt is loaded into the program counter and the program starts executing the service routine from this address.



INTERRUPTS S3C70F2/C70F4/P70F4

#### **Vectored Interrupts (Continued)**

EMB and ERB flags for RAM memory bank and registers are stored in the vector address area of the ROM during interrupt service routines. The flags are stored at the beginning of the program with the VENT instruction. Enable flag values are saved during the main routine, as well as during service routines. Any changes you make to enable flag values during a service routine are not stored in the vector address.

When an interrupt occurs, the EMB and ERB values before the interrupt is initiated are saved along with the program status word (PSW), and the EMB and ERB values for the interrupt are fetched from the respective vector address.

Then, if required, you can modify the enable flags during the interrupt service routine. When the interrupt service routine is returned to the main routine by the IRET instruction, however, the original values saved in the stack are restored and the main program continues program execution with these values.

#### **Software-Generated Interrupts**

To generate an interrupt request from software, the program manipulates the appropriate IRQx flag. When the interrupt request value in the IRQx flag is set, it is retained until all other conditions for the interrupt have been met, and the service routine can be initiated.

#### **Multiple Interrupts**

By manipulating the two interrupt status flags (ISO and IS1), you can control service routine initialization and thereby process multiple interrupts simultaneously.

#### **Power-Down Mode Release**

An interrupt (with the exception of INT0) can be used to release power-down mode (stop or idle). Interrupts for power-down mode release are initiated by setting the corresponding interrupt enable flag. Even if the IME flag is cleared to zero, power-down mode will be released by an interrupt request signal when the interrupt enable flag has been set. In such cases, the interrupt routine will not be executed since IME = "0".



S3C70F2/C70F4/P70F4 INTERRUPTS



Figure 7-1. Interrupt Execution Flowchart



INTERRUPTS S3C70F2/C70F4/P70F4



Figure 7-2. Interrupt Control Circuit Diagram



S3C70F2/C70F4/P70F4 INTERRUPTS

#### **MULTIPLE INTERRUPTS**

The interrupt controller can serve multiple interrupts in two ways: as two-level interrupts, where either all interrupt requests or only those of highest priority are served, or as multi-level interrupts, when the interrupt service routine for a lower-priority request is accepted during the execution of a higher priority routine.

#### **Two-Level Interrupt Handling**

Two-level interrupt handling is the standard method for processing multiple interrupts. When the IS1 and IS0 bits of the PSW (FB0H.3 and FB0H.2, respectively) are both logic zero, program execution mode is normal and all interrupt requests are served. See Figure 7-3.

Whenever an interrupt request is accepted, IS1 and IS0 are incremented by one, and the values are stored in the stack along with the other PSW bits. After the interrupt routine has been served, the modified IS1 and IS0 values are automatically restored from the stack by an IRET instruction.

ISO and IS1 can be manipulated directly by 1-bit write instructions, regardless of the current value of the enable memory bank flag (EMB). Before you can modify an interrupt service flag, however, you must first disable interrupt processing with a DI instruction.

When you set IS1 to "0" and IS0 to "1", you inhibit all interrupt service routines except for the highest priority interrupt currently defined by the interrupt priority register (IPR).



Figure 7-3. Two-Level Interrupt Handling

#### **Multi-Level Interrupt Handling**

With multi-level interrupt handling, a lower-priority interrupt request can be executed while a high-priority interrupt is being served. This is done by manipulating the interrupt status flags, ISO and IS1. See Table 7-2.

When an interrupt is requested during normal program execution, the interrupt status flags ISO and IS1 are set to "1" and "0", respectively. This setting allows only highest-priority interrupts to be served. When a high-priority request is accepted, both interrupt status flags are then cleared to "0" by software so that a request of any priority level can be served. In this way, the high-priority and low-priority requests will be served in parallel.



INTERRUPTS S3C70F2/C70F4/P70F4

Table 7-2. IS1 and IS0 Function

| Process Status | Before INT |     | Effect of ISx Bit Setting                                                                           | After II | NT ACK |
|----------------|------------|-----|-----------------------------------------------------------------------------------------------------|----------|--------|
|                | IS1        | IS0 |                                                                                                     | IS1      | IS0    |
| 0              | 0          | 0   | All interrupt requests are served.                                                                  | 0        | 1      |
| 1              | 0          | 1   | Only high-priority interrupts as determined by the current settings in the IPR register are serced. | 1        | 0      |
| 2              | 1          | 0   | No additional interrupt requests will be served.                                                    | _        | _      |
| _              | 1          | 1   | Value undefined                                                                                     | _        | _      |



Figure 7-4. Multiple-Level Interrupt Handling



S3C70F2/C70F4/P70F4 INTERRUPTS

#### **INTERRUPT PRIORITY REGISTER (IPR)**

The 4-bit interrupt priority register (IPR) is used to control multi-level interrupt handling. The IPR is mapped to RAM address FB2H, and its reset value is logic zero. Before the IPR can be modified by 4-bit write instructions, all interrupts must first be disabled by a DI instruction.

| FB2H | IME | IPR.2 | IPR.1 | IPR.0 |
|------|-----|-------|-------|-------|

By manipulating the IPR settings, you can choose to process all interrupt requests with the same priority level, or you can select one type of interrupt for high-priority processing. A low-priority interrupt can itself be interrupted by a high-priority interrupt, but not by another low-priority interrupt. A high-priority interrupt cannot be interrupted by any other interrupt source.

| Interrupt | Default Priority |
|-----------|------------------|
| INTB      | 1                |
| INT0      | 2                |
| INT1      | 3                |
| INTS      | 4                |
| INTT0     | 5                |

The MSB of the IPR, the interrupt master enable flag (IME), enables and disables all interrupt processing. Even if an interrupt request flag and its corresponding enable flag are set, a service routine cannot be executed until the IME flag is set to logic one.

The IME flag is mapped to FB2H.3 and can be directly manipulated by EI and DI instructions, regardless of the current enable memory bank (EMB) value.

| IPR.2 | IPR.1 | IPR.0 | Result of IPR Bit Setting                                        |  |
|-------|-------|-------|------------------------------------------------------------------|--|
| 0     | 0     | 0     | Normal interrupt handling according to default priority settings |  |
| 0     | 0     | 1     | Process INTB interrupt at highest priority.                      |  |
| 0     | 1     | 0     | Process INT0 interrupts at highest priority.                     |  |
| 0     | 1     | 1     | Process INT1 interrupts at highest priority.                     |  |
| 1     | 0     | 0     | Process INTS interrupts at highest priority.                     |  |
| 1     | 0     | 1     | Process INTT0 interrupts at highest priority.                    |  |

**Table 7-4. Interrupt Priority Register Settings** 

NOTE: When all interrupts are low priority (the lower three bits of the IPR register are logic zero), the interrupt generated first will become high priority. Therefore, the first generated interrupt cannot be superceded by any other interrupt. If two or more interrupt requests are received simultaneously, the priority level is determined according to the standard interrupt priorities in Table 7.4 (e.g., the default priority assigned by hardware when the lower three IPR bits = "0"). In this case, the higher-priority interrupt request is serviced and the other interrupt is inhibited. Then, when the high-priority interrupt is returned from its service routine by an IRET instruction, the inhibited interrupt service routine is started.



INTERRUPTS S3C70F2/C70F4/P70F4

# PROGRAMMING TIP — Setting the INT Interrupt Priority

Set the INT1 interrupt to high priority:

BITS EMB SMB 15

DI ; IPR.3 (IME)  $\leftarrow$  0

LD A,#3H LD IPR,A

EI ; IPR.3 (IME)  $\leftarrow$  1

#### **EXTERNAL INTERRUPT MODE REGISTERS (IMOD0, IMOD1)**

The following components are used to process external interrupts at the INT0 and INT1 pin:

- Noise filtering circuit for INT0
- Edge detection circuit
- Two mode registers, IMOD0 and IMOD1

The mode registers are used to control the triggering edge of the input signal. IMOD 0, 1 settings let you choose either the rising or falling edge of the incoming signal at the INT0 and INT1 pins as the interrupt request trigger.

FB4H IMOD0.3 "0" IMOD0.1 IMOD0.0 FB5H "0" "0" "0" IMOD1.0

IMOD0 and IMOD1 bits are mapped to RAM addresses FB4H (IMOD0) and FB5H (IMOD1), and are addressable by 4-bit write instructions. RESET clears all IMOD values to logic zero, selecting rising edges as the trigger for incoming interrupt requests.

Table 7-5. IMOD0 and IMOD1 Register Organization

| IMOD0.3 | 0                           | IMOD0.1 | IMOD0.0 | Effect of IMOD0 Settings               |  |
|---------|-----------------------------|---------|---------|----------------------------------------|--|
| 0       |                             |         |         | Select CPU clock for sampling          |  |
| 1       | Select fx/64 sampling clock |         |         |                                        |  |
|         |                             | 0       | 0       | Rising edge detection                  |  |
|         |                             | 0       | 1       | Falling edge detection                 |  |
|         |                             | 1       | 0       | Both rising and falling edge detection |  |
|         |                             | 1       | 1       | IRQ0 flag cannot be set to "1"         |  |
|         | 0<br>1                      | Г       |         | IMOD0.3   0   IMOD0.1   IMOD0.0        |  |

| IMOD1 | 0 | 0 | 0 | IMOD1.0 | 1.0 Effect of IMOD1 Settings |  |
|-------|---|---|---|---------|------------------------------|--|
|       |   |   |   | 0       | Rising edge detection        |  |
|       |   |   |   | 1       | Falling edge detection       |  |



S3C70F2/C70F4/P70F4 INTERRUPTS

## **EXTERNAL INTERRUPT 0 and 1 MODE REGISTERS (Continued)**

When a sampling clock rate of fx/64 is used for INT0, an interrupt request flag must be cleared before 16 machine cycles have elapsed. Since the INT0 pin has a clock-driven noise filtering circuit built into it, please take the following precautions when you use it:

- To trigger an interrupt, the input signal width at INT0 must be at least two times wider than the pulse width of the clock selected by IMOD0. This is true even when the INT0 pin is used for general-purpose input.
- Since the INT0 input sampling clock does not operate during stop or idle mode, you cannot use INT0 to release power-down mode.



Figure 7-5. Circuit Diagram for INT0 and INT1 Pins

When modifying the IMOD0 and IMOD1 registers, it is possible to accidentally set an interrupt request flag. To avoid unwanted interrupts, take these precautions when writing your programs:

- 1. Disable all interrupts with a DI instruction.
- 2. Modify the IMOD0 or IMOD1 register.
- 3. Clear all relevant interrupt request flags.
- 4. Enable the interrupt by setting the appropriate IEx flag.
- 5. Enable all interrupts with an El instructions.



INTERRUPTS S3C70F2/C70F4/P70F4

#### **KEY INTERRUPT MODE REGISTER (IMODK)**

The mode register for external interrupts at the KS0–KS2 pins, IMODK, is a 4-bit register at RAM address FB6H. IMODK is addressable only by 4-bit write instructions. RESET clears all IMODK bits to logic zero.

| FB6H "0" | IMODK.2 | IMODK.1 | IMODK.0 |
|----------|---------|---------|---------|
|----------|---------|---------|---------|

1

1

When bits in the IMODK register are set to logic one, INTK uses the falling edge of an incoming signal at corresponding pins as the interrupt request trigger. When a falling edge is detected at any one of the pins KS0–KS2, the IRQK flag is set to logic one and a release signal for power-down mode is generated.

**IMODK** IMODK.2 IMODK.1 IMODK.0 0 **Effect of IMODK Settings** 0 0 0 Disable key interrupt 0 0 1 Select falling edge at KS0 1 0 0 Select falling edge at KS1 Select falling edge at KS0-KS1 0 1 1 1 0 0 Select falling edge at KS2 1 0 1 Select falling edge at KS0, KS2 1 1 0 Select falling edge at KS1-KS2

1

Select falling edge at KS0-KS2

Table 7-6. IMODK Register Bit Settings



- to input mode.

  2. If anyone of the KS0-KS2 pins used for interrupt stays low, a key interrupt is not generated.
- If anyone of the KS0-KS2 pins used for interrupt stays low, a key interrupt is not generated.
   Since all KS0-KS2 pins are ANDed, the falling edge detection circuit cannot detects a falling edge

Figure 7-6. Circuit Diagram for KS0-KS2 Pins



S3C70F2/C70F4/P70F4 INTERRUPTS

# PROGRAMMING TIP — Using INTK as a Key Input Interrupt

When the INTK interrupt used as a key interrupt, the key interrupt pin must be set to input.

1. When KS0-KS2 are selected:

BITS EMB SMB 15 LD A,#7H

LD IMODK,A ; (IMODK)  $\leftarrow$  #7H, KS0–KS2 falling edge select

LD EA,#00H

LD PMG3,EA ; P6  $\leftarrow$  Input mode

LD EA,#40H

LD PUMOD,EA ; Enable P6 pull-up resistors



INTERRUPTS S3C70F2/C70F4/P70F4

#### **INTERRUPT FLAGS**

There are three types of interrupt flags: interrupt request and interrupt enable flags that correspond to each interrupt, the interrupt master enable flag, which enables or disables all interrupt processing.

#### Interrupt Master Enable Flag (IME)

The interrupt master enable flag, IME, enables or disables all interrupt processing. Therefore, even when an IRQx flag is set and its corresponding IEx flag is enabled, the interrupt service routine is not executed until the IME flag is set to logic one.

The IME flag is located in the IPR register (IPR.3), and is mapped to bit address FB2H.3. It can be directly be manipulated by EI and DI instructions, regardless of the current value of the enable memory bank flag (EMB).

#### Interrupt Enable Flags (IEx)

IEx flags, when set to logic one, enable specific interrupt requests to be served. When the interrupt request flag is set to logic one, an interrupt will not be served until its corresponding IEx flag is also enabled.

Interrupt enable flags are mapped to the RAM address area FB8H–FBFH, and can be read, written, or tested directly by 1-bit instructions (BITS and BITR). IEx flags can be addressed directly at their specific RAM addresses, despite the current value of the enable memory bank (EMB) flag.

#### Interrupt Request Flags (IRQx)

Interrupt request flags, located in the RAM area FB8H-FBFH, are read/write addressable by 1-bit or 4-bit instructions. IRQx flags can be addressed directly at their specific RAM addresses, regardless of the current value of the enable memory bank (EMB) flag.

When a specific IRQx lag is set to logic one, the corresponding interrupt request is generated. The flag is then automatically cleared to logic zero by hardware when the interrupt has been served. Exceptions are the watch timer interrupt request flag, IRQW, and key interrupt request flag IRQK, which must be cleared by software after the interrupt service routine has executed. IRQx flags are also used to execute interrupt requests from software. In summary, follow these guidelines for using IRQx flags:

- 1. IRQx is set to request an interrupt when an interrupt meets the set condition for interrupt generation.
- 2. IRQx is set to "1" by hardware and then cleared by hardware when the interrupt has been served (with the exception of IRQW and IRQK).
- 3. When IRQx is set to "1" by software, an interrupt is generated.



S3C70F2/C70F4/P70F4 INTERRUPTS

#### **INTERRUPT MASTER ENABLE FLAG (IME)**

The interrupt master enable flag, IME, inhibits or enables all interrupt processing. Therefore, even when an IRQx flag and its corresponding IEx flag is enabled, an interrupt request will not be serviced until the IME flag is set to logic one. The IME flag is the most significant bit of the 4-bit IPR register at RAM location FB2H.

| IME | IPR.2 | IPR.1 | IPR.0 | Effect of Bit Settings |
|-----|-------|-------|-------|------------------------|
| 0   |       |       |       | Inhibit all interrupts |
| 1   |       |       |       | Enable all interrupts  |

You can manipulate the IME flag using EI and DI instructions, despite the current value of the enable memory bank (EMB) flag.

#### **INTERRUPT ENABLE FLAGS (IEx)**

Interrupt enable flags are used to control the execution of service routines for specific interrupt requests. The enable flag has priority over a request flag — even if the IRQx flag is enabled, the interrupt request will not be serviced until the corresponding IEx flag is set to logic one.

Using 1-bit or 4-bit instructions and direct addressing, you can read, write, or test IEx (and IRQx) flags despite the current enable memory bank (EMB) value. The IEx and IRQx flags are mapped to RAM area FB8H–FBFH.

| Address | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|---------|-------|-------|-------|-------|
| FB8H    | 0     | 0     | IEB   | IRQB  |
| FBAH    | 0     | 0     | IEW   | IRQW  |
| FBBH    | 0     | 0     | 0     | 0     |
| FBCH    | 0     | 0     | IET0  | IRQT0 |
| FBDH    | 0     | 0     | IES   | IRQS  |
| FBEH    | IE1   | IRQ1  | IE0   | IRQ0  |
| FBFH    | 0     | 0     | IEK   | IRQK  |

Table 7-7. Interrupt Enable and Interrupt Request Flag Addresses

#### NOTES:

- 1. IEx refers generically to all interrupt enable flags.
- 2. IRQx refers generically to all interrupt request flags.
- 3. IEx = 0 is interrupt disable mode.
- 4. IEx = 1 is interrupt enable mode.



INTERRUPTS S3C70F2/C70F4/P70F4

#### **INTERRUPT REQUEST FLAGS (IRQx)**

When an interrupt request flag (IRQx) is set, a software-generated interrupt is enabled for the corresponding interrupt. IRQx flags can be written by 1- or 4-bit RAM control instructions. IRQx flags are then cleared automatically when the interrupt has been serviced. Exceptions to the general rule are the watch timer interrupt request flag, IRQW and key interrupt request flag, IRQK; they must be cleared by software after the interrupt service routine has executed.

Table 7-8. Interrupt Request Flag Conditions and Priorities

| Interrupt<br>Source | Internal /<br>External | Pre-condition for IRQx Flag Setting                                         | Interrupt<br>Priority | IRQx Flag<br>Name |
|---------------------|------------------------|-----------------------------------------------------------------------------|-----------------------|-------------------|
| INTB                | 1                      | Reference time interval signal from basic timer                             | 1                     | IRQB              |
| INT0                | E                      | Rising or falling edge detected at INT0 pin                                 | 2                     | IRQ0              |
| INT1                | E                      | Rising or falling edge detected at INT1 pin                                 | 3                     | IRQ1              |
| INTS                | I                      | Completion signal for serial transmit-and-receive or receive-only operation | 4                     | IRQS              |
| INTT0               | I                      | Signals for TCNT0 and TREF0 registers coincide                              | 5                     | IRQT0             |
| INTK (note)         | Е                      | Falling edge is detected at any one of the KS0–KS2 pins                     | _                     | IRQK              |
| INTW (note)         | I                      | Time interval of 0.5 secs or 3.19 msecs                                     | _                     | IRQW              |

**NOTE:** INTK and INTW are quasi-interrupts and INTK is used only for testing incoming signals.



S3C70F2/C70F4/P70F4 POWER-DOWN

# 8 POWER-DOWN

#### **OVERVIEW**

The S3C70F2/C70F4 microcontroller has two power-down modes to reduce power consumption: idle and stop. Idle mode is initiated by the IDLE instruction and stop mode by the instruction STOP. (Several NOP instructions must always follow an IDLE or STOP instruction in a program.) In idle mode, the CPU clock stops while peripherals and the oscillation source continue to operate normally.

When RESET occurs during normal operation or during a power-down mode, a reset operation is initiated and the CPU enters idle mode. When the standard oscillation stabilization time interval (31.3 ms at 4.19 MHz) has elapsed, normal CPU operation resumes.

In stop mode, system clock oscillation is halted (assuming it is currently operating), and peripheral hardware components are powered-down. The effect of stop mode on specific peripheral hardware components — CPU, basic timer, serial I/O, timer/ counters 0, and watch timer — and on external interrupt requests, is detailed in Table 8-1.

#### NOTE

Do not use stop mode if you are using an external clock source because X<sub>in</sub> input must be restricted internally to V<sub>SS</sub> to reduce current leakage.

Idle or stop modes are terminated either by a RESET, or by an interrupt with the exception of INTO, which are enabled by the corresponding interrupt enable flag, IEx. When power-down mode is terminated by RESET input, a normal reset operation is executed. Assuming that both the interrupt enable flag and the interrupt request flag are set to "1", power-down mode is released immediately upon entering power-down mode.

When an interrupt is used to release power-down mode, the operation differs depending on the value of the interrupt master enable flag (IME):

- If the IME flag = "0", program execution is started immediately after the instruction which issues the request to enter power-down mode. The interrupt request flag remains set to logic one.
- If the IME flag = "1", two instructions are executed after the power-down mode release. Then, the vectored interrupt is initiated. However, when the release signal is caused by INTK or INTW, the operation is identical to the IME = 0 condition. That is, a vector interrupt is not generated.



POWER-DOWN S3C70F2/C70F4/P70F4

**Table 8-1. Hardware Operation During Power-Down Modes** 

| Operation                      | Stop Mode (STOP)                                                                                  | Idle Mode (IDLE)                                                                                  |
|--------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Clock oscillator               | System clock oscillation stops                                                                    | CPU clock oscillation stops (system clock oscillation continues)                                  |
| Basic timer                    | Basic timer stops                                                                                 | Basic timer operates (with IRQB set at each reference interval)                                   |
| Serial interface               | Operates only if external SCK input is selected as the serial I/O clock                           | Operates if a clock other than the CPU clock is selected as the serial I/O clock                  |
| Timer/counter 0                | Operates only if TCL0 is selected as the counter clock                                            | Timer/counter 0 operates                                                                          |
| Comparator                     | Comparator operation is stopped                                                                   | Comparator operates                                                                               |
| Watch timer                    | Watch timer operation is stopped                                                                  | Watch timer operates                                                                              |
| External interrupts            | INT1 and INTK are acknowledged; INT0 is not serviced                                              | INT1 and INTK are acknowledged;<br>INT0 is not serviced                                           |
| CPU                            | All CPU operations are disabled                                                                   | All CPU operations are disabled                                                                   |
| Power-down mode release signal | Interrupt request signals (except INT0) are enabled by an interrupt enable flag or by RESET input | Interrupt request signals (except INT0) are enabled by an interrupt enable flag or by RESET input |



S3C70F2/C70F4/P70F4 POWER-DOWN

#### **IDLE MODE TIMING DIAGRAMS**



Figure 8-1. Timing When Idle Mode is Released by RESET



Figure 8-2. Timing When Idle Mode is Released by an Interrupt



POWER-DOWN S3C70F2/C70F4/P70F4

#### STOP MODE TIMING DIAGRAMS



Figure 8-3. Timing When Stop Mode is Released by RESET



Figure 8-4. Timing When Stop Mode is Released by an Interrupt



S3C70F2/C70F4/P70F4 POWER-DOWN

#### I/O PORT PIN CONFIGURATION FOR POWER-DOWN

The following method describes how to configure I/O port pins to reduce power consumption during power-down modes (stop, idle):

**Condition 1:** If the microcontroller is not configured to an external device:

- 1. Connect unused port pins according to the information in Table 8-2.
- 2. Disable all pull-up resistors for output pins by making the appropriate modifications to the pull-up resistor mode register, PUMOD. Reason: If output goes low when the pull-up resistor is enabled, there may be unexpected surges of current through the pull-up.
- 3. Disable pull-up resistors for input pins configured to V<sub>DD</sub> or V<sub>SS</sub> levels in order to check the current input option. Reason: If the input level of a port pin is set to V<sub>SS</sub> when a pull-up resistor is enabled, it will draw an unnecessarily large current.

**Condition 2:** If the microcontroller is configured to an external device and the external device's V<sub>DD</sub> source is turned off in power-down mode.

- 1. Connect unused port pins according to the information in Table 8-2.
- 2. Disable the pull-up resistors of output pins by making the appropriate modifications to the pull-up resistor mode register, PUMOD. Reason: If output goes low when the pull-up resistor is enabled, there may be unexpected surges of current through the pull-up.
- 3. Disable pull-up resistors for input pins configured to V<sub>DD</sub> or V<sub>SS</sub> levels in order to check the current input option. Reason: If the input level of a port pin is set to V<sub>SS</sub> when a pull-up resistor is enabled, it will draw an unnecessarily large current.
- 4. Disable the pull-up resistors of input pins connected to the external device by making the necessary modifications to the PUMOD register.
- 5. Configure the output pins that are connected to the external device to low level. Reason: When the external device's V<sub>DD</sub> source is turned off, and if the microcontroller's output pins are set to high level, V<sub>DD</sub> − 0.7 V is supplied to the V<sub>DD</sub> of the external device through its input pin. This causes the device to operate at the level V<sub>DD</sub> − 0.7 V. In this case, total current consumption would not be reduced.
- 6. Determine the correct output pin state necessary to block current pass in according with the external transistors (PNP, NPN).



POWER-DOWN S3C70F2/C70F4/P70F4

## RECOMMENDED CONNECTIONS FOR UNUSED PINS

To reduce overall power consumption, please configure unused pins according to the guidelines described in Table 8-2.

Table 8-2. Unused Pin Connections for Reducing Power Consumption

| Pin/Share Pin Names                                                                              | Recommended Connection                                             |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| P0.0/SCK<br>P0.1/SO<br>P0.2/SI                                                                   | Input mode: Connect to V <sub>DD</sub> Output mode: Do not connect |
| P1.0/INT0 - P1.1/INT1                                                                            | Connect to V <sub>DD</sub>                                         |
| P2.0/CIN0<br>P2.1/CIN1<br>P2.2/CIN2<br>P2.3/CIN3                                                 | Connect to V <sub>DD</sub>                                         |
| P3.0/TCL0<br>P3.1/TCLO0<br>P3.2/CLO<br>P4.0-P4.3<br>P5.0-P5.3<br>P6.0/KS0 - P6.2/KS2<br>P6.3/BUZ |                                                                    |
| Test                                                                                             | Connect to V <sub>SS</sub>                                         |



\$3C70F2/C70F4/P70F4 RESET



#### **OVERVIEW**

When a RESET signal is input during normal operation or power-down mode, a reset operation is initiated and the CPU enters idle mode. Then, when the standard oscillation stabilization interval of 31.3 ms at 4.19 MHz has elapsed, normal system operation resumes.

Regardless of when the RESET occurs — during normal operating mode or during power-down mode — the effect on most hardware register values is almost identical. The exceptions are as follows:

- Carry flag
- Data memory values
- General-purpose registers E, A, L, H, X, W, Z, and Y
- Serial I/O buffer register (SBUF)

If a RESET occurs during idle or stop mode, the current values in these registers are retained. Otherwise, their values are undefined.



Figure 9-1. Timing for Oscillation Stabilization After RESET

#### HARDWARE REGISTER VALUES AFTER RESET

Table 9-1 gives you detailed information about hardware register values after a RESET occurs during power-down mode or during normal operation.



9-1

RESET S3C70F2/C70F4/P70F4

Table 9-1. Hardware Register Values After RESET

| Hardware Component or Subcomponent       | If RESET Occurs During<br>Power-Down Mode                                                                          | If RESET Occurs During<br>Normal Operation                                                                         |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Program counter (PC)                     | Lower three bits of address 0000H are transferred to PC11-8, and the contents of 0001H to PC7-0.                   | Lower three bits of address 0000H are transferred to PC11-8, and the contents of 0001H to PC7-0.                   |
| Program Status Word (PSW):               |                                                                                                                    |                                                                                                                    |
| Carry flag (C)                           | Retained                                                                                                           | Undefined                                                                                                          |
| Skip flag (SC0-SC2)                      | 0                                                                                                                  | 0                                                                                                                  |
| Interrupt status flags (IS0, IS1)        | 0                                                                                                                  | 0                                                                                                                  |
| Bank enable flags (EMB, ERB)             | Bit 6 of address 0000H in program memory is transferred to the ERB flag, and bit 7 of the address to the EMB flag. | Bit 6 of address 0000H in program memory is transferred to the ERB flag, and bit 7 of the address to the EMB flag. |
| Stack pointer (SP)                       | Undefined                                                                                                          | Undefined                                                                                                          |
| Data Memory (RAM):                       |                                                                                                                    |                                                                                                                    |
| General registers E, A, L, H, X, W, Z, Y | Values retained                                                                                                    | Undefined                                                                                                          |
| General-purpose registers                | Values retained <sup>(Note)</sup>                                                                                  | Undefined                                                                                                          |
| Bank selection registers (SMB, SRB)      | 0, 0                                                                                                               | 0, 0                                                                                                               |
| BSC register (BSC0-BSC3)                 | 0                                                                                                                  | 0                                                                                                                  |
| Clocks:                                  |                                                                                                                    |                                                                                                                    |
| Power control register (PCON)            | 0                                                                                                                  | 0                                                                                                                  |
| Clock output mode register (CLMOD)       | 0                                                                                                                  | 0                                                                                                                  |
| Interrupts:                              |                                                                                                                    |                                                                                                                    |
| Interrupt request flags (IRQx)           | 0                                                                                                                  | 0                                                                                                                  |
| Interrupt enable flags (IEx)             | 0                                                                                                                  | 0                                                                                                                  |
| Interrupt priority flag (IPR)            | 0                                                                                                                  | 0                                                                                                                  |
| Interrupt master enable flag (IME)       | 0                                                                                                                  | 0                                                                                                                  |
| INT0 mode register (IMOD0)               | 0                                                                                                                  | 0                                                                                                                  |
| INT1 mode register (IMOD1)               | 0                                                                                                                  | 0                                                                                                                  |
| INTK mode register (IMODK)               | 0                                                                                                                  | 0                                                                                                                  |

NOTE: The values of the 0F8H-0FDH are not retained when a RESET signal is input



**S3C70F2/C70F4/P70F4** RESET

Table 9-1. Hardware Register Values After RESET (Continued)

| Hardware Component or Subcomponent       | If RESET Occurs During<br>Power-Down Mode | If RESET Occurs During Normal Operation |
|------------------------------------------|-------------------------------------------|-----------------------------------------|
| I/O Ports:                               |                                           |                                         |
| Output buffers                           | Off                                       | Off                                     |
| Output latches                           | 0                                         | 0                                       |
| Port mode flags (PM)                     | 0                                         | 0                                       |
| Pull-up resistor mode reg (PUMOD)        | 0                                         | 0                                       |
| Port 2 mode register (P2MOD)             | 0                                         | 0                                       |
| N-channel open-drain mode register (PNE) | 0                                         | 0                                       |
| Watch-dog Timer:                         |                                           |                                         |
| WDT mode register (WDMOD)                | A5H                                       | A5H                                     |
| WDT clear flag (WDTCF)                   | 0                                         | 0                                       |
| Basic Timer:                             |                                           |                                         |
| Count register (BCNT)                    | Undefined                                 | Undefined                               |
| Mode register (BMOD)                     | 0                                         | 0                                       |
| Timer/Counter 0:                         |                                           |                                         |
| Count registers (TCNT0)                  | 0                                         | 0                                       |
| Reference registers (TREF0)              | FFH, FFFFH                                | FFH, FFFFH                              |
| Mode registers (TMOD0)                   | 0                                         | 0                                       |
| Output enable flags (TOE0)               | 0                                         | 0                                       |
| Watch Timer:                             |                                           |                                         |
| Watch timer mode register (WMOD)         | 0                                         | 0                                       |
| Comparator                               |                                           |                                         |
| Comparator mode register (CMOD)          | 0                                         | 0                                       |
| Comparison result register (CMPREG)      | Undefined                                 | Undefined                               |
| Serial I/O Interface:                    |                                           |                                         |
| SIO mode register (SMOD)                 | 0                                         | 0                                       |
| SIO interface buffer (SBUF)              | Values retained                           | Undefined                               |



S3C70F2/C70F4/P70F4 I/O PORTS

# **10** 1/0 PORTS

#### **OVERVIEW**

The S3C70F2/C70F4 has 2 input ports and 5 I/O ports. Pin addresses for all I/O ports are mapped to locations FF0H–FF6H in bank 15 of the RAM. The contents of I/O port pin latches can be read, written, or tested at the corresponding address using bit manipulation instructions.

There are total of 6 input pins and 18 configurable I/O pin, including 8 high current I/O pins for a maximum number of 24 I/O pins.

#### **Port Mode Flags**

Port mode flags (PM) are used to configure I/O ports 0 and 3 (port mode group 1), port 4 (port mode group 2), and ports 5 and 6 (port mode group 3) to input or output mode by setting or clearing the corresponding I/O buffer. PM flags are stored in three 8-bit registers in RAM area FE8H–FEDH, and are addressable by 8-bit write instructions only.

#### Port 2 Mode Register

Port 2 (P2.0–P2.3) can be used as either for analog input or for digital input. P2MOD register settings determines port 2 mode (analog or digital input) for specific port 2 pins.

#### **Pull-Up Resistors**

Pull-up resistors are assignable to input pins of ports 0, 1, 3, 4, 5 and 6. When a configurable I/O port pin serves as an output pin, its assigned pull-up resistor is automatically disabled, even though the pin's pull-up resistor is enabled by a corresponding bit setting in the pull-up resistor mode register (PUMOD).

## **PUMOD Control Register**

The pull-up mode register (PUMOD) is an 8-bit register used to assign internal pull-up resistors by software to specific I/O ports.

When a configurable I/O port pin is used as an output pin, its assigned pull-up resistor is automatically disabled, even though the pin's pull-up is enabled by a corresponding PUMOD bit setting.

PUMOD is mapped to RAM address FDCH–FDDH and is addressable by 8-bit write instructions only. RESET clears PUMOD register values to logic zero, automatically disconnecting all software-assignable port pull-up resistors.



I/O PORTS S3C70F2/C70F4/P70F4

Table 10-1. I/O Port Overview

| Port | I/O | Pins | Pin Names              | Address      | Function Description                                                                                                                                                                                                                                                                                                                                                                   |
|------|-----|------|------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | I/O | 3    | P0.0-P0.2              | FF0H         | 3-bit I/O port. 1-bit and 3-bit read/write and test is possible. Individual pins are software configurable as input or output. 3-bit pull-up resistors are assignable by software.                                                                                                                                                                                                     |
| 1    | _   | 2    | P1.0-P1.1              | FF1H         | 2-bit input port. 1-bit and 2-bit read and test is possible. 2-bit pull-up resistors are software assignable.                                                                                                                                                                                                                                                                          |
| 2    | Ι   | 4    | P2.0-P2.3              | FF2H         | 4-bit analog or digital input port. 1-bit or 4-bit read and test possible.                                                                                                                                                                                                                                                                                                             |
| 3    | I/O | 3    | P3.0-P3.2              | FF3H         | Same as port 0.                                                                                                                                                                                                                                                                                                                                                                        |
| 4, 5 | I/O | 8    | P4.0–P4.3<br>P5.0–P5.3 | FF4H<br>FF5H | 4-bit I/O ports. 1-, 4-, and 8-bit read/write/test is possible. Pins are individually configurable as input or output. Ports 4 and 5 can be paired to support 8-bit data transfer. 4-bit pull-up registers are software assignable to input pins and are automatically disabled for output pins. The N-channel open drain or push-pull output can be selected by software (1-bit unit) |
| 6    | I/O | 4    | P6.0-P6.3              | FF6H         | 4-bit I/O ports. Pins are individually software configurable as input or output. 1-bit and 4-bit read/write/test is possible. 4-bit pull-up resistors are software assignable.                                                                                                                                                                                                         |

Table 10-2. I/O Port Pin Status During Instruction Execution

| Instruction Type                                        | Ex                      | ample                           | Input Mode Status                             | Output Mode Status                          |
|---------------------------------------------------------|-------------------------|---------------------------------|-----------------------------------------------|---------------------------------------------|
| 1-bit test<br>1-bit input<br>4-bit input<br>8-bit input | BTST<br>LDB<br>LD<br>LD | P0.1<br>C,P1.3<br>A,P6<br>EA,P4 | Input or test data at each pin                | Input or test data at output latch          |
| 1-bit output                                            | BITR                    | P3.0                            | Output latch contents undefined               | Output pin status is modified               |
| 4-bit output<br>8-bit output                            | LD<br>LD                | P2,A<br>P6,EA                   | Transfer accumulator data to the output latch | Transfer accumulator data to the output pin |



I/O PORTS S3C70F2/C70F4/P70F4

## PORT MODE FLAGS (PM FLAGS)

Port mode flags (PM) are used to configure I/O ports 0 and 3-6 to input or output mode by setting or clearing the corresponding I/O buffer. PM flags are stored in three 8-bit registers in RAM area FE8H-FEDH, and are addressable by 8-bit write instructions only.

For convenient program reference, PM flags are organized into three groups — PMG1, PMG2, and PMG3, as shown in Table 10-3.

**Port Mode Group ID** Corresponding I/O Ports **Port Mode Group Address** Ports 0 and 3 PMG1 FE8H-FE9H PMG2 Port 4 FEAH-FEBH Ports 5 and 6 PMG3 FECH-FEDH

Table 10-3. Port Mode Groups and Corresponding I/O Ports

When a PM flag is "0", the port is set to input mode; when it is "1", the port is enabled for output. RESET clears all port mode flags to logic zero, automatically configuring the corresponding I/O ports to input mode.

|             |         |       | •     |       |       |
|-------------|---------|-------|-------|-------|-------|
| PM Group ID | Address | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| PMG1        | FE8H    | "0"   | PM0.2 | PM0.1 | PM0.0 |
|             | FE9H    | "0"   | PM3.2 | PM3.1 | PM3.0 |
| PMG2        | FEAH    | PM4.3 | PM4.2 | PM4.1 | PM4.0 |
|             | FEBH    | "0"   | "0"   | "0"   | "0"   |
| PMG3        | FECH    | PM5.3 | PM5.2 | PM5.1 | PM5.0 |
|             | FEDH    | PM6.3 | PM6.2 | PM6.1 | PM6.0 |

Table 10-4. Port Mode Flag Map

NOTE: If bit = "0", the corresponding I/O pin is set to input mode. If bit = "1", the pin is set to output mode. All flags are cleared to "0" following RESET.

# PROGRAMMING TIP — Configuring I/O Ports as Input or Output

Configure P0.0 and P3.0 as an output port and the other ports as input ports:

BITS **EMB** SMB 15 LD EA,#11H

LD PMG1,EA ; P0.0 and P3.0 ← Output

LD PMG2,EA

LD

LD EA,#00H ; P4 ← Input LD EA,#00H PMG3,EA ; P5, P6 ← Input



I/O PORTS S3C70F2/C70F4/P70F4

#### PORT 2 MODE REGISTER (P2MOD)

P2MOD register settings determine if port 2 is used either for analog input or for digital input. P2MOD register is 4-bit write only register. P2MOD is mapped to address FE2H and initialized to zero by a RESET, configuring port 2 as an analog input port.

When bit is set to "1", the corresponding pin is configured as a digital input pin. When set to "0", configured as an analog input pin: P2MOD.0 for P2.0, P2MOD.1 for P2.1, P2MOD.2 for P2.2, and P2MOD.3 for P2.3.

#### PULL-UP RESISTOR MODE REGISTER (PUMOD)

The pull-up resistor mode register (PUMOD) is an 8-bit register used to assign internal pull-up resistors by software to specific I/O ports. When a configurable I/O port pin is used as an output pin, its assigned pull-up resistor is automatically disabled, even though the pin's pull-up is enabled by a corresponding PUMOD bit setting.

PUMOD is mapped to RAM address FDCH–FDDH and is addressable by 8-bit write instructions only. RESET clears PUMOD register values to logic zero, automatically disconnecting all software-assignable port pull-up resistors.

Table 10-5. Pull-Up Resistor Mode Register (PUMOD) Organization

| Address | Bit 3   | Bit 2   | Bit 1   | Bit 0   |
|---------|---------|---------|---------|---------|
| FDCH    | PUMOD.3 | "0"     | PUMOD.1 | PUMOD.0 |
| FDDH    | "0"     | PUMOD.6 | PUMOD.5 | PUMOD.4 |

**NOTE:** When bit = "1", a pull-up resistor is assigned to the corresponding I/O port: PUMOD.3 for port 3, PUMOD.6 for port 6, and so on.

#### N-CHANNEL OPEN-DRAIN ENABLE REGISTER (PNE)

|     | Address | Bit 3  | Bit 2  | Bit 1  | Bit 0  |
|-----|---------|--------|--------|--------|--------|
| PNE | FDAH    | PNE4.3 | PNE4.2 | PNE4.1 | PNE4.0 |
|     | FDBH    | PNE5.3 | PNE5.2 | PNE5.1 | PNE5.0 |

The N-channel, open-drain mode register, PNE, is used to configure ports 4 and 5 to n-channel open-drain mode or as push-pull outputs.

When a bit in the PNE register is set to "1", the corresponding output pin is configured to n-channel open-drain, when set to "0", the output pin is configured to push-pull; PNE4.3 for P4.3, PNE4.2 for P4.2, PNE4.1 for P4.1, PNE4.0 for P4.0, PNE5.3 for P5.3, PNE5.2 for P5.2, PNE5.1 for P5.1 and PNE5.0 for P5.0.

## PROGRAMMING TIP — Enabling and Disabling I/O Port Pull-Up Resistors

P6 enable pull-up resistors, P0, P1, P3, P4 and P5 disable pull-up resistors.

BITS EMB
SMB 15
LD EA,#40H
LD PUMOD.E

D PUMOD.EA : P6 enable



\$3C70F2/C70F4/P70F4 I/O PORTS

## **PORT 0 CIRCUIT DIAGRAM**



Figure 10-1. I/O Port 0 Circuit Diagram



I/O PORTS S3C70F2/C70F4/P70F4

## **PORT 1 CIRCUIT DIAGRAM**



Figure 10-2. Input Port 1 Circuit Diagram



\$3C70F2/C70F4/P70F4 I/O PORTS

## **PORT 2 CIRCUIT DIAGRAM**



Figure 10-3. Port 2 Circuit Diagram



VO PORTS S3C70F2/C70F4/P70F4

## **PORT 3 CIRCUIT DIAGRAM**



Figure 10-4. Port 3 Circuit Diagram



S3C70F2/C70F4/P70F4 I/O PORTS

## **PORTS 4 AND 5 CIRCUIT DIAGRAM**



Figure 10-5. Circuit Diagram for Port 4 and 5



VO PORTS S3C70F2/C70F4/P70F4

## **PORT 6 CIRCUIT DIAGRAM**



Figure 10-6. Port 6 Circuit Diagram



11

# **TIMERS and TIMER/COUNTERS**

#### **OVERVIEW**

There are three timer and timer/counter function modules:

- 8-bit basic timer (BT)
- 8-bit timer/counter 0 (TC0)
- Watch timer (WT)

The 8-bit basic timer (BT) is the microcontroller's main interval timer. It generates a interrupt request at a fixed time interval by making the appropriate modification to the mode register.

The basic timer also functions as a 'watchdog' timer and is used to determine clock oscillation stabilization time when stop mode is released by an interrupt or a RESET.

The 8-bit timer/counter 0 (TC0) is programmable timer/counter that is used primarily for event counting and for clock frequency modification and output. In addition, TC0 generates a clock signal that can be used by the serial I/O interface.

The watch timer (WT) module consists of an 8-bit watch timer mode register, a clock selector, and a frequency divider circuit. Watch timer functions include real-time and watch-time measurement, system clock interval timing, and generation of buzzer output.



## **BASIC TIMER (BT)**

#### **OVERVIEW**

The 8-bit basic timer (BT) has five functional components:

- Clock selector logic
- 4-bit mode register (BMOD)
- 8-bit counter register (BCNT)
- Watchdog timer control register (WDMOD)
- Watchdog timer clear flag (WDTCF)

The basic timer generates interrupt requests at precise intervals, based on the frequency of the system clock.

You can use the basic timer as a "watchdog" timer for monitoring system events or use BT output to stabilize clock oscillation when stop mode is released by an interrupt or RESET.

Use the basic timer mode register, BMOD, to turn the BT on and off, to select input clock frequency, and to control interrupt or stabilization intervals.

#### **Interval Timer Function**

The measurement of elapsed time intervals is the basic timer's primary function. The standard interval is 256 BT clock pulses.

To restart the basic timer, set bit 3 of the mode register BMOD to logic one. The input clock frequency and the interrupt and stabilization interval are selected by loading the appropriate bit values to BMOD.2–BMOD.0.

The 8-bit counter register, BCNT, is incremented each time a clock signal is detected that corresponds to the frequency selected by BMOD. BCNT continues incrementing as it counts BT clocks until an overflow occurs.

An overflow causes the BT interrupt request flag (IRQB) to be set to logic one to signal that the designated time interval has elapsed. An interrupt request is then generated, BCNT is cleared to logic zero, and counting continues from 00H.

## **Watchdog Timer Function**

The basic timer can also be used as a "watch-dog" timer to detects inadvertent program loop, that is, system or program operation error. For this purpose, instruction that clears the watch-dog timer(*BITS WDTCF*) should be executed at proper points in a program within a given period. If an instruction that clears the watch-dog timer is not executed within the period and the watch-dog timer overflows, reset signal is generated and system is restarted with reset status. An operation of watch-dog timer is as follows:

- Write some value(except #5AH) to Watch-Dog Timer Mode register, WDMOD.
- If WDCNT overflows, system reset is generated.

## **Oscillation Stabilization Interval Control**

Bits 2–0 of the BMOD register are used to select the input clock frequency for the basic timer. This setting also determines the time interval (also referred to as 'wait time') required to stabilize clock signal oscillation when power-down mode is released by an interrupt. When a RESET signal is generated, the standard stabilization interval for system clock oscillation following a RESET is 31.3 ms at 4.19 MHz.



| Register<br>Name | Туре    | Description                                                                                                                                 | Size  | RAM<br>Address | Addressing<br>Mode                                       | Reset<br>Value |
|------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|----------------------------------------------------------|----------------|
| BMOD             | Control | Controls the clock frequency (mode) of the basic timer; also, the oscillation stabilization interval after power-down mode release or RESET | 4-bit | F85H           | 4-bit write-<br>only;<br>BMOD.3: also<br>1-bit writeable | "0"            |
| BCNT             | Counter | Counts clock pulses matching the BMOD frequency setting                                                                                     | 8-bit | F86H-F87H      | 8-bit<br>read-only                                       | U (note)       |
| WDMOD            | Control | Controls watch-dog timer operation.                                                                                                         | 8-bit | F98H-F99H      | 8-bit write-<br>only                                     | A5H            |
| WDTCF            | Control | Clear the watch-dog timer's counter.                                                                                                        | 1-bit | F9AH.3         | 1-bit write-                                             | "0"            |

Table 11-1. Basic Timer Register Overview

NOTE: 'U' means the value is undetermined after a RESET.



Figure 11-1. Basic Timer Circuit Diagram



### **BASIC TIMER MODE REGISTER (BMOD)**

The basic timer mode register, BMOD, is a 4-bit write-only register located at RAM address F85H. Bit 3, the basic timer start control bit, is also 1-bit addressable. All BMOD values are set to logic zero following RESET and interrupt request signal generation is set to the longest interval. (BT counter operation cannot be stopped.) BMOD settings have the following effects:

- Restart the basic timer,
- Control the frequency of clock signal input to the basic timer, and
- Determine time interval required for clock oscillation to stabilize following the release of stop modes by an interrupt.

By loading different values into the BMOD register, you can dynamically modify the basic timer clock frequency during program execution. Four BT frequencies, ranging from  $fx/2^{12}$  (1.02 kHz) to  $fx/2^{5}$  (131 kHz), are selectable. Since BMOD's reset value is logic zero, the default clock frequency setting is  $fx/2^{12}$ . (kHz frequencies assume a system clock (fx) frequency of 4.19 MHz.)

The most significant bit of the BMOD register, BMOD.3, is used to start the basic timer again. When BMOD.3 is set to logic one (enabled) by a 1-bit write instruction, the contents of the BT counter register (BCNT) and the BT interrupt request flag (IRQB) are both cleared to logic zero, and timer operation is restarted.

The combination of bit settings in the remaining three registers — BMOD.2, BMOD.1, and BMOD.0 — determine the clock input frequency and oscillation stabilization interval.

Table 11-2. Basic Timer Mode Register (BMOD) Organization

| BMOD.3 | Basic Timer Enable/Disable Control Bit                 |
|--------|--------------------------------------------------------|
| 1      | Start basic timer; clear IRQB, BCNT, and BMOD.3 to "0" |

| BMOD.2 | BMOD.1 | BMOD.0 |
|--------|--------|--------|
| 0      | 0      | 0      |
| 0      | 1      | 1      |
| 1      | 0      | 1      |
| 1      | 1      | 1      |

| Basic Timer Input Clock | Oscillation Stabilization |
|-------------------------|---------------------------|
| fx/212 (1.02 kHz)       | 220/fx (250 ms)           |
| fx/29 (8.18 kHz)        | 217/fx (31.3 ms)          |
| fx/27 (32.7 kHz)        | 215/fx (7.82 ms)          |
| fx/25 (131 kHz)         | 213/fx (1.95 ms)          |

#### NOTES:

- 1. Clock frequencies and stabilization intervals assume a system oscillator clock frequency (fx) of 4.19 MHz.
- 2. fx = system clock frequency.
- 3. Oscillation stabilization time is the time required to stabilize clock signal oscillation after stop mode is released.
- 4. The standard stabilization time for system clock oscillation following a RESET is 31.3 ms at 4.19 MHz.



## **BASIC TIMER COUNTER (BCNT)**

BCNT is an 8-bit counter register for the basic timer. It is mapped to RAM addresses F86H–F87H and can be addressed by 8-bit read instructions.

RESET leaves the BCNT register value undetermined. BCNT is automatically cleared to logic zero whenever the BMOD register control bit (BMOD.3) is set to "1" to restart the basic timer. It is incremented each time a clock pulse of the frequency determined by the current BMOD bit settings is detected.

When BCNT has incremented to hexadecimal 'FFH' (256 clock pulses), it is cleared to '00H' and an overflow is generated. The overflow causes the interrupt request flag, IRQB, to be set to logic one. When the interrupt request is generated, BCNT immediately resumes counting incoming clock signals.

#### NOTE

Always execute a BCNT read operation twice to eliminate the possibility of reading unstable data while the counter is incrementing. If, after two consecutive reads, the BCNT values match, you can select the latter value as valid data. Until the results of the consecutive reads match, however, the read operation must be repeated until the validation condition is met.

#### **BASIC TIMER OPERATION SEQUENCE**

The basic timer's sequence of operations may be summarized as follows:

- 1. Set bit BMOD.3 to logic one to restart basic timer operation
- 2. BCNT is incremented by one after each clock pulse corresponding to BMOD selection
- 3. BCNT overflows if BCNT ≥ 255 (FFH)
- 4. When an overflow occurs, the IRQB flag is set to logic one by hardware
- 5. The interrupt request is generated
- 6. BCNT is automatically cleared to logic zero (BCNT = 00H)
- 7. BCNT resumes counting BT clock pulse



# PROGRAMMING TIP — Using the Basic Timer

1. To read the basic timer count register (BCNT):

|       | BITS | EMB     |
|-------|------|---------|
|       | SMB  | 15      |
| BCNTR | LD   | EA,BCNT |
|       | LD   | YZ,EA   |
|       | LD   | EA,BCNT |
|       | CPSE | EA,YZ   |
|       | JR   | BCNTR   |

2. When stop mode is released by an interrupt, set the oscillation stabilization interval to 31.3 ms:

BITS EMB
SMB 15
LD A,#0BH
LD BMOD,A ; Wait time is 31.3 ms
STOP ; Set stop power-down mode
NOP
NOP
NOP



3. To set the basic timer interrupt interval time to 1.95 ms (at 4.19 MHz):

BITS EMB SMB 15 LD A,#0FH LD BMOD,A

ΕI

BITS IEB ; Basic timer interrupt enable flag is set to "1"

4. Clear BCNT and the IRQB flag and restart the basic timer:

BITS EMB SMB 15 BITS BMOD.3



## WATCH-DOG TIMER MODE REGISTER (WDMOD)

The watch-dog timer mode register, WDMOD, is a 8-bit write-only register located at RAM address F98H - F99H. WDMOD register controls to enable or disable the watch-dog timer function. WDMOD values are set to logic "A5H" following RESET and this value enable the watch-dog timer, and watch-dog timer's period is set to the longest interval because BT overflow signal is generated with the longest interval. (BT counter operation cannot be stopped.)

| WDMOD – Watchdog Tim | ner Mode ( | Control Re | gister |    |    |    | I  | F99H, F98H | ı |
|----------------------|------------|------------|--------|----|----|----|----|------------|---|
| Bit                  | 7          | 6          | 5      | 4  | 3  | 2  | 1  | 0          | _ |
| Identifier           | .7         | .6         | .5     | .4 | .3 | .2 | .1 | .0         |   |
| RESET Value          | 1          | 0          | 1      | 0  | 0  | 1  | 0  | 1          |   |
| Read/Write           | W          | W          | W      | W  | W  | W  | W  | W          |   |

| WDMOD           | Watch-Dog Timer Enable/Disable Control |
|-----------------|----------------------------------------|
| 5AH             | Disable Watch-dog timer function       |
| Any other Value | Enable Watch-dog timer function        |

## **WATCH-DOG TIMER COUNTER (WDCNT)**

WDCNT is an 3-bit counter. WDCNT is automatically cleared to logic zero whenever the WDTCF register control bit (WDTCF) is set to "1" to restart the WDCNT. Reset, stop, and wait signal clear the WDCNT to logic zero also. WDCNT is incremented each time a clock pulse of the overflow frequency determined by the current BMOD bit settings. When WDCNT has incremented to hexadecimal '07H' (8 BT overflow pulses), it is cleared to '00H' and an overflow is generated. The overflow causes the system reset. When the interrupt request is generated, BCNT immediately resumes counting incoming clock signals.

## WATCH-DOG TIMER COUNTER CLEAR FLAG(WDTCF)

WDTCF(F9AH.3) setting clear the WDT's counter to zero and restart the WDT's counter.

**BT Input Clock WDCNT** input clock **BMOD** WDT interval time Main clock 212 /fx x000b  $212 / fx \times 28$  $212 / fx \times 28 \times 23$ 2 sec 29/fx  $29/fx \times 28$  $29/fx \times 28 \times 23$ 250 msec x011b 27/fx  $27/fx \times 28$  $27/fx \times 28 \times 23$ 62.5 msec x101b 25/fx  $25/fx \times 28$  $25/fx \times 28 \times 23$ 15.6 msec x111b

Table 11-3. Watch-Dog Timer Interval Time

## NOTES:

- 1. Clock frequencies assume a system oscillator clock frequency (fx) of: Main clock 4.19MHz
- 2. fx = system clock frequency.



## 8-BIT TIMER/COUNTER 0 (TC0)

Timer/counter 0 (TC0) is used to count system 'events' by identifying the transition (high-to-low or low-to-high) of incoming square wave signals. To indicate that an event has occurred, or that a specified time interval has elapsed, TC0 generates an interrupt request. By counting signal transitions and comparing the current counter value with the reference register value, TC0 can be used to measure specific time intervals.

TC0 has a reloadable counter that consists of two parts: an 8-bit reference register (TREF0) into which you write the counter reference value, and an 8-bit counter register (TCNT0) whose value is automatically incremented by counter logic.

An 8-bit mode register, TMOD0, is used to activate the timer/counter 0 and to select the basic clock frequency to be used for timer/counter 0 operations. You can modify the basic frequency dynamically by loading new values into TMOD0 during program execution.

## **TC0 FUNCTION SUMMARY**

| 8-bit programmable timer   | Generates interrupts at specific time intervals based on the selected clock frequency.                                                                                                                   |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| External event counter     | Counts various system "events" based on edge detection of external clock signals at the TC0 input pin, TCL0. To start the event counting operation, TMOD0.2 is set to "1" and TMOD0.6 is cleared to "0". |
| Arbitrary frequency output | Outputs selectable clock frequencies to the TC0 output pin, TCLO0.                                                                                                                                       |
| External signal divider    | Divides the frequency of an incoming external clock signal according to a modifiable reference value (TREF0), and outputs the modified frequency to the TCLO0 pin.                                       |
| Serial I/O clock source    | Outputs a modifiable clock signal for use as the SCK clock source.                                                                                                                                       |



#### **TC0 COMPONENT SUMMARY**

Mode register (TMOD0) Activates the timer/counter 0 and selects the internal clock frequency or the

external clock source at the TCL0 pin.

Reference register (TREF0) Stores the reference value for the desired number of clock pulses between in-

terrupt requests.

Counter register (TCNT0) Counts internal or external clock pulses based on the bit settings in TMOD0

and TREF0.

Clock selector circuit Together with the mode register (TMOD0), lets you select one of four internal

clock frequencies, or external clock frequency.

8-bit comparator Determines when to generate an interrupt by comparing the current value of

the counter register (TCNT0) with the reference value previously programmed

into the reference register (TREF0).

Output latch (TOL0) Where a TC0 interrupt request or clock pulse is stored pending output to the

serial I/O circuit or to the TC0 output pin, TCLO0.

When the contents of the TCNT0 and TREF0 registers coincide, the

timer/counter 0 interrupt request flag (IRQT0) is set to "1", the status of TOL0

is inverted, and an interrupt is generated.

Output enable flag (TOE0) You must set this flag to logic one before the contents of the TOL0 latch can

be output to TCLO0.

Interrupt request flag (IRQT0) This flag is cleared when TC0 operation starts and the TC0 interrupt service

routine is executed and is enabled whenever the counter value and reference

value coincide.

Interrupt enable flag (IET0) Must be set to logic one before the interrupt requests generated by

timer/counter 0 can be processed.

Table 11-4. TC0 Register Overview

| Register<br>Name | Туре      | Description                                                                                                                         | Size  | RAM<br>Address | Addressing<br>Mode                                                | Reset<br>Value |
|------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|-------------------------------------------------------------------|----------------|
| TMOD0            | Control   | Controls TC0 enable/disable (bit 2); clears and resumes counting operation (bit 3); sets input clock and clock frequency (bits 6–4) | 8-bit | F90H–F91H      | 8-bit write-<br>only;<br>(TMOD0.3 is<br>also 1-bit<br>write-only) | "0"            |
| TCNT0            | Counter   | Counts clock pulses matching the TMOD0 frequency setting                                                                            | 8-bit | F94H–F95H      | 8-bit read-only                                                   | "0"            |
| TREF0            | Reference | Stores reference value for the timer/counter 0 interval setting                                                                     | 8-bit | F96H-F97H      | 8-bit<br>write-only                                               | FFH            |
| TOE0             | Flag      | Controls timer/counter 0 output to the TCLO0 pin                                                                                    | 1-bit | F92H.2         | 1-bit<br>write-only                                               | "0"            |





Figure 11-2. TC0 Circuit Diagram

## TC0 ENABLE/DISABLE PROCEDURE

## **Enable Timer/Counter 0**

- Set TMOD.2 to logic one (RAM address F90H.2)
- Set the TC0 interrupt enable flag IET0 to logic one (RAM address FBCH.1)
- Set TMOD0.3 to logic one (RAM address F90H.3)

TCNT0, IRQT0, and TOL0 are cleared to logic zero, and timer/counter operation starts.

## **Disable Timer/Counter**

Set TMOD0.2 to logic zero (RAM address F90H.2)

Clock signal input to the counter register TCNT0 is halted. The current TCNT0 value is retained and can be read if necessary.



#### TC0 PROGRAMMABLE TIMER/COUNTER FUNCTION

Timer/counter 0 can be programmed to generate interrupt requests at various intervals, based on the system clock frequency you select.

The 8-bit TC0 mode register, TMOD0, is used to activate the timer/counter 0 and to select the clock frequency. The reference register, TREF0, stores your value for the number of clock pulses to be generated between interrupt requests. The counter register, TCNT0, counts the incoming clock pulses, which are compared to the TREF0 value as TCNT0 is incremented. When there is a match (TREF0 = TCNT0), an interrupt request is generated.

To program timer/counter to generate interrupt requests at specific intervals, you choose one of four internal clock frequencies (divisions of the system clock, fx) and load your own counter reference value into the TREF0 register.

TCNT0 is incremented each time an internal counter pulse is detected with the reference clock frequency specified by TMOD0.4–TMOD0.6 settings. To generate an interrupt request, the TC0 interrupt request flag (IRQT0) is set to logic one, the status of TOL0 is inverted, and the interrupt is generated. The content of TCNT0 is then cleared to 00H, and TC0 continues counting.

The interrupt request mechanism for the programmable timer/counter consists of the TC0 interrupt enable flag IET0 and the TC0 interrupt request flag IRQT0.

#### **TC0 OPERATION SEQUENCE**

The general sequence of operations when using TC0 as a programmable timer/counter can be summarized as follows:

- 1. Set TMOD0.2 to "1" to enable TC0
- 2. Set TMOD0.6 to "1" to enable the system clock (fx) input
- 3. Set TMOD0.5 and TMOD0.4 bits to desired internal frequency (fx/2<sup>n</sup>)
- 4. Load a value to TREF0 to specify the interval between interrupt requests
- 5. Set the TC0 interrupt enable flag (IET0) to "1"
- 6. Set TMOD0.3 bit to "1" to clear TCNT0, IRQT0, and TOL0, and start counting
- 7. TCNT0 increments with each internal clock pulse
- 8. When the comparator shows TCNT0 = TREF0, the IRQT0 flag is set to "1"
- 9. Output latch (TOL0) logic toggles high or low
- 10. Interrupt request is generated
- 11. TCNT0 is cleared to 00H and counting resumes
- 12. Programmable timer/counter 0 operation continues until TMOD0.2 is cleared to "0".



#### **TC0 EVENT COUNTER FUNCTION**

Timer/counter 0 can be used to monitor or detect system 'events' by using the external clock input at the TCL0 pin (I/O port 3.0) as the counter source. The TC0 mode register is used to specify rising or falling edge detection for incoming clock signals. The counter register TCNT0 is incremented each time the selected state transition of the external clock signal occurs. To activate the TC0 event counter function,

- Set TMOD0.2 to "1" to enable TC0
- Clear TMOD0.6 to "0" to select the external clock source at the TCL0 pin
- Select TCL0 edge detection for rising or falling signal edges by loading the appropriate values to TMOD0.5 and TMOD0.4.
- P3.0 must be set to input mode.

Table 11-5. TMOD0 Settings for TCL0 Edge Detection

| TMOD0.5 | TMOD0.4 | TCL0 Edge Detection |
|---------|---------|---------------------|
| 0       | 0       | Rising edges        |
| 0       | 1       | Falling edges       |

With the exception of the different TMOD0.4–TMOD0.6 settings, the operation sequence for TC0's event counter function is identical to its programmable counter/timer 0 function.



#### TC0 CLOCK FREQUENCY OUTPUT

Using timer/counter 0, you can output a modifiable clock frequency to the TC0 clock output pin, TCLO0. To select the clock frequency, you load appropriate values to the TC0 mode register, TMOD0. The clock interval is determined by loading the desired reference value into the reference register TREF0. Then, to enable the output to the TCLO0 pin at I/O port 3.1, the following conditions must be met:

- TC0 output enable flag TOE0 must be set to "1"
- I/O mode flag for P3.1 (PM3.1) must be set to output mode ("1")
- Output latch value for P3.1 must be set to "0"

In summary, the operational sequence required to output a TC0-generated clock signal to the TCLO0 pin is as follows:

- 1. Load your reference value to TREF0
- 2. Set the clock frequency in TMOD0
- 3. Initiate TC0 clock output to TCLO0 (TMOD0.2 = "1")
- 4. Set port 3 mode flag (PM3.1) to "1"
- 5. Set P3.1 output latch to "0"
- 6. Set TOE0 flag to "1"

Each time TCNT0 overflows and an interrupt request is generated, the state of the output latch TOL0 is inverted and the TC0-generated clock signal is output to the TCLO0 pin.

# PROGRAMMING TIPS — TC0 Signal Output to the TCLO0 Pin

Output a 30 ms pulse width signal to the TCLO0 pin:

| BITS | EMB      |                      |
|------|----------|----------------------|
| SMB  | 15       |                      |
| LD   | EA,#79H  |                      |
| LD   | TREF0,EA |                      |
| LD   | EA,#4CH  |                      |
| LD   | TMOD0,EA |                      |
| LD   | EA,#20H  |                      |
| LD   | PMG1,EA  | ; P3.1 ← Output mode |
| BITR | P3.1     | ; P3.1 clear         |
| BITS | TOE0     |                      |



#### TC0 SERIAL I/O CLOCK GENERATION

Timer/counter 0 can supply a clock signal to the clock selector circuit of the serial I/O interface for data shifter and clock counter operations. (These internal SIO operations are controlled in turn by the SIO mode register, SMOD). This clock generation function enables you to adjust data transmission rates across the serial interface.

Use TMOD0 and TREF0 register settings to select the frequency and interval of the TC0 clock signals to be used as SCK input to the serial interface. The generated clock signal is then sent directly to the serial I/O clock selector circuit — not through the port 3.1 latch and TCLO0 pin.

#### **TC0 EXTERNAL INPUT SIGNAL DIVIDER**

By selecting an external clock source and loading a reference value into the TC0 reference register, TREF0, you can divide the incoming clock signal by the TREF0 value and then output this modified clock frequency to the TCLO0 pin. The sequence of operations used to divide external clock input may be summarized as follows:

- 1. Load a signal divider value to the TREF0 buffer register
- 2. Clear TMOD0.6 to "0" to enable external clock input at the TCL0 pin
- 3. Set TMOD0.5 and TMOD0.4 to desired TCL0 signal edge detection
- 4. Set port 3.1 mode flag (PM3.1) to output ("1")
- 5. Set P3.1 output latch to "0"
- 6. Set TOE0 flag to "1" to enable output of the divided frequency

Divided clock signals are then output to the TCLO0 pin.

## PROGRAMMING TIP — External TCL0 Clock Output to the TCL00 Pin

Output external TCL0 clock pulse to the TCLO0 pin (divide by four):





## TC0 MODE REGISTER (TMOD0)

TMOD0 is the 8-bit mode control register for timer/counter 0. It is located at RAM addresses F90H–F91H and is addressable by 8-bit write instructions. One bit, TMOD0.3, is also 1-bit writable. RESET clears all TMOD0 bits to logic zero and disables TC0 operations.

| F90H | TMOD0.3 | TMOD0.2 | "0"     | "0"     |
|------|---------|---------|---------|---------|
| F91H | "0"     | TMOD0.6 | TMOD0.5 | TMOD0.4 |

TMOD0.2 is the enable/disable bit for timer/counter 0. When TMOD0.3 is set to "1", the contents of TCNT0, IRQT0, and TOL0 are cleared, counting starts from 00H, and TMOD0.3 is automatically reset to "0" for normal TC0 operation. When TC0 operation stops (TMOD0.2 = "0"), the contents of the TC0 counter register, TCNT0, are retained until TC0 is re-enabled.

Use TMOD0.6, TMOD0.5, and TMOD0.4 bit settings together to select the TC0 clock source. This selection involves two variables:

- Synchronization of timer/counter 0 operations with either the rising edge or the falling edge of the clock signal input at the TCL0 pin, and
- Selection of one of four frequencies, based on division of the incoming system clock frequency, for use in internal TC0 operation.

**Bit Name** Setting **Resulting TC0 Function Address** TMOD0.7 0 MSB value always logic zero F91H TMOD0.6 TMOD0.5 0,1 Specify external input clock edge and internal frequency TMOD<sub>0.4</sub> TMOD<sub>0.3</sub> 1 Clear TCNT0, IRQT0, and TOL0 and resume counting immediately (This bit is automatically cleared to logic zero immediately after counting resumes.) TMOD0.2 0 Disable timer/counter 0; retain TCNT0 contents F90H 1 Enable timer/counter 0 TMOD0.1 0 Always logic zero

Table 11-6. TC0 Mode Register (TMOD0) Organization



TMOD0.0

0

Always logic zero

Table 11-7. TMOD0.6, TMO0.5, and TMOD0.4 Bit Settings

| TMOD0.6 | TMOD0.5 | TMOD0.4 | Resulting Counter Source and Clock Frequency |
|---------|---------|---------|----------------------------------------------|
| 0       | 0       | 0       | External clock input (TCL0) on rising edges  |
| 0       | 0       | 1       | External clock input (TCL0) on falling edges |
| 1       | 0       | 0       | $fx/2^{10} = 4.09 \text{ kHz}$               |
| 1       | 0       | 1       | $fx/2^6 = 65.5 \text{ kHz}$                  |
| 1       | 1       | 0       | $fx/2^4 = 262 \text{ kHz}$                   |
| 1       | 1       | 1       | fx = 4.19  MHz                               |

**NOTE:** 'fx' = system clock

# PROGRAMMING TIP — Restarting TC0 Counting Operation

1. Set TC0 timer interval to 4.09 kHz:

BITS EMB
SMB 15
LD EA,#4CH
LD TMOD0,EA
EI

BITS IETO

2. Clear TCNT0, IRQT0, and TOL0 and restart TC0 counting operation:

BITS EMB SMB 15 BITS TMOD0.3



## TC0 COUNTER REGISTER (TCNT0)

The 8-bit counter register for timer/counter 0, TCNT0, is mapped to RAM addresses F94H–F95H. It is read-only and can be addressed by 8-bit RAM control instructions. RESET sets all TCNT0 register values to logic zero (00H).

Whenever TMOD0.3 are enabled, TCNT0 is cleared to logic zero and counting begins. The TCNT0 register value is incremented each time an incoming clock signal is detected that matches the signal edge and frequency setting of the TMOD0 register (specifically, TMOD0.6, TMOD0.5, and TMOD0.4).

Each time TCNT0 is incremented, the new value is compared to the reference value stored in the TC0 reference register, TREF0. When TCNT0 = TREF0, an overflow occurs in the TCNT0 register, the interrupt request flag, IRQT0, is set to logic one, and an interrupt request is generated to indicate that the specified timer/counter 0 interval has elapsed.



Figure 11-3. TC0 Timing Diagram



#### TC0 REFERENCE REGISTER (TREF0)

The TC0 reference register TREF0 is an 8-bit write-only register that is mapped to RAM locations F96H and F97H. It is addressable by 8-bit RAM control instructions. RESET initializes the TREF0 value to 'FFH'.

TREF0 is used to store a reference value to be compared to the incrementing TCNT0 register in order to identify an elapsed time interval. Reference values will differ depending upon the specific function that TC0 is being used to perform — as a programmable timer/counter 0, event counter, clock signal divider, or arbitrary frequency output source.

During timer/counter 0 operation, the value loaded into the reference register compared to the TCNT0 value. When TCNT0 = TREF0, the TC0 output latch (TOL0) is inverted and an interrupt request is generated to signal the interval or event.

The TREF0 value, together with the TMOD0 clock frequency selection, determines the specific TC0 timer interval. Use the following formula to calculate the correct value to load to the TREF0 reference register:

TC0 timer interval = 
$$(TREF0 \text{ value} + 1) \times \frac{1}{TMOD0 \text{ frequency setting}}$$
  
( assuming a TREF0 value  $\neq 0$  )

### TC0 OUTPUT ENABLE FLAG (TOE0)

The 1-bit timer/counter 0 output enable flag TOE0 controls output from timer/counter 0 to the TCLO0 pin. TOE0 is mapped to RAM location F92H.2 and is addressable by 1-bit read and write instructions.

|      | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
|------|-------|-------|-------|-------|
| F92H | 0     | TOE0  | 0     | 0     |

When you set the TOE0 flag to "1", the contents of TOL0 can be output to the TCLO0 pin. Whenever a RESET occurs, TOE0 is automatically set to logic zero, disabling all TC0 output. Even when the TOE0 flag is disabled, timer/counter 0 can continue to output an internally-generated clock frequency, via TOL0, to the serial I/O clock selector circuit.

#### TC0 OUTPUT LATCH (TOL0)

TOL0 is the output latch for timer/counter 0. When the 8-bit comparator detects a correspondence between the value of the counter register TCNT0 and the reference value stored in the TREF0 buffer, the TOL0 value is inverted — the latch toggles high-to-low or low-to-high.

Whenever the state of TOL0 is switched, the TC0 signal is output. TC0 output may be directed to the TCLO0 pin at P3.1, or it can be output directly to the serial I/O clock selector circuit as the SCK signal.

Assuming TC0 is enabled, when bit 3 of the TMOD0 register is set to "1", the TOL0 latch is cleared to logic zero, along with the counter register TCNT0 and the interrupt request flag, IRQT0, and counting resumes immediately. When TC0 is disabled (TMOD0.2 = "0"), the contents of the TOL0 latch are retained and can be read, if necessary.



## PROGRAMMING TIP — Setting a TC0 Timer Interval

To set a 30 ms timer interval for TC0, given fx = 4.19 MHz, follow these steps.

- 1. Select the timer/counter 0 mode register with a maximum setup time of 62.5 ms (assume the TC0 counter clock =  $fx/2^{10}$ , and TREF0 is set to FFH):
- 2. Calculate the TREF0 value:

$$30 \text{ ms} = \frac{\text{TREF0 value} + 1}{4.09 \text{ kHz}}$$

$$\text{TREF0} + 1 = \frac{30 \text{ ms}}{244 \text{ }\mu\text{s}} = 122.9 = 7\text{AH}$$

$$\text{TREF0 value} = 7\text{AH} - 1 = 79\text{H}$$

3. Load the value 79H to the TREF0 register:

| BITS | EMB      |
|------|----------|
| SMB  | 15       |
| LD   | EA,#79H  |
| LD   | TREF0,EA |
| LD   | EA,#4CH  |
| LD   | TMOD0,EA |



#### WATCH TIMER

#### **OVERVIEW**

The watch timer is a multi-purpose timer consisting of three basic components:

- 8-bit watch timer mode register (WMOD)
- Clock selector
- Frequency divider circuit

Watch timer functions include real-time and watch-time measurement and interval timing for the system clock. It is also used as a clock source for generating buzzer output.

#### **Real-Time and Watch-Time Measurement**

To start watch timer operation, set bit 2 of the watch timer mode register, WMOD.2, to logic one. The watch timer starts, the interrupt request flag IRQW is automatically set to logic one, and interrupt requests commence in 0.5-second intervals.

Since the watch timer functions as a quasi-interrupt instead of a vectored interrupt, the IRQW flag should be cleared to logic zero by program software as soon as a requested interrupt service routine has been executed.

## **Using a System Clock Source**

The watch timer can generate interrupts based on the system clock frequency. The system clock (fx) is used as the signal source, according to the following formula:

Watch timer clock (fw) = 
$$\frac{\text{System clock (fx)}}{128}$$
 = 32.768 kHz  
(assuming fx = 4.19 MHz)

## **Buzzer Output Frequency Generator**

The watch timer can generate a steady 2 kHz, 4 kHz, 8 kHz, or 16 kHz signal to the BUZ pin. To select the BUZ frequency you want, load the appropriate value to the WMOD register. This output can then be used to actuate an external buzzer sound. To generate a BUZ signal, three conditions must be met:

- The WMOD.7 register bit at F89H.3 is set to "1"
- The output latch for I/O port 6.3 is cleared to "0"
- The port 6.3 output mode flag (PM6.3) set to 'output' mode

#### **Timing Tests in High-Speed Mode**

By setting WMOD.1 (F88H.1) to "1", the watch timer will function in high-speed mode, generating an interrupt every 3.91 ms. At its normal speed (WMOD.1 = '0'), the watch timer generates an interrupt request every 0.5 seconds. High-speed mode is useful for timing events for program debugging sequences.



11-20

#### **WATCH TIMER CIRCUIT**



Figure 11-4. Watch Timer Circuit Diagram



## WATCH TIMER MODE REGISTER (WMOD)

The watch timer mode register WMOD is used to select specific watch timer operations. It is mapped to RAM locations F88H–F89H and is 8-bit write-only addressable.

RESET sets all WMOD bits to logic zero.

| F88H | "0"    | WMOD.2 | WMOD.1 | "0"    |
|------|--------|--------|--------|--------|
| F89H | WMOD.7 | "0"    | WMOD.5 | WMOD.4 |

In brief, WMOD settings control the following watch timer functions:

Watch timer speed control (WMOD.1)
 Enable/disable watch timer (WMOD.2)
 Buzzer frequency selection (WMOD.4) (WMOD.5)
 Enable/disable buzzer output (WMOD.7)

Table 11-8. Watch Timer Mode Register (WMOD) Organization

| Bit Name | Values |    | Function                                                | Address |
|----------|--------|----|---------------------------------------------------------|---------|
| WMOD.7   | 0      |    | Disable buzzer (BUZ) signal output                      |         |
|          |        | 1  | Enable buzzer (BUZ) signal output                       |         |
| WMOD.6   | "(     | )" | Always logic zero                                       |         |
| WMOD.54  | 0      | 0  | 2 kHz buzzer (BUZ) signal output                        | F89H    |
|          | 0      | 1  | 4 kHz buzzer (BUZ) signal output                        |         |
|          | 1      | 0  | 8 kHz buzzer (BUZ) signal output                        |         |
|          | 1      | 1  | 16 kHz buzzer (BUZ) signal output                       |         |
| WMOD.3   | "(     | )" | Always logic zero                                       |         |
| WMOD.2   | 0      |    | Disable watch timer; clear frequency dividing circuits  |         |
|          | 1      |    | Enable watch timer                                      | F88H    |
| WMOD.1   | 0      |    | Normal speed mode; sets IRQW to 0.5 seconds at 4.19 kHz |         |
|          | 1      |    | High-speed mode; sets IRQW to 3.91 ms at 4.19 kHz       |         |
| WMOD.0   | (      | )  | Always logic zero                                       |         |

**NOTE:** System clock frequency (fx) is assumed to be 4.19 MHz.



# PROGRAMMING TIP — Using the Watch Timer

1. Select a 0.5 second interrupt, and 2 kHz buzzer enable:

BITS EMB SMB 15

LD EA,#80H

LD PMG3,EA ; P6.3  $\leftarrow$  Output mode BITR P6.3 ; Clear P6.3 output latch

LD EA,#84H LD WMOD,EA BITS IEW

2. Sample real-time clock processing method:

CLOCK BTSTZ IRQW ; 0.5 second check

RET ; No, return

• ; Yes, 0.5 second interrupt generation

•

; Increment HOUR, MINUTE, SECOND



S3C70F2/C70F4/P70F4 COMPARATOR

# 12 COMPARATOR

#### **OVERVIEW**

Port 2 can be used as a analog input port for a comparator. The reference voltage for the 4-channel comparator can be supplied either internally or externally at P2.3. When internal reference voltage is used, four channels (P2.0–P2.3) are used for analog inputs and the internal reference voltage is varies at 16 levels. If an external reference voltage is input at P2.3, the other three pins (P2.0–P2.2) in port 2 are used for analog input. Unused port 2 pins must be connected to V<sub>DD</sub>.

When a conversion is completed, the result is saved in the comparison result register CMPREG. The initial values of the CMPREG are undefined and the comparator operation is disabled by a RESET. The comparator has following components:

- Comparator
- Internal reference voltage generator (4-bit resolution)
- External reference voltage source at P2.3
- Comparator mode register (CMOD)
- Comparison result register (CMPREG)



COMPARATOR S3C70F2/C70F4/P70F4



Figure 12-1. Comparator Circuit Diagram



S3C70F2/C70F4/P70F4 COMPARATOR

#### **COMPARATOR MODE REGISTER (CMOD)**

The comparator mode register CMOD is an 8-bit register that is used to set the operation mode of the comparator. It is mapped to addresses FD6H–FD7H and can be manipulated using 8-bit memory instructions. Based on the CMOD.5 bit setting, an internal or an external reference voltage is input for the comparator, as follows:

When CMOD.5 is set to logic zero:

- A reference voltage is selected by the CMOD.0 to CMOD.3 bit settings.
- P2.0 to P2.3 are used as analog input pins.
- The internal digital to analog converter generates 16 reference voltages.
- The comparator can detect 150 mV difference between the reference voltage and the analog input voltages.
- Comparator results are written into 4-bit comparison result register (CMPREG).

When CMOD.5 is set to logic one:

- An external reference voltage is supplied from P2.3/CIN3.
- P2.0 to P2.2 are used as the analog input pins.
- The comparator can detect 150 mV difference between the reference voltage and the analog input voltages.
- Bits 0–2 in the CMPREG register contain the results; the content of bit 3 is not used.

Bit 6 in the CMOD register controls conversion time while bit 7 enables or disables comparator operation to reduce power consumption. A RESET signal clears all bits to logic zero, causing the comparator operation to enter stop mode.



Figure 12-2. Comparator Mode Register Organization



COMPARATOR S3C70F2/C70F4/P70F4

#### PORT 2 MODE REGISTER (P2MOD)

P2MOD register settings determine if port 2 is used for analog or digital input. The P2MOD register is 4-bit write only register. P2MOD is mapped to address FE2H and initialized to logic zero by a RESET, which configures port 2 as an analog input port.

When bit is set to "1", the corresponding pin is configured as a digital input pin. When set to "0", configured as an analog input pin: P2MOD.0 for P2.0, P2MOD.1 for P2.1, P2MOD.2 for P2.2, and P2MOD.3 for P2.3.

#### **COMPARATOR OPERATION**

The comparator compares analog voltage input at CIN0–CIN3 with an external or internal reference voltage (V<sub>REF</sub>) that is selected by CMOD register. The result is written to the comparison result register CMPREG at address FD4H. The comparison result is calculated as follows.

If "1" Analog input voltage ≥ V<sub>REF</sub> + 150 mV

If "0" Analog input voltage  $\leq$  V<sub>REF</sub> - 150 mV

To obtain a comparison result, the data must be read out from the CMPREG register after V<sub>REF</sub> is updated by changing the CMOD value after a conversion time has elapsed.



Figure 12-3. Conversion Characteristics



S3C70F2/C70F4/P70F4 COMPARATOR

### PROGRAMMING TIP — Programming the Comparator

The following code converts the analog voltage input at CIN0–CIN3 pins into 4-bit digital code.

|       | BITR<br>LD<br>LD<br>LD | EMB<br>A,#00H<br>P2MOD,A<br>EA,#0CXH | ; Comparator input selection (CIN0–CIN3); x = 0–F, comparator enable; Internal reference, conversion time; (30.5 us at 4.19 MHz) |
|-------|------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
|       | LD                     | CMOD,EA                              | , (,                                                                                                                             |
| WAIT0 | LD                     | L,#1H                                |                                                                                                                                  |
| WAIT1 | LD                     | W,A                                  |                                                                                                                                  |
|       | LD                     | A,#0H                                |                                                                                                                                  |
| WAIT2 | INCS                   | Α                                    |                                                                                                                                  |
|       | JR                     | WAIT2                                |                                                                                                                                  |
|       | LD                     | A,CMPREG                             | ; Read the result                                                                                                                |
|       | DECS                   | L                                    |                                                                                                                                  |
|       | JR                     | WAIT1                                |                                                                                                                                  |
|       | CPSE                   | A,W                                  |                                                                                                                                  |
|       | JR                     | WAIT0                                |                                                                                                                                  |
|       | LD                     | P3,A                                 | ; Output the result from port 2                                                                                                  |



S3C70F2/C70F4/P70F4 SERIAL I/O INTERFACE

# 13 SERIAL I/O INTERFACE

#### **OVERVIEW**

The serial I/O interface (SIO) has the following functional components:

- 8-bit mode register (SMOD)
- Clock selector circuit
- 8-bit buffer register (SBUF)
- 3-bit serial clock counter

Using the serial I/O interface, you can exchange 8-bit data with an external device. You control the transmission frequency by the appropriate bit settings to the SMOD register.

The serial interface can run off an internal or an external clock source, or the TOL0 signal that is generated by the 8-bit timer/counter 0, TC0. If you use the TOL0 clock signal, you can modify its frequency to adjust the serial data transmission rate.



SERIAL I/O INTERFACE S3C70F2/C70F4/P70F4

#### SIO OPERATION SEQUENCE

The general sequence of operations for the serial I/O interface may be summarized as follows:

- 1. Set SIO mode to transmit-and-receive or to receive-only.
- 2. Select MSB-first or LSB-first transmission mode.
- 3. Set the SCK clock signal in the mode register, SMOD.
- 4. Set SIO interrupt enable flag (IES) to "1".
- 5. Initiate SIO transmission by setting bit 3 of the SMOD to "1".
- 6. When the SIO operation is complete, IRQS flag is set and an interrupt is generated.



Figure 13-1. Serial I/O Interface Circuit Diagram



S3C70F2/C70F4/P70F4 SERIAL I/O INTERFACE

#### **SERIAL I/O MODE REGISTER (SMOD)**

The serial I/O mode register, SMOD, is an 8-bit register that specifies the operation mode of the serial interface. SMOD is mapped to RAM address FE0H–FE1H and its reset value is logic zero. SMOD is organized in two 4-bit registers, as follows:

| FE0H | SMOD.3 | SMOD.2 | SMOD.1 | SMOD.0 |
|------|--------|--------|--------|--------|
| FE1H | SMOD.7 | SMOD.6 | SMOD.5 | 0      |

SMOD register settings enable you to select either MSB-first or LSB-first serial transmission, and to operate in transmit-and-receive mode or receive-only mode.

SMOD is a write-only register and can be addressed only by 8-bit RAM control instructions. One exception to this is SMOD.3, which can be written by a 1-bit RAM control instruction. When SMOD.3 is set to 1, the contents of the serial interface interrupt request flag, IRQS, and the 3-bit serial clock counter are cleared, and SIO operations are initiated. When the SIO transmission starts, SMOD.3 is cleared to logic zero.

| SMOD.0 | 0 | Most significant bit (MSB) is transmitted first                                                             |
|--------|---|-------------------------------------------------------------------------------------------------------------|
|        | 1 | Least significant bit (LSB) is transmitted first                                                            |
| SMOD.1 | 0 | Receive-only mode; output buffer is off                                                                     |
|        | 1 | Transmit-and-receive mode                                                                                   |
| SMOD.2 | 0 | Disable the data shifter and clock counter; retain contents of IRQS flag when serial transmission is halted |
|        | 1 | Enable the data shifter and clock counter; set IRQS flag to "1" when serial transmission is halted          |
| SMOD.3 | 1 | Clear IRQS flag and 3-bit clock counter to "0"; initiate transmission and then reset this bit to logic zero |
| SMOD.4 | 0 | Bit not used; value is always "0"                                                                           |

Table 13-1. SIO Mode Register (SMOD) Organization

| SMOD.7 | SMOD.6 | SMOD.5 | Clock Selection                    | R/W Status of SBUF                         |
|--------|--------|--------|------------------------------------|--------------------------------------------|
| 0      | 0      | 0      | External clock at SCK pin          | SBUF is enabled when SIO                   |
| 0      | 0      | 1      | Use TOL0 clock from TC0            | operation is halted or when SCK goes high. |
| 0      | 1      | х      | CPU clock: fx/4, fx/8, fx/64       | Enable SBUF read/write                     |
| 1      | 0      | 0      | 4.09 kHz clock: fx/2 <sup>10</sup> | SBUF is enabled when SIO                   |
| 1      | 1      | 1      | 262 kHz clock: fx/2 <sup>4</sup>   | operation is halted or when SCK goes high. |

#### NOTES:

- 1. 'fx' = system clock; 'x' means 'don't care.'
- 2. kHz frequency ratings assume a system clock (fx) running at 4.19 MHz.
- 3. The SIO clock selector circuit cannot select a  $fx/2^4$  clock if the CPU clock is fx/64.



SERIAL I/O INTERFACE S3C70F2/C70F4/P70F4

#### **SERIAL I/O TIMING DIAGRAMS**



Figure 13-2. SIO Timing in Transmit/Receive Mode



Figure 13-3. SIO Timing in Receive-Only Mode



S3C70F2/C70F4/P70F4 SERIAL I/O INTERFACE

#### **SERIAL I/O BUFFER REGISTER (SBUF)**

When the serial interface operates in transmit-and-receive mode (SMOD.1 = "1"), transmit data in the SIO buffer register are output to the SO pin (P0.1) at the rate of one bit for each falling edge of the SIO clock. Receive data is simultaneously input from the SI pin (P0.2) to SBUF at the rate of one bit for each rising edge of the SIO clock.

When receive-only mode is used, incoming data is input to the SIO buffer at the rate of one bit for each rising edge of the SIO clock.

SBUF can be read or written using 8-bit RAM control instructions. It is mapped to addresses FE4H–FE5H. Following a RESET, the value of SBUF is undetermined.

#### PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O

1. Transmit the data value 48H through the serial I/O interface using an internal clock frequency of fx/2<sup>4</sup> and in MSB-first mode:

```
BITS
           EMB
SMB
           15
LD
           EA,#03H
LD
           PMG1.EA
                                     P0.0 / SCK and P0.1 / SO \leftarrow Output
LD
           EA,#48H
LD
           SBUF,EA
LD
           EA,#0EEH
LD
           SMOD,EA
                                   : SIO data transfer
```



2. Use CPU clock to transfer and receive serial data at high speed:

|       | BITS  | EMB      |                                                                              |
|-------|-------|----------|------------------------------------------------------------------------------|
|       | SMB   | 15       |                                                                              |
|       | LD    | EA,#03H  |                                                                              |
|       | LD    | PMG1,EA  | ; P0.0 / SCK and P0.1 / SO $\leftarrow$ Output, P0.2 / SI $\leftarrow$ Input |
|       | LD    | EA,TDATA |                                                                              |
|       | LD    | SBUF,EA  |                                                                              |
|       | LD    | EA,#4FH  |                                                                              |
|       | LD    | SMOD,EA  | ; SIO start                                                                  |
|       | BITR  | IES      |                                                                              |
| STEST | BTSTZ | IRQS     |                                                                              |
|       | JR    | STEST    |                                                                              |
|       | LD    | EA,SBUF  |                                                                              |
|       | SMB   | 0        |                                                                              |
|       | LD    | RDATA,EA |                                                                              |
|       |       |          |                                                                              |



SERIAL I/O INTERFACE S3C70F2/C70F4/P70F4

### PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O (Continued)

3. Transmit and receive an internal clock frequency of 4.09 kHz (at 4.19 MHz) in LSB-first mode:

**BITS EMB** SMB 15 EA,#03H LD LD PMG1,EA ; P0.0 / SCK and  $P0.1 / SO \leftarrow Output$ ,  $P0.2/SI \leftarrow Input$ LD EA,TDATA LD SBUF,EA LD EA,#8FH LD SMOD, EA ; SIO start ΕI **BITS IES INTS PUSH** SB ; Store SMB, SRB ; Store EA **PUSH** EΑ LD EA,TDATA ; EA ← Transmit data SMB 15 XCH EA,SBUF ; EA ← Receive data SMB RDATA,EA ; RDATA ← Receive data LD BITS SMOD.3 ; SIO start POP EΑ SB POP IRET





S3C70F2/C70F4/P70F4 SERIAL I/O INTERFACE

#### PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O (Continued)

4. Transmit and receive an external clock in LSB-first mode:

**BITS EMB** SMB 15 EA,#02H LD LD PMG1,EA ;  $P0.1 / SO \leftarrow Output$ , P0.0 / SCK and  $P0.2 / SI \leftarrow Input$ LD EA,TDATA LD SBUF,EA LD EA,#0FH LD SMOD,EA ; SIO start ΕI **BITS IES** ; Store SMB, SRB **INTS PUSH** SB **PUSH** EΑ ; Store EA EA,TDATA ; EA ← Transmit data LD SMB 15 XCH EA,SBUF ; EA  $\leftarrow$  Receive data SMB ; RDATA  $\leftarrow$  Receive data RDATA,EA LD **BITS** SMOD.3 ; SIO start POP EΑ POP SB IRET



High Speed SIO Transmission



SERIAL I/O INTERFACE S3C70F2/C70F4/P70F4

### PROGRAMMING TIP — Setting Transmit/Receive Modes for Serial I/O (Concluded)

Use CPU clock to transfer and receive serial data at high speed:

|       | BITS<br>SMB<br>LD | EMB<br>15<br>EA,#03H |                                                                            |
|-------|-------------------|----------------------|----------------------------------------------------------------------------|
|       | LD                | PMG1,EA ;            | P0.0 / SCK and P0.1 / SO $\leftarrow$ Output, P0.2 / SI $\leftarrow$ Input |
|       | LD                | EA,TDATA             |                                                                            |
|       | LD                | SBUF,EA              |                                                                            |
|       | LD                | EA,#4FH              |                                                                            |
|       | LD                | SMOD,EA ;            | SIO start                                                                  |
|       | BITR              | IES                  |                                                                            |
| STEST | BTSTZ             | IRQS                 |                                                                            |
|       | JR                | STEST                |                                                                            |
|       | LD                | EA,SBUF              |                                                                            |
|       | SMB               | 0                    |                                                                            |
|       | LD                | RDATA,EA             |                                                                            |



S3C70F2/C70F4/P70F4 ELECTRICAL DATA

# 14 ELECTRICAL DATA

#### **Table 14-1. Absolute Maximum Ratings**

 $(T_A = 25 \,^{\circ}C)$ 

| Parameter             | Symbol           | Conditions           | Rating                   | Units |
|-----------------------|------------------|----------------------|--------------------------|-------|
| Supply Voltage        | $V_{DD}$         | -                    | -0.3 to +6.5             | V     |
| Input Voltage         | V <sub>I</sub>   | All I/O ports        | $-0.3$ to $V_{DD} + 0.3$ | V     |
| Output Voltage        | V <sub>O</sub>   | _                    | $-0.3$ to $V_{DD} + 0.3$ | V     |
| Output Current High   | I <sub>OH</sub>  | One I/O port active  | - 5                      | mA    |
|                       |                  | All I/O ports active | <b>– 15</b>              |       |
| Output Current Low    | I <sub>OL</sub>  | Ports 0, 3, and 6    | 5                        | mA    |
|                       |                  | Ports 4 and 5        | 30                       |       |
|                       |                  | All ports, total     | + 100                    |       |
| Operating Temperature | $T_A$            | _                    | - 40 to + 85             | °C    |
| Storage Temperature   | T <sub>stg</sub> | _                    | - 65 to + 150            | °C    |

#### Table 14-2. D.C. Electrical Characteristics

 $(T_A = -40 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, V_{DD} = 1.8 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ 

| Parameter             | Symbol           | Conditions                                      | Min                   | Тур | Max                | Units |
|-----------------------|------------------|-------------------------------------------------|-----------------------|-----|--------------------|-------|
| Input High<br>Voltage | V <sub>IH1</sub> | Ports 4 and 5                                   | 0.7V <sub>DD</sub>    | _   | V <sub>DD</sub>    | V     |
|                       | V <sub>IH2</sub> | Ports 0, 1, 2, 3, 6, and RESET                  | 0.8V <sub>DD</sub>    | -   | $V_{DD}$           |       |
|                       | V <sub>IH3</sub> | X <sub>IN</sub> and X <sub>OUT</sub>            | V <sub>DD</sub> - 0.1 | _   | V <sub>DD</sub>    |       |
| Input Low<br>Voltage  | V <sub>IL1</sub> | Ports 4 and 5                                   | _                     | _   | 0.3V <sub>DD</sub> | V     |
|                       | V <sub>IL2</sub> | Ports 0, 1, 2, 3, 6, and RESET                  |                       |     | 0.2V <sub>DD</sub> |       |
|                       | V <sub>IL3</sub> | X <sub>IN</sub> and X <sub>OUT</sub>            | 1                     |     | 0.1                |       |
| Output High           | V <sub>OH</sub>  | V <sub>DD</sub> = 4.5 V to 5.5 V                | V <sub>DD</sub> - 1.0 | -   | -                  | V     |
| Voltage               |                  | $I_{OH} = -1 \text{ mA}$<br>Ports 0, 3, 4, 5, 6 |                       |     |                    |       |



ELECTRICAL DATA S3C70F2/C70F4/P70F4

Table 14-2. D.C. Electrical Characteristics (Continued)

 $(T_A = -40 \,^{\circ}\text{C} \,^{\circ}\text{to} + 85 \,^{\circ}\text{C}, \, V_{DD} = 1.8 \,^{\circ}\text{V} \,^{\circ}\text{to} \,^{\circ}5.5 \,^{\circ}\text{V})$ 

| Parameter                         | Symbol            | Conditions                                                           | Min | Тур | Max  | Units |
|-----------------------------------|-------------------|----------------------------------------------------------------------|-----|-----|------|-------|
| Output Low<br>Voltage             | V <sub>OL</sub>   | $V_{DD} = 4.5 \text{ V}$ to 5.5 V $I_{OL} = 15 \text{ mA}$           | -   | _   | 2    | V     |
|                                   |                   | Ports 4, 5                                                           |     |     |      |       |
|                                   |                   | $V_{DD} = 4.5 \text{V} \text{ to } 5.5 \text{ V}$                    |     | -   | 2    |       |
|                                   |                   | I <sub>OL</sub> = 4.0mA                                              |     |     |      |       |
|                                   |                   | All output pins except Ports 4, 5                                    |     |     |      |       |
| Input High<br>Leakage<br>Current  | I <sub>LIH1</sub> | $V_{IN} = V_{DD}$ All input pins except $X_{IN}$ and $X_{OUT}$       | -   | -   | 3    | μΑ    |
|                                   | I <sub>LIH2</sub> | $V_{IN} = V_{DD}$<br>$X_{IN}$ and $X_{OUT}$                          |     |     | 20   |       |
| Input Low<br>Leakage<br>Current   | I <sub>LIL1</sub> | $V_{IN} = 0 V$ All input pins except $X_{IN}$ , $X_{OUT}$ and RESET  | _   | _   | - 3  | μА    |
|                                   | I <sub>LIL2</sub> | $V_{IN} = 0 V$<br>$X_{IN}$ and $X_{OUT}$                             |     |     | - 20 |       |
| Output High<br>Leakage<br>Current | I <sub>LOH</sub>  | $V_O = V_{DD}$<br>All output pins                                    | -   | _   | 3    | μΑ    |
| Output Low<br>Leakage<br>Current  | I <sub>LOL</sub>  | V <sub>O</sub> = 0 V                                                 | -   | _   | -3   | μΑ    |
| Pull-Up<br>Resistor               | R <sub>L1</sub>   | V <sub>I</sub> = 0 V; V <sub>DD</sub> = 5 V<br>Port 0, 1, 3, 4, 5, 6 | 25  | 50  | 100  | kΩ    |
|                                   |                   | V <sub>DD</sub> = 3 V                                                | 50  | 100 | 200  |       |
|                                   | R <sub>L2</sub>   | V <sub>DD</sub> = 5 V; V <sub>I</sub> = 0 V; RESET                   | 100 | 250 | 400  |       |
|                                   |                   | V <sub>DD</sub> = 3 V                                                | 200 | 500 | 800  |       |



S3C70F2/C70F4/P70F4 ELECTRICAL DATA

Table 14-2. D.C. Electrical Characteristics (Concluded)

 $(T_A = -40 \, ^{\circ}C \, to \, +85 \, ^{\circ}C, \, V_{DD} = 1.8 \, V \, to \, 5.5 \, V)$ 

| Parameter   | Symbol           | Conditions                                   |         | Min | Тур | Max | Units |
|-------------|------------------|----------------------------------------------|---------|-----|-----|-----|-------|
| Supply      | I <sub>DD1</sub> | Run mode; $V_{DD} = 5.0 \text{ V} \pm 10\%$  | 6.0MHz  | _   | 3.0 | 8.0 | mA    |
| Current (1) |                  | Crystal oscillator; C1=C2=22pF               | 4.19MHz |     | 2.0 | 5.5 |       |
|             |                  | V <sub>DD</sub> = 3 V ± 10%                  | 6.0MHz  |     | 1.3 | 4.0 |       |
|             |                  |                                              | 4.19MHz |     | 1.0 | 3.0 |       |
|             | I <sub>DD2</sub> | Idle mode; $V_{DD} = 5.0 \text{ V} \pm 10\%$ | 6.0MHz  | _   | 0.8 | 2.5 | mA    |
|             |                  | Crystal oscillator; C1=C2=22pF               | 4.19MHz |     | 0.6 | 1.8 |       |
|             |                  | $V_{DD} = 3 V \pm 10\%$                      | 6.0MHz  |     | 0.6 | 1.5 |       |
|             |                  |                                              | 4.19MHz |     | 0.4 | 1.0 |       |
|             | I <sub>DD3</sub> | Stop mode; $V_{DD} = 5.0 \text{ V} \pm 10\%$ |         | _   | 0.5 | 3.0 | μΑ    |
|             |                  | Stop mode; V <sub>DD</sub> = 3.0 V ± 10%     |         |     | 0.3 | 2.0 |       |

#### NOTES:

- 1. D.C. electrical values for Supply current (I<sub>DD1</sub> to I<sub>DD3</sub>) do not include current drawn through internal pull-up resistor, output port drive currents and comparator.
- 2. The supply current assumes a CPU clock of fx/4.



Figure 14-1. Standard Operating Voltage Range



ELECTRICAL DATA S3C70F2/C70F4/P70F4

**Table 14-3. Oscillators Characteristics** 

 $(T_A = -40~^{\circ}C~+85~^{\circ}C,~V_{DD} = 1.8~V~to~5.5~V)$ 

| Oscillator            | Clock<br>Configuration | Parameter                                                                           | Test Condition                             | Min  | Тур | Max  | Units |
|-----------------------|------------------------|-------------------------------------------------------------------------------------|--------------------------------------------|------|-----|------|-------|
| Ceramic<br>Oscillator | Xin Xout C1 C2         | Oscillation frequency (1)                                                           | $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ | 0.4  |     | 6.0  | MHz   |
|                       |                        |                                                                                     | $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 4.2  |       |
|                       |                        | Stabilization time (2)                                                              | $V_{DD} = 3.0 V$                           | 1    | _   | 4    | ms    |
| Crystal<br>Oscillator | Xin Xout  C1 C2        | Oscillation frequency (1)                                                           | $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 6.0  | MHz   |
|                       |                        |                                                                                     | $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V}$ | 0.4  | -   | 4.2  |       |
|                       |                        | Stabilization time (2)                                                              | $V_{DD} = 3.0 V$                           | 1    | _   | 10   | ms    |
| External<br>Clock     | Xin Xout               | X <sub>IN</sub> input frequency <sup>(1)</sup>                                      | $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 6.0  | MHz   |
|                       |                        |                                                                                     | $V_{DD} = 1.8 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 4.2  |       |
|                       |                        | X <sub>IN</sub> input high and low level width (t <sub>XH</sub> , t <sub>XL</sub> ) | _                                          | 83.3 | _   | 1250 | ns    |

#### NOTES:

- 1. Oscillation frequency and  $\mathbf{X}_{\text{IN}}$  input frequency data are for oscillator characteristics only.
- 2. Stabilization time is the interval required for oscillating stabilization after a power-on occurs, or when stop mode is terminated.



S3C70F2/C70F4/P70F4 ELECTRICAL DATA

#### Table 14-4. Input/Output Capacitance

 $(T_A = 25 \, ^{\circ}C, \, V_{DD} = 0 \, V)$ 

| Parameter             | Symbol           | Condition                                                  | Min | Тур | Max | Units |
|-----------------------|------------------|------------------------------------------------------------|-----|-----|-----|-------|
| Input<br>Capacitance  | C <sub>IN</sub>  | f = 1 MHz; Unmeasured pins are returned to V <sub>SS</sub> | _   | -   | 15  | pF    |
| Output<br>Capacitance | C <sub>OUT</sub> |                                                            |     |     | 15  | pF    |
| I/O Capacitance       | C <sub>IO</sub>  |                                                            |     |     | 15  | pF    |

#### **Table 14-5. Comparator Electrical Characteristics**

$$(T_A = -40~^{\circ}C$$
 to  $+85~^{\circ}C, V_{DD} = 4.0~V$  to  $5.5V, V_{SS} = 0~V)$ 

| Parameter                  | Symbol                              | Condition | Min | Тур | Max             | Units |
|----------------------------|-------------------------------------|-----------|-----|-----|-----------------|-------|
| Input Voltage Range        | _                                   | _         | 0   | _   | $V_{DD}$        | V     |
| Reference Voltage<br>Range | V <sub>REF</sub>                    | -         | 0   | _   | V <sub>DD</sub> | V     |
| Input Voltage Accuracy     | V <sub>CIN</sub>                    | _         | _   | _   | ±150            | mV    |
| Input Leakage Current      | I <sub>CIN</sub> , I <sub>REF</sub> | -         | - 3 | _   | 3               | μΑ    |

#### Table 14-6. A.C. Electrical Characteristics

$$(T_A = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}, \, V_{DD} = 1.8 \, \text{V} \text{ to } 5.5 \, \text{V})$$

| Parameter         | Symbol                              | Conditions                                         | Min  | Тур | Max | Units |
|-------------------|-------------------------------------|----------------------------------------------------|------|-----|-----|-------|
| Instruction Cycle | t <sub>CY</sub>                     | $V_{DD} = 2.7 \text{ V} \text{ to } 5.5 \text{ V}$ | 0.67 | -   | 64  | μs    |
| Time              |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V                   | 0.95 |     |     |       |
| TCL0 Input        | f <sub>TI</sub>                     | V <sub>DD</sub> = 2.7 V to 5.5 V                   | 0    | -   | 1.5 | MHz   |
| Frequency         |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V                   |      |     | 1   | MHz   |
| TCL0 Input High,  | t <sub>TIH</sub> , t <sub>TIL</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V                   | 0.48 | -   | _   | μs    |
| Low Width         |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V                   | 1.8  |     |     |       |
| SCK Cycle Time    | t <sub>KCY</sub>                    | V <sub>DD</sub> = 2.7 V to 5.5 V                   | 800  | -   | _   | ns    |
|                   |                                     | External SCK source                                |      |     |     |       |
|                   |                                     | Internal SCK source                                | 670  |     |     |       |
|                   |                                     | V <sub>DD</sub> = 1.8 V to 5.5 V                   | 3200 |     |     |       |
|                   |                                     | External SCK source                                |      |     |     |       |
|                   |                                     | Internal SCK source                                | 3800 |     |     |       |



ELECTRICAL DATA S3C70F2/C70F4/P70F4

Table 14-6. A.C. Electrical Characteristics ( Concluded)

 $(T_A = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}, \, V_{DD} = 1.8 \, \text{V} \text{ to } 5.5 \, \text{V})$ 

| Parameter                          | Symbol                                   | Conditions                        | Min                       | Тур | Max  | Units |
|------------------------------------|------------------------------------------|-----------------------------------|---------------------------|-----|------|-------|
| SCK High, Low                      | t <sub>KH</sub> , t <sub>KL</sub>        | V <sub>DD</sub> = 2.7 V to 5.5 V  | 335                       | -   | -    | ns    |
| Width                              |                                          | External SCK source               |                           |     |      |       |
|                                    |                                          | Internal SCK source               | t <sub>KCY</sub> /2 - 50  |     |      |       |
|                                    |                                          | V <sub>DD</sub> = 1.8 V to 5.5 V  | 1600                      |     |      |       |
|                                    |                                          | External SCK source               |                           |     |      |       |
|                                    |                                          | Internal SCK source               | t <sub>KCY</sub> /2 – 150 |     |      |       |
| SI Setup Time to                   | t <sub>SIK</sub>                         | $V_{DD} = 2.7 \text{ V}$ to 5.5 V | 100                       | _   | _    | ns    |
| SCK High                           |                                          | External SCK source               |                           |     |      |       |
|                                    |                                          | Internal SCK source               | 150                       |     |      |       |
|                                    |                                          | V <sub>DD</sub> = 1.8 V to 5.5 V  | 150                       |     |      |       |
|                                    |                                          | External SCK source               |                           |     |      |       |
|                                    |                                          | Internal SCK source               | 500                       |     |      |       |
| SI Hold Time to                    | t <sub>KSI</sub>                         | $V_{DD} = 2.7 \text{ V}$ to 5.5 V | 400                       | _   | _    | ns    |
| SCK High                           |                                          | External SCK source               |                           |     |      |       |
|                                    |                                          | Internal SCK source               | 400                       |     |      |       |
|                                    |                                          | V <sub>DD</sub> = 1.8 V to 5.5 V  | 600                       |     |      |       |
|                                    |                                          | External SCK source               |                           |     |      |       |
|                                    |                                          | Internal SCK source               | 500                       |     |      |       |
| Output Delay for                   | t <sub>KSO</sub> (1)                     | $V_{DD} = 2.7 \text{ V}$ to 5.5 V | _                         | _   | 300  | ns    |
| SCK to SO                          |                                          | External SCK source               |                           |     |      |       |
|                                    |                                          | Internal SCK source               |                           |     | 250  |       |
|                                    |                                          | V <sub>DD</sub> = 1.8 V to 5.5 V  |                           |     | 1000 | =     |
|                                    |                                          | External SCK source               |                           |     |      |       |
|                                    |                                          | Internal SCK source               |                           |     | 1000 |       |
| Interrupt Input<br>High, Low Width | t <sub>INTH</sub> ,<br>t <sub>INTL</sub> | INT0                              | (2)                       | -   | _    | μs    |
|                                    |                                          | INT1, KS0-KS2                     | 10                        |     |      |       |
| RESET Input<br>Low Width           | tRSL                                     | Input                             | 10                        | _   | _    | μs    |

#### NOTES:

- 1. R (1 Kohm) and C (100 pF) are the load resistance and load capacitance of the SO output line.
- 2. Minimum value for INT0 is based on a clock of 2t<sub>CY</sub> or 128 / fx as assigned by the IMOD0 register setting.

SAMSUNG ELECTRONICS

S3C70F2/C70F4/P70F4 ELECTRICAL DATA

Table 14-7. RAM Data Retention Supply Voltage in Stop Mode

 $(T_A = -40 \,^{\circ}C \text{ to } + 85 \,^{\circ}C)$ 

| Parameter                              | Symbol            | Conditions                | Min | Тур                  | Max | Unit |
|----------------------------------------|-------------------|---------------------------|-----|----------------------|-----|------|
| Data retention supply voltage          | $V_{DDDR}$        | _                         | 1.8 | -                    | 5.5 | V    |
| Data retention supply current          | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 1.8 V | _   | 0.1                  | 10  | μΑ   |
| Release signal set time                | t <sub>SREL</sub> | _                         | 0   | -                    | _   | μs   |
| Oscillator stabilization wait time (1) | t <sub>WAIT</sub> | Released by RESET         | _   | 2 <sup>17</sup> / fx | _   | ms   |
|                                        |                   | Released by interrupt     | -   | (2)                  | -   | ms   |

#### NOTES:

- During oscillator stabilization wait time, all CPU operations must be stopped to avoid instability during oscillator startup.
- 2. Use the basic timer mode register (BMOD) interval timer to delay execution of CPU instructions during the wait time.

#### **TIMING WAVEFORMS**



Figure 14-2. Stop Mode Release Timing When Initiated by RESET



ELECTRICAL DATA S3C70F2/C70F4/P70F4



Figure 14-3. Stop Mode Release Timing When Initiated By Interrupt Request



Figure 14-4. A.C. Timing Measurement Points (Except for X<sub>IN</sub>)



Figure 14-5. Clock Timing Measurement at X<sub>IN</sub>



S3C70F2/C70F4/P70F4 ELECTRICAL DATA



Figure 14-6. TCL Timing



Figure 14-7. Input Timing for RESET Signal



Figure 14-8. Input Timing for External Interrupts



ELECTRICAL DATA S3C70F2/C70F4/P70F4



Figure 14-9. Serial Data Transfer Timing



S3C70F2/C70F4/P70F4 MECHANICAL DATA

# 15

## **MECHANICAL DATA**

#### **OVERVIEW**

The S3C70F2/C70F4/P70F4microcontroller is available in a 30-pin SDIP package (Samsung part number 30-SDIP-400) and a 32-SOP package (Samsung part number 30-SOP-450A).



Figure 15-1. 30-SDIP-400 Package Dimensions



MECHANICAL DATA S3C70F2/C70F4/P70F4



Figure 15-2. 30-SOP-450A Package Dimensions



S3C70F2/C70F4/P70F4 S3P70F4 OTP

# 16

# **S3P70F4 OTP**

#### **OVERVIEW**

The S3P70F4 single-chip CMOS microcontroller is the OTP (One Time Programmable) version of the S3C70F2/C70F4 microcontroller. It has an on-chip OTP ROM instead of masked ROM. The EPROM is accessed by serial data format.

The S3P70F4 is fully compatible with the S3C70F2/C70F4, both in function and in pin configuration. Because of its simple programming requirements, the S3P70F4 is ideal for use as an evaluation chip for the S3C70F2/C70F4.



Figure 16-1. S3P70F4 Pin Assignments (30-SDIP Package)



S3P70F4 OTP S3C70F2/C70F4/P70F4



Figure 16-2. S3P70F4 Pin Assignments (32-SOP Package)



S3C70F2/C70F4/P70F4 S3P70F4 OTP

Table 16-1. Descriptions of Pins Used to Read/Write the EPROM

| Main Chip                         |                                   |             | Durir | ng Programming                                                                                                                                                                                      |
|-----------------------------------|-----------------------------------|-------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                          | Pin Name                          | Pin No.     | I/O   | Function                                                                                                                                                                                            |
| P6.2                              | SDAT                              | 28 (30)     | I/O   | Serial data pin. Output port when reading and input port when writing. Can be assigned as a Input / push-pull output port.                                                                          |
| P6.3                              | SCLK                              | 29 (31)     | I/O   | Serial clock pin. Input only pin.                                                                                                                                                                   |
| TEST                              | V <sub>PP</sub> (TEST)            | 4 (4)       | I     | Power supply pin for EPROM cell writing (indicates that OTP enters into the writing mode). When 12.5 V is applied, OTP is in writing mode and when 5 V is applied, OTP is in reading mode. (Option) |
| RESET                             | RESET                             | 7 (7)       | I     | Chip initialization                                                                                                                                                                                 |
| V <sub>DD</sub> / V <sub>SS</sub> | V <sub>DD</sub> / V <sub>SS</sub> | 30/1 (32/1) | I     | Logic power supply pin. V <sub>DD</sub> should be tied to +5 V during programming.                                                                                                                  |

NOTE: () means the 32-SOP OTP pin number.

Table 16-2. Comparison of S3P70F4 and S3C70F2/C70F4 Features

| Characteristic                       | S3P70F4                                             | S3C70F2/C70F4                                            |
|--------------------------------------|-----------------------------------------------------|----------------------------------------------------------|
| Program Memory                       | 4 K-byte EPROM                                      | 2 K-byte mask ROM: S3C70F2<br>4 K-byte mask ROM: S3C70F4 |
| Operating Voltage (V <sub>DD</sub> ) | 2.0 V to 5.5 V                                      | 1.8 V to 5.5V                                            |
| OTP Programming Mode                 | V <sub>DD</sub> = 5 V, V <sub>PP</sub> (TEST)=12.5V | -                                                        |
| Pin Configuration                    | 30 SDIP, 32 SOP                                     | 30 SDIP, 32 SOP                                          |
| EPROM Programmability                | User Program one time                               | Programmed at the factory                                |

#### **OPERATING MODE CHARACTERISTICS**

When 12.5 V is supplied to the  $V_{PP}(TEST)$  pin of the S3P70F4, the EPROM programming mode is entered. The operating mode (read, write, or read protection) is selected according to the input signals to the pins listed in Table 16–3 below.

Table 16-3. Operating Mode Selection Criteria

| <b>V</b> <sub>DD</sub> | V <sub>pp</sub> (TEST) | REG/MEM | ADDRESS(A15-A0) | R/W | MODE                  |
|------------------------|------------------------|---------|-----------------|-----|-----------------------|
| 5 V                    | 5 V                    | 0       | 0000H           | 1   | EPROM read            |
|                        | 12.5 V                 | 0       | 0000H           | 0   | EPROM program         |
|                        | 12.5 V                 | 0       | H0000           | 1   | EPROM verify          |
|                        | 12.5 V                 | 1       | 0E3FH           | 0   | EPROM read protection |

NOTE: "0" means Low level; "1" means High level.



S3P70F4 OTP S3C70F2/C70F4/P70F4

#### **OTP ELECTRICAL DATA**

**Table 16-4. Absolute Maximum Ratings** 

 $(T_A = 25 \,^{\circ}C)$ 

| Parameter             | Symbol           | Conditions           | Rating                   | Units |
|-----------------------|------------------|----------------------|--------------------------|-------|
| Supply Voltage        | $V_{DD}$         | _                    | -0.3 to +6.5             | V     |
| Input Voltage         | V <sub>I</sub>   | All I/O ports        | $-0.3$ to $V_{DD} + 0.3$ | V     |
| Output Voltage        | Vo               | _                    | $-0.3$ to $V_{DD} + 0.3$ | V     |
| Output Current High   | I <sub>OH</sub>  | One I/O port active  | -5                       | mA    |
|                       |                  | All I/O ports active | <b>–</b> 15              |       |
| Output Current Low    | I <sub>OL</sub>  | Ports 0, 3, and 6    | 5                        | mA    |
|                       |                  | Ports 4 and 5        | 30                       |       |
|                       |                  | All ports, total     | + 100                    |       |
| Operating Temperature | T <sub>A</sub>   | _                    | -40 to +85               | °C    |
| Storage Temperature   | T <sub>stg</sub> | -                    | - 65 to + 150            | °C    |

#### **Table 16-5. D.C. Electrical Characteristics**

$$(T_A = -40 \,^{\circ}C \, to \, +85 \,^{\circ}C, \, V_{DD} = 2.0 \, V \, to \, 5.5 \, V)$$

| Parameter              | Symbol           | Conditions                                                                           | Min                   | Тур | Max                | Units |
|------------------------|------------------|--------------------------------------------------------------------------------------|-----------------------|-----|--------------------|-------|
| Input High<br>Voltage  | V <sub>IH1</sub> | Ports 4 and 5                                                                        | 0.7V <sub>DD</sub>    | -   | V <sub>DD</sub>    | V     |
|                        | V <sub>IH2</sub> | Ports 0, 1, 2, 3, 6, and RESET                                                       | 0.8V <sub>DD</sub>    | _   | $V_{DD}$           |       |
|                        | V <sub>IH3</sub> | X <sub>IN</sub> and X <sub>OUT</sub>                                                 | V <sub>DD</sub> – 0.1 | _   | $V_{DD}$           |       |
| Input Low<br>Voltage   | V <sub>IL1</sub> | Ports 4 and 5                                                                        | _                     | _   | 0.3V <sub>DD</sub> | V     |
|                        | V <sub>IL2</sub> | Ports 0, 1, 2, 3, 6, and RESET                                                       |                       |     | 0.2V <sub>DD</sub> |       |
|                        | V <sub>IL3</sub> | X <sub>IN</sub> and X <sub>OUT</sub>                                                 |                       |     | 0.1                |       |
| Output High<br>Voltage | V <sub>OH</sub>  | $V_{DD} = 4.5 \text{ V}$ to 5.5 V<br>$I_{OH} = -1 \text{ mA}$<br>Ports 0, 3, 4, 5, 6 | V <sub>DD</sub> - 1.0 | _   | _                  | V     |



S3C70F2/C70F4/P70F4 S3P70F4 OTP

**Table 16-5. D.C. Electrical Characteristics (Continued)** 

 $(T_A = -40 \, ^{\circ}\text{C} \, \text{ to } +85 \, ^{\circ}\text{C}, \, V_{DD} = 2.0 \, \text{V} \, \text{ to } 5.5 \, \text{V})$ 

| Parameter                         | Symbol            | Conditions                                                           | Min | Тур | Max  | Units |
|-----------------------------------|-------------------|----------------------------------------------------------------------|-----|-----|------|-------|
| Output Low<br>Voltage             | V <sub>OL</sub>   | $V_{DD} = 4.5 \text{ V}$ to 5.5 V $I_{OL} = 15 \text{ mA}$           | _   | _   | 2    | V     |
|                                   |                   | Ports 4, 5                                                           |     |     |      |       |
|                                   |                   | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$                           |     | _   | 2    |       |
|                                   |                   | $I_{OL} = 4.0 \text{mA}$                                             |     |     |      |       |
|                                   |                   | All output pins except Ports 4, 5                                    |     |     |      |       |
| Input High<br>Leakage<br>Current  | I <sub>LIH1</sub> | $V_{IN} = V_{DD}$ All input pins except $X_{IN}$ and $X_{OUT}$       | -   | _   | 3    | μА    |
|                                   | I <sub>LIH2</sub> | $V_{IN} = V_{DD}$<br>$X_{IN}$ and $X_{OUT}$                          |     |     | 20   |       |
| Input Low<br>Leakage<br>Current   | I <sub>LIL1</sub> | $V_{IN} = 0 V$ All input pins except $X_{IN}$ , $X_{OUT}$ and RESET  | -   | _   | - 3  | μΑ    |
|                                   | I <sub>LIL2</sub> | V <sub>IN</sub> = 0 V<br>X <sub>IN</sub> and X <sub>OUT</sub>        |     |     | - 20 |       |
| Output High<br>Leakage<br>Current | I <sub>LOH</sub>  | $V_O = V_{DD}$<br>All output pins                                    | -   | _   | 3    | μА    |
| Output Low<br>Leakage<br>Current  | I <sub>LOL</sub>  | V <sub>O</sub> = 0 V                                                 | -   | -   | -3   | μА    |
| Pull-Up<br>Resistor               | R <sub>L1</sub>   | V <sub>I</sub> = 0 V; V <sub>DD</sub> = 5 V<br>Port 0, 1, 3, 4, 5, 6 | 25  | 50  | 100  | kΩ    |
|                                   |                   | $V_{DD} = 3 V$                                                       | 50  | 100 | 200  |       |
|                                   | R <sub>L2</sub>   | $V_{DD} = 5 \text{ V}; V_{I} = 0 \text{ V}; \text{RESET}$            | 100 | 250 | 400  |       |
|                                   |                   | V <sub>DD</sub> = 3 V                                                | 200 | 500 | 800  |       |



S3P70F4 OTP S3C70F2/C70F4/P70F4

Table 16-5. D.C. Electrical Characteristics (Concluded)

 $(T_A = -40 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, \, V_{DD} = 2.0 \,\text{V} \text{ to } 5.5 \,\text{V})$ 

| Parameter   | Symbol           | Conditions                                   |         | Min | Тур | Max | Units |
|-------------|------------------|----------------------------------------------|---------|-----|-----|-----|-------|
| Supply      | I <sub>DD1</sub> | Run mode; $V_{DD} = 5.0 \text{ V} \pm 10\%$  | 6.0MHz  | _   | 3.0 | 8.0 | mA    |
| Current (1) |                  | Crystal oscillator; C1=C2=22pF               | 4.19MHz |     | 2.0 | 5.5 |       |
|             |                  | V <sub>DD</sub> = 3 V ± 10%                  | 6.0MHz  |     | 1.3 | 4.0 |       |
|             |                  |                                              | 4.19MHz |     | 1.0 | 3.0 |       |
|             | I <sub>DD2</sub> | Idle mode; $V_{DD} = 5.0 \text{ V} \pm 10\%$ | 6.0MHz  | _   | 0.8 | 2.5 | mA    |
|             |                  | Crystal oscillator; C1=C2=22pF               | 4.19MHz |     | 0.6 | 1.8 |       |
|             |                  | $V_{DD} = 3 V \pm 10\%$                      | 6.0MHz  |     | 0.6 | 1.5 |       |
|             |                  |                                              | 4.19MHz |     | 0.4 | 1.0 |       |
|             | I <sub>DD3</sub> | Stop mode; $V_{DD} = 5.0 \text{ V} \pm 10\%$ |         | _   | 0.5 | 3.0 | μА    |
|             |                  | Stop mode; $V_{DD} = 3.0 \text{ V} \pm 10\%$ |         |     | 0.3 | 2.0 |       |

#### NOTES:

- 1. D.C. electrical values for Supply current (I<sub>DD1</sub> to I<sub>DD3</sub>) do not include current drawn through internal pull-up registers, output port drive currents and comparator.
- 2. The supply current assumes a CPU clock of fx/4.



Figure 16-3. Standard Operating Voltage Range



S3C70F2/C70F4/P70F4 S3P70F4 OTP

**Table 16-6. Oscillators Characteristics** 

$$(T_A = -40~^{\circ}C~+85~^{\circ}C,~V_{DD} = 2.0~V~to~5.5~V)$$

| Oscillator            | Clock<br>Configuration | Parameter                                                  | Test Condition                             | Min  | Тур | Max  | Units |
|-----------------------|------------------------|------------------------------------------------------------|--------------------------------------------|------|-----|------|-------|
| Ceramic<br>Oscillator | Xin Xout  C1 C2        | Oscillation frequency (1)                                  | $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 6.0  | MHz   |
|                       |                        |                                                            | $V_{DD} = 2.0 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 4.2  |       |
|                       |                        | Stabilization time (2)                                     | $V_{DD} = 3.0 V$                           | ı    | _   | 4    | ms    |
| Crystal<br>Oscillator | Xin Xout  C1 C2        | Oscillation frequency (1)                                  | $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 6.0  | MHz   |
|                       |                        |                                                            | $V_{DD} = 2.0 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 4.2  |       |
|                       |                        | Stabilization time (2)                                     | $V_{DD} = 3.0 \text{ V}$                   | 1    | _   | 10   | ms    |
| External<br>Clock     | Xin Xout               | X <sub>in</sub> input frequency <sup>(1)</sup>             | $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 6.0  | MHz   |
|                       |                        |                                                            | $V_{DD} = 2.0 \text{ V to } 5.5 \text{ V}$ | 0.4  | _   | 4.2  |       |
|                       |                        | $X_{IN}$ input high and low level width $(t_{XH}, t_{XL})$ | _                                          | 83.3 | _   | 1250 | ns    |

#### NOTES

- 1. Oscillation frequency and  $X_{\mbox{\footnotesize{IN}}}$  input frequency data are for oscillator characteristics only.
- 2. Stabilization time is the interval required for oscillating stabilization after a power-on occurs, or when stop mode is terminated.

S3P70F4 OTP S3C70F2/C70F4/P70F4

Table 16-7. Input/Output Capacitance

$$(T_A = 25 \,^{\circ}C, V_{DD} = 0 \, V)$$

| Parameter             | Symbol           | Condition                                             | Min | Тур | Max | Units |
|-----------------------|------------------|-------------------------------------------------------|-----|-----|-----|-------|
| Input<br>Capacitance  | C <sub>IN</sub>  | $f = 1$ MHz; Unmeasured pins are returned to $V_{SS}$ | -   | _   | 15  | pF    |
| Output<br>Capacitance | C <sub>OUT</sub> |                                                       |     |     | 15  | pF    |
| I/O Capacitance       | C <sub>IO</sub>  |                                                       |     |     | 15  | pF    |

#### **Table 16-8. Comparator Electrical Characteristics**

$$(T_A = -40 \,^{\circ}C \, \text{ to } +85 \,^{\circ}C, \, V_{DD} = 4.0 \, \text{V} \, \text{ to } 5.5 \text{V}, \, V_{SS} = 0 \, \text{V})$$

| Parameter                  | Symbol                              | Condition | Min | Тур | Max             | Units |
|----------------------------|-------------------------------------|-----------|-----|-----|-----------------|-------|
| Input Voltage Range        | _                                   | _         | 0   | _   | $V_{DD}$        | V     |
| Reference Voltage<br>Range | V <sub>REF</sub>                    | _         | 0   | _   | V <sub>DD</sub> | V     |
| Input Voltage Accuracy     | V <sub>CIN</sub>                    | _         | _   | -   | ±150            | mV    |
| Input Leakage Current      | I <sub>CIN</sub> , I <sub>REF</sub> | -         | -3  | _   | 3               | μΑ    |

#### **Table 16-9. A.C. Electrical Characteristics**

$$(T_A = -40~^{\circ}C$$
 to +85  $^{\circ}C$ ,  $V_{DD} = 2.0~V$  to 5.5 V)

| Parameter                     | Symbol                              | Conditions                                              | Min  | Тур | Max | Units |
|-------------------------------|-------------------------------------|---------------------------------------------------------|------|-----|-----|-------|
| Instruction Cycle<br>Time     | t <sub>CY</sub>                     | $V_{DD} = 2.7 \text{ V}$ to 5.5 V                       | 0.67 | -   | 64  | μs    |
|                               |                                     | $V_{DD} = 2.0 \text{ V}$ to 5.5 V                       | 0.95 |     |     |       |
| TCL0 Input<br>Frequency       | f <sub>TI</sub>                     | V <sub>DD</sub> = 2.7 V to 5.5 V                        | 0    | _   | 1.5 | MHz   |
|                               |                                     | $V_{DD} = 2.0 \text{ V}$ to 5.5 V                       |      |     | 1   | MHz   |
| TCL0 Input High,<br>Low Width | t <sub>TIH</sub> , t <sub>TIL</sub> | V <sub>DD</sub> = 2.7 V to 5.5 V                        | 0.48 | _   | _   | μs    |
|                               |                                     | $V_{DD} = 2.0 \text{ V}$ to 5.5 V                       | 1.8  |     |     |       |
| SCK Cycle Time                | t <sub>KCY</sub>                    | V <sub>DD</sub> = 2.7 V to 5.5 V<br>External SCK source | 800  | -   | _   | ns    |
|                               |                                     | Internal SCK source                                     | 670  |     |     |       |
|                               |                                     | V <sub>DD</sub> = 2.0 V to 5.5 V<br>External SCK source | 3200 |     |     |       |
|                               |                                     | Internal SCK source                                     | 3800 |     |     |       |



S3C70F2/C70F4/P70F4 S3P70F4 OTP

Table 16-9. A.C. Electrical Characteristics ( Concluded)

 $(T_A = -40 \,^{\circ}\text{C} \text{ to } + 85 \,^{\circ}\text{C}, V_{DD} = 2.0 \,^{\circ}\text{V} \text{ to } 5.5 \,^{\circ}\text{V})$ 

| Parameter                          | Symbol                                   | Conditions                                         | Min                       | Тур | Max  | Units |
|------------------------------------|------------------------------------------|----------------------------------------------------|---------------------------|-----|------|-------|
| SCK High, Low                      | t <sub>KH</sub> , t <sub>KL</sub>        | $V_{DD} = 2.7 \text{ V}$ to 5.5 V                  | 335                       | _   | -    | ns    |
| Width                              |                                          | External SCK source                                |                           |     |      |       |
|                                    |                                          | Internal SCK source                                | t <sub>KCY</sub> /2 - 50  |     |      |       |
|                                    |                                          | $V_{DD} = 2.0 \text{ V} \text{ to } 5.5 \text{ V}$ | 1600                      |     |      |       |
|                                    |                                          | External SCK source                                |                           |     |      |       |
|                                    |                                          | Internal SCK source                                | t <sub>KCY</sub> /2 - 150 |     |      |       |
| SI Setup Time to                   | t <sub>SIK</sub>                         | $V_{DD} = 2.7 \text{ V}$ to 5.5 V                  | 100                       | -   | _    | ns    |
| SCK High                           |                                          | External SCK source                                |                           |     |      |       |
|                                    |                                          | Internal SCK source                                | 150                       |     |      |       |
|                                    |                                          | $V_{DD} = 2.0 \text{ V} \text{ to } 5.5 \text{ V}$ | 150                       |     |      |       |
|                                    |                                          | External SCK source                                |                           |     |      |       |
|                                    |                                          | Internal SCK source                                | 500                       |     |      |       |
| SI Hold Time to                    | t <sub>KSI</sub>                         | $V_{DD} = 2.7 \text{ V}$ to 5.5 V                  | 400                       | -   | -    | ns    |
| SCK High                           |                                          | External SCK source                                |                           |     |      |       |
|                                    |                                          | Internal SCK source                                | 400                       |     |      |       |
|                                    |                                          | $V_{DD} = 2.0 \text{ V}$ to 5.5 V                  | 600                       |     |      |       |
|                                    |                                          | External SCK source                                |                           |     |      |       |
|                                    |                                          | Internal SCK source                                | 500                       |     |      |       |
| Output Delay for                   | t <sub>KSO</sub> (1)                     | $V_{DD} = 2.7 \text{ V}$ to 5.5 V                  | _                         | _   | 300  | ns    |
| SCK to SO                          |                                          | External SCK source                                |                           |     |      |       |
|                                    |                                          | Internal SCK source                                |                           |     | 250  |       |
|                                    |                                          | V <sub>DD</sub> = 2.0 V to 5.5 V                   |                           |     | 1000 |       |
|                                    |                                          | External SCK source                                |                           |     |      |       |
|                                    |                                          | Internal SCK source                                |                           |     | 1000 |       |
| Interrupt Input<br>High, Low Width | t <sub>INTH</sub> ,<br>t <sub>INTL</sub> | INT0                                               | (2) -                     |     | _    | μѕ    |
|                                    |                                          | INT1, KS0-KS2                                      | 10                        |     |      |       |
| RESET Input<br>Low Width           | t <sub>RSL</sub>                         | Input                                              | 10                        | _   | _    | μs    |

#### NOTES:

- 1. R(1Kohm) and C (100pF) are the load resistance and load capacitance of the SO output line.
- 2. Minimum value for INT0 is based on a clock of  $2t_{CY}$  or 128 / fx as assigned by the IMOD0 register setting.



16–9

S3P70F4 OTP S3C70F2/C70F4/P70F4

Table 16-10. RAM Data Retention Supply Voltage in Stop Mode

$$(T_A = -40 \,^{\circ}C \text{ to } + 85 \,^{\circ}C)$$

| Parameter                              | Symbol            | Conditions                | Min | Тур                  | Max | Unit |
|----------------------------------------|-------------------|---------------------------|-----|----------------------|-----|------|
| Data retention supply voltage          | V <sub>DDDR</sub> | _                         | 2.0 | _                    | 5.5 | V    |
| Data retention supply current          | I <sub>DDDR</sub> | V <sub>DDDR</sub> = 2.0 V | _   | 0.1                  | 10  | μА   |
| Release signal set time                | t <sub>SREL</sub> | -                         | 0   | -                    | _   | μs   |
| Oscillator stabilization wait time (1) | t <sub>WAIT</sub> | Released by RESET         | _   | 2 <sup>17</sup> / fx | _   | ms   |
|                                        |                   | Released by interrupt     | _   | (2)                  | _   | ms   |

#### NOTES:

- 1. During oscillator stabilization wait time, all CPU operations must be stopped to avoid instability during oscillator start-up.
- 2. Use the basic timer mode register (BMOD) interval timer to delay execution of CPU instructions during the wait time.



S3C70F2/C70F4/P70F4 S3P70F4 OTP



Figure 16-4. OTP Programming Algorithm

