# DATA SHEET

# BIPOLAR ANALOG INTEGRATED CIRCUIT $\mu PC4570GR-9LG$

# ULTRA LOW-NOISE, WIDEBAND, DUAL OPERATIONAL AMPLIFIER

#### DESCRIPTION

NEC

The  $\mu$ PC4570GR-9LG is an ultra low-noise, wideband high slew-rate, dual operational amplifier. Input equivalent noise is three times better than the conventional 4558 type op-amps. The gain bandwidth products and the slew-rate are seven times better than 4558. In spite of fast AC performance, the  $\mu$ PC4570GR-9LG is extremely stable under voltage-follower circuit conditions. Supply current is also improved compared with conventional wideband op-amps. The  $\mu$ PC4570GR-9LG is an excellent choice for pre-amplifiers and active filters in audio, instrumentation, and communication circuits.

#### **FEATURES**

- Ultra low noise :  $e_n = 4.5 \text{ nV}/\sqrt{\text{Hz}}$
- High slew rate : 7 V/µs
- High gain bandwidth product : GBW = 15 MHz at 100 kHz
- · Internal frequency compensation

#### **ORDERING INFORMATION**

| Part Number Package |                                     |  |
|---------------------|-------------------------------------|--|
| μPC4570GR-9LG-A     | 8-pin plastic TSSOP (5.72 mm (225)) |  |
| μPC4570GR(5)-9LG-A  | 8-pin plastic TSSOP (5.72 mm (225)) |  |

#### **EQUIVALENT CIRCUIT (1/2 Circuit)**



### **PIN CONFIGURATION (Top View)**



The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

Document No. G17930EJ1V0DS00 Date Published November 2006 NS CP(N) Printed in Japan © NEC Electronics Corporation 2006

#### ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C)

| Parameter                             | Symbol              | Ratings                                    | Unit |
|---------------------------------------|---------------------|--------------------------------------------|------|
| Voltage between $V^+$ and $V^-$ Note1 | V* - V <sup>-</sup> | –0.3 to +36                                | V    |
| Differential Input Voltage            | VID                 | ±30                                        | V    |
| Input Voltage Note2                   | Vi                  | V <sup>−</sup> –0.3 to V <sup>+</sup> +0.3 | V    |
| Output Voltage Note3                  | Vo                  | V <sup>−</sup> –0.3 to V <sup>+</sup> +0.3 | V    |
| Power Dissipation Note4               | Ρτ                  | 440                                        | mW   |
| Output Short Circuit Duration Note5   |                     | 10                                         | sec  |
| Operating Ambient Temperature         | TA                  | -40 to +85                                 | °C   |
| Storage Temperature                   | Tstg                | –55 to +125                                | °C   |

Notes 1. Reverse connection of supply voltage can cause destruction.

- 2. The input voltage should be allowed to input without damage or destruction. Even during the transition period of supply voltage, power on/off etc., this specification should be kept. The normal operation will establish when the both inputs are within the Common Mode Input Voltage Range of electrical characteristics.
- **3.** This specification is the voltage which should be allowed to supply to the output terminal from external without damage or destruction. Even during the transition period of supply voltage, power on/off etc., this specification should be kept. The output voltage of normal operation will be the Output Voltage Swing of electrical characteristics.
- **4.** Power dissipation is specified with mounting on the glass epoxy printed wiring board as follows, and ambient temperature condition is 44°C or less.

Board size : 100 mm square Thickness : 1.6 mm Cupper area : 15% of mounting area (single side) Thermal deleting factor is -5.5 mV/°C when operating ambient temperature is higher than 44°C.

5. Pay careful attention to the total power dissipation not to exceed the absolute maximum ratings, Note4.

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                             | Symbol         | MIN. | TYP. | MAX. | Unit |
|---------------------------------------|----------------|------|------|------|------|
| Supply Voltage                        | V <sup>±</sup> | ±4   |      | ±16  | V    |
| Output Current                        | lo             |      |      | ±10  | mA   |
| Source Resistance                     | Rs             |      |      | 50   | kΩ   |
| Capacitive Load (A <sub>V</sub> = +1) | C∟             |      |      | 100  | pF   |

## μPC4570GR-9LG

# ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sup>±</sup> = $\pm$ 15 V)

| Parameter                              | Symbol            | Conditions                                                    | MIN.   | TYP.    | MAX. | Unit          |
|----------------------------------------|-------------------|---------------------------------------------------------------|--------|---------|------|---------------|
| Input Offset Voltage                   | Vio               | $R_{S} \leq 50 \ \Omega$                                      |        | ±0.3    | ±5   | mV            |
| Input Offset Current Note6             | lio               |                                                               |        | ±10     | ±100 | nA            |
| Input Bias Current Note6               | Ів                |                                                               |        | 100     | 400  | nA            |
| Large Signal Voltage Gain              | Av                | $R_L \geq 2 \; k \Omega$ , $V_0$ = $\pm 10 \; V$              | 30,000 | 300,000 |      |               |
| Supply Current Note7                   | lcc               | Io = 0 A                                                      |        | 5       | 8    | mA            |
| Common Mode Rejection Ratio            | CMR               |                                                               | 80     | 100     |      | dB            |
| Supply Voltage Rejection Ratio         | SVR               |                                                               | 80     | 100     |      | dB            |
| Output Voltage Swing                   | Vom               | $R_L \geq 10 \; k\Omega$                                      | ±12    | ±13.4   |      | V             |
|                                        |                   | $R_L \ge 2 \ k\Omega$                                         | ±10    | ±12.8   |      | V             |
| Common Mode Input Voltage Range        | VICM              |                                                               | ±12    | ±14     |      | V             |
| Slew Rate                              | SR                | $R_L \ge 2 \ k\Omega$                                         | 5      | 7       |      | V/ <i>µ</i> s |
| Gain Bandwidth Product                 | GBW               | fo = 100 kHz                                                  | 10     | 15      |      | MHz           |
| Unity Gain Frequency                   | funity            | open loop                                                     |        | 7       |      | MHz           |
| Phase Margin                           | $\phi_{ m unity}$ | open loop                                                     |        | 50      |      | degree        |
| Total Harmonic Distortion              | THD               | Vo = 3 V <sub>r.m.s.</sub> , f = 20 Hz to<br>20 kHz (Figure1) |        | 0.002   |      | %             |
| Input Equivalent Noise Voltage         | Vn                | RIAA (Figure2)                                                |        | 0.9     |      | μVr.m.s.      |
|                                        |                   | FLAT+JIS A, Rs = 100 $\Omega$<br>(Figure3)                    |        | 0.53    | 0.65 | μVr.m.s.      |
| Input Equivalent Noise Voltage Density | en                | fo = 10 Hz, Rs = 100 Ω                                        |        | 5.5     |      | nV/√Hz        |
|                                        |                   | fo = 1 kHz, Rs = 100 Ω                                        |        | 4.5     |      | nV/√Hz        |
| Input Equivalent Noise Current Density | İn                | fo = 1 kHz                                                    |        | 0.7     |      | pA/√Hz        |
| Channel Separation                     |                   | f = 20 Hz to 20 kHz                                           |        | 120     |      | dB            |

Notes 6. Input bias currents flow out from IC. Because each currents are base current of PNP-transistor on input stage.7. This current flows irrespective of the existence of use.

# μPC4570GR(5)-9LG

# ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C, V<sup>±</sup> = $\pm$ 15 V)

| Parameter                              | Symbol            | Conditions                                                    | MIN.   | TYP.    | MAX. | Unit     |
|----------------------------------------|-------------------|---------------------------------------------------------------|--------|---------|------|----------|
| Input Offset Voltage                   | Vio               | $R_{S} \leq 50 \ \Omega$                                      |        | ±0.3    | ±1   | mV       |
| Input Offset Current Note6             | lio               |                                                               |        | ±10     | ±50  | nA       |
| Input Bias Current Note6               | Ів                |                                                               |        | 100     | 200  | nA       |
| Large Signal Voltage Gain              | Av                | $R_{\text{L}} \geq 2 \; k\Omega$ , Vo = $\pm 10 \; \text{V}$  | 50,000 | 300,000 |      |          |
| Supply Current Note7                   | lcc               | Io = 0 A                                                      |        | 5       | 7    | mA       |
| Common Mode Rejection Ratio            | CMR               |                                                               | 85     | 100     |      | dB       |
| Supply Voltage Rejection Ratio         | SVR               |                                                               | 85     | 100     |      | dB       |
| Output Voltage Swing                   | Vom               | $R_L \geq 10 \; k\Omega$                                      | ±13    | ±13.4   |      | V        |
|                                        |                   | $R_L \geq 2 \ k\Omega$                                        | ±12    | ±12.8   |      | V        |
| Common Mode Input Voltage Range        | VICM              |                                                               | ±13.5  | ±14     |      | V        |
| Slew Rate                              | SR                | $R_L \geq 2 \ k\Omega$                                        | 5      | 7       |      | V/µs     |
| Gain Bandwidth Product                 | GBW               | fo = 100 kHz                                                  | 10     | 15      |      | MHz      |
| Unity Gain Frequency                   | funity            | open loop                                                     |        | 7       |      | MHz      |
| Phase Margin                           | $\phi_{ m unity}$ | open loop                                                     |        | 50      |      | degree   |
| Total Harmonic Distortion              | THD               | Vo = 3 V <sub>r.m.s.</sub> , f = 20 Hz to<br>20 kHz (Figure1) |        | 0.002   |      | %        |
| Input Equivalent Noise Voltage         | Vn                | RIAA (Figure2)                                                |        | 0.9     |      | μVr.m.s. |
|                                        |                   | FLAT+JIS A, Rs = 100 $\Omega$<br>(Figure3)                    |        | 0.53    | 0.65 | μVr.m.s. |
| Input Equivalent Noise Voltage Density | en                | fo = 10 Hz, Rs = 100 Ω                                        |        | 5.5     |      | nV/√Hz   |
|                                        |                   | fo = 1 kHz, Rs = 100 Ω                                        |        | 4.5     |      | nV/√Hz   |
| Input Equivalent Noise Current Density | İn                | fo = 1 kHz                                                    |        | 0.7     |      | pA/√Hz   |
| Channel Separation                     |                   | f = 20 Hz to 20 kHz                                           |        | 120     |      | dB       |

Notes 6. Input bias currents flow out from IC. Because each currents are base current of PNP-transistor on input stage.7. This current flows irrespective of the existence of use.

4

# NEC

# MEASUREMENT CIRCUIT









Figure3 Noise Measurement Circuit (FLAT+JIS A)



# NEC



# TYPICAL PERFORMANCE CHARACTERISTICS (TA = 25°C, TYP.)

6







INPUT EQUIVALENT NOISE VOLTAGE (FLAT+JIS A)







INPUT EQUIVALENT NOISE VOLTAGE DENSITY



PACKAGE DRAWING (Unit: mm)

# 8-PIN PLASTIC TSSOP (5.72mm (225))



detail of lead end

 $\theta$ 

A3

С

- L - Lp

|      | (UNIT:mm)                             |
|------|---------------------------------------|
| ITEM | DIMENSIONS                            |
| D    | 3.15±0.15                             |
| D1   | 3.00±0.10                             |
| E    | 4.40±0.10                             |
| HE   | 6.40±0.20                             |
| А    | 1.20 MAX.                             |
| A1   | 0.10±0.05                             |
| A2   | 1.00±0.05                             |
| A3   | 0.25                                  |
| b    | $0.24  {}^{+0.06}_{-0.05}$            |
| с    | 0.145±0.055                           |
| L    | 0.50                                  |
| Lp   | 0.60±0.15                             |
| L1   | 1.00±0.20                             |
| θ    | $3^{\circ}^{+5^{\circ}}_{-3^{\circ}}$ |
| е    | 0.65                                  |
| х    | 0.10                                  |
| у    | 0.10                                  |
| ZD   | 0.60                                  |
|      |                                       |

P8GR-65-9LG

© NEC Electronics Corporation 2005

**NOTE** Each lead centerline is located within 0.10mm of its true position at maximum material condition.

A1-

S

у

A2

### **RECOMMENDED SOLDERING CONDITIONS**

The µPC4570GR-9LG should be soldered and mounted under the following recommended conditions.

For soldering methods and conditions other than those recommended below, contact an NEC Electronics sales representative.

For technical information, see the following website.

#### Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html)

| Process                | Conditions                                                             | Symbol    |
|------------------------|------------------------------------------------------------------------|-----------|
| Infrared Ray Reflow    | Peak temperature: 260°C or below (Package surface temperature),        | IR60-00-3 |
|                        | Reflow time: 60 seconds or less (at 220°C or higher),                  |           |
|                        | Maximum number of reflow processes: 3 time.                            |           |
| Wave Soldering         | Solder temperature: 260°C or below, Flow time: 10 seconds or less,     | WS60-00-1 |
|                        | Maximum number of flow processes: 1 time,                              |           |
|                        | Pre-heating temperature: 120°C or below (Package surface temperature). |           |
| Partial Heating Method | Pin temperature: 350°C or below,                                       | P350      |
|                        | Heat time: 3 seconds or less (Per each side of the device).            |           |

Caution Apply only one kind of soldering condition to a device, except for "partial heating method", or the device will be damaged by heat stress.

- The information in this document is current as of November, 2006. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of a customer's equipment shall be done under the full responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).