

#### Features

- · High speed
- 12 ns
- Fast t<sub>DOE</sub>
- CMOS for optimum speed/power
- Low active power
  - 495 mW (Max, "L" version)
- Low standby power - 0.275 mW (Max, "L" version)
- 2V data retention ("L" version only)
- · Easy memory expansion with CE and OE features
- TTL-compatible inputs and outputs
- Automatic power-down when deselected
- Available in pb-free 28-pin TSOP I and 28-pin (300-Mil) Molded DIP

# 32K x 8 Static RAM

#### **Functional Description**

The CY7C199 is a high-performance CMOS static RAM organized as 32,768 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE) and active LOW Output Enable (OE) and tri-state drivers. This device has an automatic power-down feature, reducing the power consumption by 81% when deselected. The CY7C199 is in the standard 300-mil-wide DIP, SOJ, and LCC packages.

An active LOW Write Enable signal (WE) controls the writing/reading operation of the memory. When CE and WE inputs are both LOW, data on the eight data input/output pins (I/O0 through I/O7) is written into the memory location addressed by the address present on the address pins (A<sub>0</sub> through  $A_{14}$ ). Reading the device is accomplished by selecting the device and enabling the outputs, CE and OE active LOW, while WE remains inactive or HIGH. Under these conditions, the contents of the location addressed by the information on address pins are present on the eight data input/output pins.

The input/output pins remain in a high-impedance state unless the chip is selected, outputs are enabled, and Write Enable (WE) is HIGH. A die coat is used to improve alpha immunity.

**Pin Configurations** 

DIP





#### Selection Guide

|                              |   | -12 | -15  | -20 | Unit |
|------------------------------|---|-----|------|-----|------|
| Maximum Access Time          |   | 12  | 15   | 20  | ns   |
| Maximum Operating Current    |   | 160 | 155  | 150 | mA   |
|                              | L |     | 90   |     |      |
| Maximum CMOS Standby Current |   | 10  | 10   | 10  | mA   |
|                              | L |     | 0.05 |     |      |

A <sub>11</sub>

7

Cypress Semiconductor Corporation Document #: 38-05160 Rev. \*B

198 Champion Court •

San Jose, CA 95134-1709 ٠ 408-943-2600 Revised August 3, 2006

A 12 8



| (Above which the useful life may be impaired. For user guide-<br>lines, not tested.) |
|--------------------------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                                    |
| Ambient Temperature with<br>Power Applied55°C to +125°C                              |
| Supply Voltage to Ground Potential                                                   |

| (Pin 28 to Pin 14)                                           | –0.5V to +7.0V                  |
|--------------------------------------------------------------|---------------------------------|
| DC Voltage Applied to Outputs                                |                                 |
| DC Voltage Applied to Outputs in High-Z State <sup>[1]</sup> | –0.5V to V <sub>CC</sub> + 0.5V |

## DC Input Voltage<sup>[1]</sup> .....-0.5V to V<sub>CC</sub> + 0.5V Output Current into Outputs (LOW)...... 20 mA Static Discharge Voltage..... > 2001V (per MIL-STD-883, Method 3015) Latch-up Current...... > 200 mA

## **Operating Range**

| Range      | Ambient Temperature <sup>[2]</sup> | V <sub>CC</sub> |
|------------|------------------------------------|-----------------|
| Commercial | 0°C to +70°C                       | $5V\pm10\%$     |

Electrical Characteristics Over the Operating Range [3]

|                  |                                    |                                                                                                                     |                 | -*   | 12                        | -1   | 5                         | -2   | 20                        |      |
|------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------|------|---------------------------|------|---------------------------|------|---------------------------|------|
| Parameter        | Description                        | Test Condition                                                                                                      | Test Conditions |      | Max.                      | Min. | Max.                      | Min. | Max.                      | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                | V <sub>CC</sub> = Min., I <sub>OH</sub> =-4.                                                                        | 0 mA            | 2.4  |                           | 2.4  |                           | 2.4  |                           | V    |
| V <sub>OL</sub>  | Output LOW Voltage                 | $V_{CC} = Min., I_{OL} = 8.0$                                                                                       | mA              |      | 0.4                       |      | 0.4                       |      | 0.4                       | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                 |                                                                                                                     |                 | 2.2  | V <sub>CC</sub> +<br>0.3V | 2.2  | V <sub>CC</sub> +<br>0.3V | 2.2  | V <sub>CC</sub> +<br>0.3V | V    |
| V <sub>IL</sub>  | Input LOW Voltage                  |                                                                                                                     |                 | -0.5 | 0.8                       | -0.5 | 0.8                       | -0.5 | 0.8                       | V    |
| I <sub>IX</sub>  | Input Leakage Current              | $GND \leq V_I \leq V_{CC}$                                                                                          |                 | -5   | +5                        | -5   | +5                        | -5   | +5                        | μΑ   |
| I <sub>OZ</sub>  | Output Leakage Current             | GND <u>&lt;</u> V <sub>O</sub> ≤ V <sub>CC</sub> , C<br>Disabled                                                    | Dutput          | -5   | +5                        | -5   | +5                        | -5   | +5                        | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply   | V <sub>CC</sub> = Max.,                                                                                             | Com'l           |      | 160                       |      | 155                       |      | 150                       | mA   |
|                  | Current                            | $I_{OUT} = 0 \text{ mA},$<br>f = f <sub>MAX</sub> = 1/t <sub>RC</sub>                                               | L               |      |                           |      | 90                        |      |                           | mA   |
| I <sub>SB1</sub> |                                    | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ ,                                                                        | Com'l           |      | 30                        |      | 30                        |      | 30                        | mA   |
|                  | Power-down Current—<br>TTL Inputs  | $V_{IN} \ge V_{IH} \text{ or}$<br>$V_{IN} \le V_{IL}, f = f_{MAX}$                                                  | L               |      |                           |      | 5                         |      |                           | mA   |
| I <sub>SB2</sub> | Automatic CE                       | Max. V <sub>CC</sub> ,                                                                                              | Com'l           |      | 10                        |      | 10                        |      | 10                        | mA   |
|                  | Power-down Current—<br>CMOS Inputs | $\begin{array}{l} CE \geq V_{CC} - 0.3V \\ V_{IN} \geq V_{CC} - 0.3V \\ or \; V_{IN} \leq 0.3V,  f = 0 \end{array}$ | L               |      |                           |      | 0.05                      |      |                           | mA   |

Notes: 1.  $V_{IL}$  (min.) = -2.0V for pulse durations of less than 20 ns. 2.  $T_A$  is the "instant on" case temperature. 3. See the last page of this specification for Group A subgroup testing information.

Document #: 38-05160 Rev. \*B



#### Capacitance<sup>[4]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 5.0V$                         | 8    | pF   |

#### AC Test Loads and Waveforms<sup>[5]</sup>





#### Data Retention Characteristics Over the Operating Range (L-version only)

| Parameter                       | Description                          | Conditions <sup>[6]</sup>                                                   | Min. | Max. | Unit |
|---------------------------------|--------------------------------------|-----------------------------------------------------------------------------|------|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention   |                                                                             | 2.0  |      | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $\frac{V_{CC}}{CE} = V_{DR} = 2.0V,$<br>$CE \ge V_{CC} - 0.3V,$             |      | 10   | μΑ   |
| t <sub>CDR</sub> <sup>[4]</sup> | Chip Deselect to Data Retention Time | $CE \ge V_{CC} = 0.3V$ ,<br>$V_{IN} \ge V_{CC} = 0.3V$ or $V_{IN} \le 0.3V$ | 0    |      | ns   |
| t <sub>R</sub> <sup>[5]</sup>   | Operation Recovery Time              |                                                                             | 200  |      | μS   |

#### **Data Retention Waveform**



#### Notes:

4. Tested initially and after any design or process changes that may affect these parameters. 5.  $t_{R\leq} 3$  ns for the -12 and the -15 speeds.  $t_{R\leq} 5$  ns for the -20 and slower speeds.

6. No input may exceed  $V_{CC}$  + 0.5V.



### Switching Characteristics Over the Operating Range [3,7]

|                               |                                     | -    | 12   | -15  |      | -20  |      |      |
|-------------------------------|-------------------------------------|------|------|------|------|------|------|------|
| Parameter                     | Description                         | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| Read Cycle                    |                                     | 1    |      |      |      |      |      |      |
| t <sub>RC</sub>               | Read Cycle Time                     | 12   |      | 15   |      | 20   |      | ns   |
| t <sub>AA</sub>               | Address to Data Valid               |      | 12   |      | 15   |      | 20   | ns   |
| t <sub>OHA</sub>              | Data Hold from Address Change       | 3    |      | 3    |      | 3    |      | ns   |
| t <sub>ACE</sub>              | CE LOW to Data Valid                |      | 12   |      | 15   |      | 20   | ns   |
| t <sub>DOE</sub>              | OE LOW to Data Valid                |      | 5    |      | 7    |      | 9    | ns   |
| t <sub>LZOE</sub>             | OE LOW to Low-Z <sup>[8]</sup>      | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>HZOE</sub>             | OE HIGH to High-Z <sup>[8, 9]</sup> |      | 5    |      | 7    |      | 9    | ns   |
| t <sub>LZCE</sub>             | CE LOW to Low-Z <sup>[8]</sup>      | 3    |      | 3    |      | 3    |      | ns   |
| t <sub>HZCE</sub>             | CE HIGH to High-Z <sup>[8, 9]</sup> |      | 5    |      | 7    |      | 9    | ns   |
| t <sub>PU</sub>               | CE LOW to Power-up                  | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>PD</sub>               | CE HIGH to Power-down               |      | 12   |      | 15   |      | 20   | ns   |
| Write Cycle <sup>[10, 7</sup> | 11]                                 |      |      |      |      |      |      |      |
| t <sub>WC</sub>               | Write Cycle Time                    | 12   |      | 15   |      | 20   |      | ns   |
| t <sub>SCE</sub>              | CE LOW to Write End                 | 9    |      | 10   |      | 15   |      | ns   |
| t <sub>AW</sub>               | Address Set-up to Write End         | 9    |      | 10   |      | 15   |      | ns   |
| t <sub>HA</sub>               | Address Hold from Write End         | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>SA</sub>               | Address Set-up to Write Start       | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>PWE</sub>              | WE Pulse Width                      | 8    |      | 9    |      | 15   |      | ns   |
| t <sub>SD</sub>               | Data Set-up to Write End            | 8    |      | 9    |      | 10   |      | ns   |
| t <sub>HD</sub>               | Data Hold from Write End            | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>HZWE</sub>             | WE LOW to High-Z <sup>[9]</sup>     |      | 7    |      | 7    |      | 10   | ns   |
| t <sub>LZWE</sub>             | WE HIGH to Low-Z <sup>[8]</sup>     | 3    |      | 3    |      | 3    |      | ns   |

Notes:

Notes:
7. Test conditions assume signal transition time of 3 ns or less for -12 and -15 speeds and 5 ns or less for -20 and slower speeds, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified l<sub>OL</sub>/l<sub>OH</sub> and 30-pF load capacitance.
8. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZOE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any given device.
9. t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
10. The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HICH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write.
11. The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



#### **Switching Waveforms**

Read Cycle No. 1<sup>[12, 13]</sup>



## Read Cycle No. 2 [13, 14]



Notes: 12. <u>Dev</u>ice is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ . 13. WE is HIGH for read cycle. 14. Address valid prior to or coincident with  $\overline{CE}$  transition LOW.



#### Switching Waveforms (continued)

Write Cycle No. 1 (WE Controlled)<sup>[10, 15, 16]</sup>



Write Cycle No. 2 (CE Controlled)<sup>[10, 15, 16]</sup>



#### Notes:

15. Data I/O is high impedance if  $\overline{OE} = V_{IH}$ . 16. If  $\overline{CE}$  goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state.



#### Switching Waveforms (continued)

Write Cycle No. 3 (WE Controlled OE LOW)<sup>[11, 16]</sup>





#### Typical DC and AC Characteristics (continued)







#### **Truth Table**

| CE | WE | OE | Inputs/Outputs | Mode                      | Power                      |
|----|----|----|----------------|---------------------------|----------------------------|
| Н  | Х  | Х  | High Z         | Deselect/Power-down       | Standby (I <sub>SB</sub> ) |
| L  | Н  | L  | Data Out       | Read                      | Active (I <sub>CC</sub> )  |
| L  | L  | Х  | Data In        | Write                     | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z         | Deselect, Output disabled | Active (I <sub>CC</sub> )  |

#### **Ordering Information**

| Speed<br>(ns) | Ordering Code  | Package<br>Diagram | Package Type                          | Operating<br>Range |
|---------------|----------------|--------------------|---------------------------------------|--------------------|
| 12            | CY7C199-12ZXC  | 51-85071           | 28-pin TSOP I (Pb-free)               | Commercial         |
| 15            | CY7C199-15ZXC  | 51-85071           | 28-pin TSOP I (Pb-free)               | Commercial         |
|               | CY7C199L-15ZXC |                    |                                       |                    |
| 20            | CY7C199-20PXC  | 51-85014           | 28-pin (300-Mil) Molded DIP (Pb-free) | Commercial         |



#### **Package Diagrams**







#### Package Diagrams (continued)

#### 28-pin TSOP Type 1 (8x13.4 mm) (51-85071)

NOTE: ORIENTATION IN MAY BE LOCATED EITHER AS SHOWN IN OPTION 1 OR OPTION 2



All products and company names mentioned in this document are the trademarks of their respective holders.

© Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Downloaded from Elcodis.com



## **Document History Page**

| REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|---------|---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **   | 109971  | 10/28/01      | SZV                | Change from Spec number: 38-00239 to 38-05160                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *A   | 121730  | 01/09/02      | DFP                | Updated Product Offering table                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *B   | 492500  | See ECN       | NXR                | Removed 8 ns, 10 ns, 25 ns , 35 ns, 45 ns speed bins<br>Removed 28-Lead (300-Mil) CerDIP, 28-Pin Rectangular Leadless Chip<br>Carrier, 28-Lead Molded SOIC, 28-Lead Molded SOJ packages from product<br>offering<br>Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage<br>Current in DC Electrical Characteristics table<br>Removed I <sub>OS</sub> parameter from DC Electrical Characteristics Table<br>Updated Ordering Information Table |