# **8-Channel Data Selector**

The MC14512B is an 8-channel data selector constructed with MOS P-channel and N-channel enhancement mode devices in a single monolithic structure. This data selector finds primary application in signal multiplexing functions. It may also be used for data routing, digital signal switching, signal gating, and number sequence generation.

- Diode Protection on All Inputs
- Single Supply Operation
- 3-State Output (Logic "1", Logic "0", High Impedance)
- Supply Voltage Range = 3.0 Vdc to 18 Vdc
- Capable of Driving Two Low–power TTL Loads or One Low–power Schottky TTL Load Over the Rated Temperature Range

### MAXIMUM RATINGS\* (Voltages Referenced to VSS)

| Symbol                             | Parameter                                          | Value                 | Unit |
|------------------------------------|----------------------------------------------------|-----------------------|------|
| V <sub>DD</sub>                    | DC Supply Voltage                                  | – 0.5 to + 18.0       | V    |
| V <sub>in</sub> , V <sub>out</sub> | Input or Output Voltage (DC or Transient)          | $-$ 0.5 to V_DD + 0.5 | V    |
| I <sub>in</sub> , I <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10                  | mA   |
| PD                                 | Power Dissipation, per Package†                    | 500                   | mW   |
| T <sub>stg</sub>                   | Storage Temperature                                | – 65 to + 150         | °C   |
| ΤL                                 | Lead Temperature (8–Second Soldering)              | 260                   | °C   |

\* Maximum Ratings are those values beyond which damage to the device may occur. †Temperature Derating:

Plastic "P and D/DW" Packages: – 7.0 mW/°C From 65°C To 125°C Ceramic "L" Packages: – 12 mW/°C From 100°C To 125°C

| С | В | Α | Inhibit | Disable | Z                 |
|---|---|---|---------|---------|-------------------|
| 0 | 0 | 0 | 0       | 0       | X0                |
| 0 | 0 | 1 | 0       | 0       | X1                |
| 0 | 1 | 0 | 0       | 0       | X2                |
| 0 | 1 | 1 | 0       | 0       | Х3                |
| 1 | 0 | 0 | 0       | 0       | X4                |
| 1 | 0 | 1 | 0       | 0       | X5                |
| 1 | 1 | 0 | 0       | 0       | X6                |
| 1 | 1 | 1 | 0       | 0       | X7                |
| Х | Х | Х | 1       | 0       | 0                 |
| Х | Х | Х | х       | 1       | High<br>Impedance |

### TRUTH TABLE

X = Don't Care



MC14512B



P SUFFIX PLASTIC CASE 648



D SUFFIX SOIC CASE 751B

### **ORDERING INFORMATION**

MC14XXXBCP MC14XXXBCL MC14XXXBD Plastic Ceramic SOIC

 $T_{\mbox{\scriptsize A}}$  = - 55° to 125°C for all packages.

| PIN               | ASSIGN | ME | NT              |
|-------------------|--------|----|-----------------|
| xo d              | 1•     | 16 | V <sub>DD</sub> |
| X1 [              | 2      | 15 | ] DIS           |
| X2 [              | 3      | 14 | Jz              |
| ХЗ [              | 4      | 13 | C               |
| X4 [              | 5      | 12 | ]В              |
| X5 [              | 6      | 11 | ] A             |
| X6 [              | 7      | 10 | р імн           |
| ∨ <sub>ss</sub> [ | 8      | 9  | ) X7            |
|                   |        |    |                 |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range V<sub>SS</sub>  $\leq$  (V<sub>in</sub> or V<sub>out</sub>)  $\leq$  V<sub>DD</sub>.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{\mbox{SS}}$  or  $V_{\mbox{DD}}$ ). Unused outputs must be left open.

10TOROLA

REV 3 1/94

© Motorola, Inc. 1995

## ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS)

|                                                                                                                                                  |                 | V <sub>DD</sub>        | – 55°C                            |                      | 25°C                              |                                                 |                      | 125°C                             |                      |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characteristic                                                                                                                                   | Symbol          | Vdc                    | Min                               | Max                  | Min                               | Typ #                                           | Max                  | Min                               | Мах                  | Unit |
| Output Voltage "0" Leve<br>V <sub>in</sub> = V <sub>DD</sub> or 0                                                                                | V <sub>OL</sub> | 5.0<br>10<br>15        |                                   | 0.05<br>0.05<br>0.05 |                                   | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05 |                                   | 0.05<br>0.05<br>0.05 | Vdc  |
| "1" Leve<br>V <sub>in</sub> = 0 or V <sub>DD</sub>                                                                                               | VOH             | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             |                      | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                                 |                      | 4.95<br>9.95<br>14.95             |                      | Vdc  |
| $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                            | I VIL           | 5.0<br>10<br>15        |                                   | 1.5<br>3.0<br>4.0    |                                   | 2.25<br>4.50<br>6.75                            | 1.5<br>3.0<br>4.0    |                                   | 1.5<br>3.0<br>4.0    | Vdc  |
| "1" Leve (V <sub>O</sub> = 0.5 or 4.5 Vdc) (V <sub>O</sub> = 1.0 or 9.0 Vdc) (V <sub>O</sub> = 1.5 or 13.5 Vdc)                                  | I VIH           | 5.0<br>10<br>15        | 3.5<br>7.0<br>11                  |                      | 3.5<br>7.0<br>11                  | 2.75<br>5.50<br>8.25                            |                      | 3.5<br>7.0<br>11                  |                      | Vdc  |
| Output Drive Current $(V_{OH} = 2.5 \text{ Vdc})$ Source $(V_{OH} = 4.6 \text{ Vdc})$ $(V_{OH} = 9.5 \text{ Vdc})$ $(V_{OH} = 13.5 \text{ Vdc})$ | ЮН              | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | <br><br>             | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8              | <br><br>             | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | <br><br>             | mAdc |
|                                                                                                                                                  | IOL             | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | _<br>_<br>_          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                             | _<br>_<br>_          | 0.36<br>0.9<br>2.4                | _<br>_<br>_          | mAdc |
| Input Current                                                                                                                                    | l <sub>in</sub> | 15                     | —                                 | ± 0.1                | —                                 | ±0.00001                                        | ± 0.1                | —                                 | ± 1.0                | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                       | C <sub>in</sub> | _                      | —                                 | —                    | —                                 | 5.0                                             | 7.5                  | -                                 | —                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                               | IDD             | 5.0<br>10<br>15        |                                   | 5.0<br>10<br>20      |                                   | 0.005<br>0.010<br>0.015                         | 5.0<br>10<br>20      |                                   | 150<br>300<br>600    | μAdc |
| Total Supply Current**†<br>(Dynamic plus Quiescent,<br>Per Package)<br>(C <sub>L</sub> = 50 pF on all outputs, all<br>buffers switching)         | Г               | 5.0<br>10<br>15        |                                   |                      | $I_{T} = (1)$                     | 0.8 μΑ/kHz) f<br>I.6 μΑ/kHz) f<br>2.4 μΑ/kHz) f | + IDD                |                                   |                      | μAdc |
| Three–State Leakage Current                                                                                                                      | ITL             | 15                     | _                                 | ± 0.1                | —                                 | ± 0.0001                                        | ± 0.1                | —                                 | ± 3.0                | μAdc |

#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

\*\* The formulas given are for the typical characteristics only at  $25^{\circ}$ C.

†To calculate total supply current at loads other than 50 pF:

 $I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$ 

where: IT is in  $\mu$ A (per package), CL in pF, V = (V<sub>DD</sub> - V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.001.

# SWITCHING CHARACTERISTICS (CL = 50 pF, TA = 25°C, See Figure 1)

|                                                                                                                                                                                                                                                                    |                                                                                         |                 | All T            |                   |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------|------------------|-------------------|------|
| Characteristic                                                                                                                                                                                                                                                     | Symbol                                                                                  | V <sub>DD</sub> | Typ #            | Max               | Unit |
| Output Rise and Fall Time<br>t <sub>TLH</sub> , t <sub>THL</sub> = (1.5 ns/pF) C <sub>L</sub> + 25 ns<br>t <sub>TLH</sub> , t <sub>THL</sub> = (0.75 ns/pF) C <sub>L</sub> + 12.5 ns<br>t <sub>TLH</sub> , t <sub>THL</sub> = (0.55 ns/pF) C <sub>L</sub> + 9.5 ns | tт∟н,<br>tтн∟                                                                           | 5.0<br>10<br>15 | 100<br>50<br>40  | 200<br>100<br>80  | ns   |
| Propagation Delay Time (Figure 2)<br>Inhibit, Control, or Data to Z                                                                                                                                                                                                | <sup>t</sup> PLH                                                                        | 5.0<br>10<br>15 | 330<br>125<br>85 | 650<br>250<br>170 | ns   |
| Propagation Delay Time (Figure 2)<br>Inhibit, Control, or Data to Z                                                                                                                                                                                                | <sup>t</sup> PHL                                                                        | 5.0<br>10<br>15 | 330<br>125<br>85 | 650<br>250<br>170 | ns   |
| 3–State Output Delay Times (Figure 3)<br>"1" or "0" to High Z, and<br>High Z to "1" or "0"                                                                                                                                                                         | <sup>t</sup> PHZ <sup>, t</sup> PLZ <sup>,</sup><br><sup>t</sup> PZH <sup>, t</sup> PZL | 5.0<br>10<br>15 | 60<br>35<br>30   | 150<br>100<br>75  | ns   |

 $^{*}$  The formulas given are for the typical characteristics only at 25  $^{\circ}\text{C}.$ 

#Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.



Figure 1. Power Dissipation Test Circuit and Waveform







Figure 3. 3–State AC Test Circuit and Waveform





### **3-STATE MODE OF OPERATION**

Output terminals of several MC14512B 8–Bit Data Selectors can be connected to a single date bus as shown. One MC14512B is selected by the 3–state control, and the remaining devices are disabled into a high–impedance "off" state. The number of 8–bit data selectors, N, that may be connected to a bus line is determined from the output drive current,  $I_{OD}$ , 3–state or disable output leakage current,  $I_{T}$ ,

and the load current, IL, required to drive the bus line (including fanout to other device inputs), and can be calculated by:

$$N = \frac{I_{OD} - I_{L}}{I_{TL}} + 1$$

N must be calculated for both high and low logic state of the bus line.

## MOTOROLA CMOS LOGIC DATA

### **OUTLINE DIMENSIONS**





Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and its are registered trademarks of Motorola, Inc. Motorola and its apportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

 $\Diamond$ 

MFAX: RMFAX0@email.sps.mot.com – TOUCHTONE 602–244–6609 INTERNET: http://Design\_NET.com



JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–81–3521–8315

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

