# 512K x 36/1M x 18 Flow-Thru SRAM with NoBL™ Architecture #### **Features** - Pin compatible and functionally equivalent to ZBT™ devices - Supports 117-MHz bus operations with zero wait states - Data is transferred on every clock - Internally self-timed output buffer control to eliminate the need to use asynchronous OE - · Registered inputs for flow-thru operation - Byte Write capability - · Common I/O architecture - Fast clock-to-output times - -7.5 ns (for 117-MHz device) - -8.5 ns (for 100-MHz device) - -10.0ns (for 83-MHz device) - Single 3.3V –5% and +10% power supply V<sub>DD</sub> - Separate V<sub>DDQ</sub> for 3.3V or 2.5V I/O - Clock enable (CEN) pin to suspend operation - · Synchronous self-timed writes - Available in 100 TQFP and 119 BGA packages - Burst capability linear or interleaved burst order - JTAG boundary scan for BGA packaging version - Automatic power down available using ZZ mode or CE deselect ### **Functional Description** The CY7C1371B/CY7C1373B is 3.3V, 512K x 36 and 1M x 18 synchronous flow-thru burst SRAMs, respectively designed to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1371B/ CY7C1373B is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of data through the SRAM, especially in systems that require frequent Write/Read transitions. The CY7C1371B/CY7C1373B is pin compatible and functionally equivalent to ZBT devices. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the Clock enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 7.5 ns (117-MHz device). Write operations are controlled by the byte Write Selects $(\overline{BWS}_{a,b,c,d}$ for CY<u>7C</u>1371B and $\overline{BWS}_{a,b}$ for CY7C1373B) and a Write enable (WE) input. All writes are conducted with on-chip synchronous self-timed Write circuitry. ZZ may be tied to LOW if it is not used. Synchronous Chip enables ( $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ on the TQFP, $\overline{\underline{CE}_1}$ on the BGA) and an asynchronous Output enable (OE) provide for easy bank selection and output three-state control. In order to avoid bus contention, the output drivers are synchronously three-stated during the data portion of a Write sequence. ### Selection Guide | | 117 MHz | 100 MHz | 83 MHz | Unit | |------------------------------|---------|---------|--------|------| | Maximum Access Time | 7.5 | 8.5 | 10.0 | ns | | Maximum Operating Current | 250 | 225 | 185 | mA | | Maximum CMOS Standby Current | 20 | 20 | 20 | mA | ### **Pin Configurations** ### 100-pin TQFP Packages ## Pin Configurations (continued) #### 119-ball BGA ### CY7C1371B (512K × 36) - 7 × 17 BGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-----------|-----------------|----------|----------|-----------------|-----------------|--------------------| | Α | $V_{DDQ}$ | Α | Α | Α | Α | Α | $V_{DDQ}$ | | В | NC | CE <sub>2</sub> | Α | ADV/LD | Α | CE <sub>3</sub> | NC | | С | NC | Α | Α | $V_{DD}$ | Α | Α | NC | | D | DQc | DPc | $V_{SS}$ | NC | $V_{SS}$ | DPb | DQb | | E | DQc | DQc | $V_{SS}$ | CE1 | $V_{SS}$ | DQb | DQb | | F | $V_{DDQ}$ | DQc | $V_{SS}$ | E | $V_{SS}$ | DQb | $V_{\mathrm{DDQ}}$ | | G | DQc | DQc | BWSc | Α | BWSb | DQb | DQb | | Н | DQc | DQc | $V_{SS}$ | WE | $V_{SS}$ | DQb | DQb | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | DQd | DQd | $V_{SS}$ | CLK | $V_{SS}$ | DQa | DQa | | L | DQd | DQd | BWSd | NC | BWSa | DQa | DQa | | M | $V_{DDQ}$ | DQd | $V_{SS}$ | CEN | V <sub>SS</sub> | DQa | $V_{DDQ}$ | | N | DQd | DQd | $V_{SS}$ | A1 | $V_{SS}$ | DQa | DQa | | Р | DQd | DPd | $V_{SS}$ | A0 | V <sub>SS</sub> | DPa | DQa | | R | NC | Α | MODE | $V_{DD}$ | NC | Α | NC | | Т | NC | 64M | Α | Α | Α | 32M | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{DDQ}$ | ### CY7C1373B $(1M \times 18) - 7 \times 17$ BGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|--------------------|-----------------|----------|----------|----------|-----------------|-----------| | Α | $V_{DDQ}$ | Α | Α | Α | Α | Α | $V_{DDQ}$ | | В | NC | CE <sub>2</sub> | Α | ADV/LD | Α | CE <sub>3</sub> | NC | | С | NC | Α | Α | $V_{DD}$ | Α | Α | NC | | D | DQb | NC | $V_{SS}$ | NC | $V_{SS}$ | DPa | NC | | E | NC | DQb | $V_{SS}$ | CE1 | $V_{SS}$ | NC | DQa | | F | $V_{DDQ}$ | NC | $V_{SS}$ | ŌĒ | $V_{SS}$ | DQa | $V_{DDQ}$ | | G | NC | DQb | BWSb | Α | $V_{SS}$ | NC | DQa | | Н | DQb | NC | $V_{SS}$ | WE | $V_{SS}$ | DQa | NC | | J | $V_{DDQ}$ | $V_{DD}$ | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{DDQ}$ | | K | NC | DQb | $V_{SS}$ | CLK | $V_{SS}$ | NC | DQa | | L | DQb | NC | $V_{SS}$ | NC | BWSa | DQa | NC | | M | $V_{\mathrm{DDQ}}$ | DQb | $V_{SS}$ | CEN | $V_{SS}$ | NC | $V_{DDQ}$ | | N | DQb | NC | $V_{SS}$ | A1 | $V_{SS}$ | DQa | NC | | Р | NC | DPb | $V_{SS}$ | A0 | $V_{SS}$ | NC | DQa | | R | NC | Α | MODE | $V_{DD}$ | NC | Α | NC | | Т | 64M | Α | Α | 32M | Α | Α | ZZ | | U | $V_{DDQ}$ | TMS | TDI | TCK | TDO | NC | $V_{DDQ}$ | ## Pin Configurations (continued) ### 165-ball Bump FBGA ## CY7C1371B (512K × 36) - 11 × 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|----------|-----------------|----------|-----------------|-----------------|-----------------|----------|-----------|-----|------| | Α | NC | Α | CE <sub>1</sub> | BWSc | BWSb | CE <sub>3</sub> | CEN | ADV/LD | Α | Α | NC | | В | NC | Α | CE <sub>2</sub> | BWSd | BWSa | CLK | WE | ŌĒ | Α | Α | 128M | | С | DPc | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | DPb | | D | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | E | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | F | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | G | DQc | DQc | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQb | DQb | | Н | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | K | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | L | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | M | DQd | DQd | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | DQa | | N | DPd | NC | $V_{DDQ}$ | $V_{SS}$ | NC | NC | NC | $V_{SS}$ | $V_{DDQ}$ | NC | DPa | | Р | NC | 64M | Α | Α | TDI | A1 | TDO | Α | А | Α | NC | | R | MODE | 32M | Α | Α | TMS | A0 | TCK | Α | Α | Α | Α | ## CY7C1373B (1M × 18) - 11 × 15 FBGA | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|------|----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------|-----|------| | Α | NC | Α | Œ <sub>1</sub> | BWSb | NC | CE <sub>3</sub> | CEN | ADV/LD | Α | Α | Α | | В | NC | Α | CE <sub>2</sub> | NC | BWSa | CLK | WE | OE | Α | Α | 128M | | С | NC | NC | $V_{DDQ}$ | $V_{SS}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{SS}$ | $V_{DDQ}$ | NC | DPa | | D | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | E | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | F | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | G | NC | DQb | $V_{DDQ}$ | $V_{DD}$ | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> | $V_{DD}$ | $V_{DDQ}$ | NC | DQa | | Н | NC | $V_{DD}$ | NC | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | NC | NC | ZZ | | J | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | K | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | L | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | $V_{SS}$ | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | М | DQb | NC | $V_{DDQ}$ | $V_{DD}$ | $V_{SS}$ | V <sub>SS</sub> | $V_{SS}$ | $V_{DD}$ | $V_{DDQ}$ | DQa | NC | | N | DPb | NC | $V_{DDQ}$ | V <sub>SS</sub> | NC | NC | NC | V <sub>SS</sub> | $V_{DDQ}$ | NC | NC | | Р | NC | 64M | Α | Α | TDI | A1 | TDO | Α | Α | Α | NC | | R | MODE | 32M | А | Α | TMS | A0 | TCK | А | Α | Α | Α | ## **Pin Definitions** | Name | I/O Type | Description | |------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0<br>A1<br>A | Input-<br>Synchronous | Address inputs used to select one of the 532,288/1,048,576 address locations. Sampled at the rising edge of the CLK. | | BWSa<br>BWSb<br>BWSc<br>BWSd | Input-<br>Synchronous | Byte Write Select inputs, active LOW. Qualified with WE to conduct Writes to the SRAM. Sampled on the rising edge of CLK. BWSa controls DQa and DPa, BWSb controls DQb and DPb, BWSc controls DQc and DPc, BWSd controls DQd and DPd. | | WE | Input-<br>Synchronous | Write enable input, active LOW. Sampled on the rising edge of CLK if CEN is active LOW. This signal must be asserted LOW to initiate a Write sequence. | | ADV/LD | Input-<br>Synchronous | Advance/Load input used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After being deselected, ADV/LD should be driven LOW in order to load a new address. | | CLK | Input-Clock | Clock input. Used to capture all synchronous inputs to the device. CLK is qualified with CEN. CLK is only recognized if CEN is active LOW. | | CE <sub>1</sub> | Input-<br>Synchronous | Chip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. | | CE <sub>2</sub> | Input-<br>Synchronous | Chip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device. | | CE <sub>3</sub> | Input-<br>Synchronous | <b>Chip enable 3 input, active LOW</b> . Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ to select/deselect the device. | | ŌĒ | Input-<br>Asynchronous | Output enable, active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. OE is masked during the data portion of a Write sequence, during the first clock when emerging from a deselected state and when the device has been deselected. | | CEN | Input-<br>Synchronous | Clock enable input, active LOW. When asserted LOW the clock signal is recognized by the SRAM. When deasserted HIGH the clock signal is masked. Since deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required. | | DQa<br>DQb<br>DQc<br>DQd | I/O-<br>Synchronous | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by A <sub>[X]</sub> during the previous clock rise of the Read cycle. The direction of the pins is controlled by OE and the internal control logic. When OE is asserted LOW, the pins can behave as outputs. When HIGH, DQa – DQd are placed in a three-state condition. The outputs are automatically three-stated during the data portion of a Write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of OE. DQ a, b, c and d are eight-bits wide. | | DPa<br>DPb<br>DPc<br>DPd | I/O-<br>Synchronous | <b>Bidirectional Data Parity I/O lines</b> . Functionally, these signals are identical to DQ <sub>[31:0]</sub> . During Write sequences, DPa is controlled by BWSa, DPb is controlled by BWSb, DPc is controlled by BWSc, and DPd is controlled by BWSd. DP a, b, c and d are one-bit wide. | | ZZ | Input-<br>Asynchronous | <b>ZZ</b> "sleep" input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. | | MODE | Input Pin | <b>Mode input</b> . Selects the burst order of the device. Tied HIGH selects the interleaved burst order. Pulled LOW selects the linear burst order. MODE should not change states during operation. When left floating MODE will default HIGH, to an interleaved burst order. | | V <sub>DD</sub> | Power Supply | Power supply inputs to the core of the device. | | $V_{\rm DDQ}$ | I/O Power<br>Supply | Power supply for the I/O circuitry. | | V <sub>SS</sub> | Ground | Ground for the device. Should be connected to ground of the system. | | TDO | JTAG serial output<br>Synchronous | Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK (BGA only). | Document #: 38-05198 Rev. \*\* #### **Pin Definitions** | Name | I/O Type | Description | |--------------------|----------------------------------|----------------------------------------------------------------------------------------------------------| | TDI | JTAG serial input<br>Synchronous | Serial data-In to the JTAG circuit. Sampled on the rising edge of TCK (BGA only). | | TMS | Test Mode Select<br>Synchronous | This pin controls the Test Access Port (TAP) state machine. Sampled on the rising edge of TCK (BGA only) | | TCK | JTAG serial clock | Serial clock to the JTAG circuit (BGA only) | | 32M<br>64M<br>128M | _ | No connects. Reserved for address expansion. Pins are not internally connected. | | NC | - | No connects. Pins are not internally connected. | | DNU | _ | Do not use pins. | #### **Functional Overview** The CY7C1371B/CY7C1373B is a synchronous flow-thru burst NoBL SRAM specifically designed to eliminate wait states during Write—Read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the clock enable input signal (CEN). If CEN is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with CEN. Maximum access delay from the clock rise (t<sub>CDV</sub>) is 7.5 ns (117-MHz device). Accesses can be initiated by asserting chip enable(s) $(\overline{CE}_1, \overline{CE}_2, \overline{CE}_3)$ on the TQFP, $\overline{CE}_1$ on the BGA) active at the rising edge of the clock. If the clock enable $(\overline{CEN})$ is active LOW and ADV/ $\overline{LD}$ is asserted LOW, the address presented to the device will be latched. The access can be either a Read or Write operation, depending on the status of the Write enable $(\overline{WE})$ . Byte Write Selects can be used to conduct byte Write operations. Write operations are qualified by the $\overline{\text{WE}}$ . All Writes are simplified with on-chip, synchronous, self-timed Write circuitry. A synchronous chip enable ( $\overline{\text{CE}}_1$ , $\text{CE}_2$ , and $\overline{\text{CE}}_3$ on the TQFP, $\overline{\text{CE}}_1$ on the BGA) and an asynchronous $\overline{\text{OE}}$ simplify depth expansion. All operations (Reads, Writes, and Deselects) are pipelined. ADV/LD should be driven LOW once the device has been deselected in order to load a new address for the next operation. #### Single Read Access A Read access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text{CEN}}$ is asserted LOW, (2) $\overline{\text{CE}}_1$ , $\overline{\text{CE}}_2$ , and $\overline{\text{CE}}_3$ are $\underline{\text{ALL}}$ asserted active, (3) $\overline{\text{WE}}$ is deasserted HIGH, and 4) ADV/LD is asserted LOW. The address presented to the address inputs is latched into the Address register and presented to the memory core and control logic. The control logic determines that a Read access is in progress and allows the requested data to propagate to the output buffers. The data is available within 6.5 ns (133-MHz device) provided $\overline{\text{OE}}$ is active LOW. After the first clock of the Read access the output buffers are controlled by $\overline{\text{OE}}$ and the internal control logic. $\overline{\text{OE}}$ must be driven LOW in order for the device to drive out the requested data. On the subsequent clock, another operation (Read/Write/Deselect) can be initiated. When the SRAM is deselected at clock rise by one of the chip enable signals, its output will be three-stated immediately. #### **Burst Read Access** The CY7C1371B/CY7C1373B has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Reads without reasserting the address inputs. ADV/LD must be driven LOW in order to load a new address into the SRAM, as described in the Single Read Access section above. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and will wrap-around when incremented sufficiently. A HIGH input on ADV/LD will increment the internal burst counter regardless of the state of chip enables inputs or WE. WE is latched at the beginning of a burst cycle. Therefore, the type of access (Read or Write) is maintained throughout the burst sequence. ### Single Write Access Write access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\text{CEN}}$ is asserted LOW, (2) chip enable(s) asserted active, and (3) $\overline{\text{WE}}$ is asserted LOW. The address presented is loaded into the Address register. The Write signals are latched into the Control Logic block. The data lines are automatically three-stated regardless of the state of the $\overline{\text{OE}}$ input signal. This allows the external logic to present the data on DQ and DP. On the next clock rise the data presented to DQ and DP (or a subset for byte Write operation) inputs is latched into the device and the Write is complete (see Write Cycle Description table for details). Additional accesses (Read/Write/Deselect) can be initiated on this cycle. The data written during the Write operation is controlled by byte Write Select signals. The CY7C1371B/CY7C1373B provides byte Write capability that is described in the Write Cycle Description table. Asserting the WE input with the selected byte Write Select input will selectively write to only the desired bytes. Bytes not selected during a byte Write operation will remain unaltered. A synchronous self-timed Write mechanism has been provided to simplify the Write operations. Byte Write capability has been included in order to greatly simplify Read/Modify/Write sequences, which can be reduced to simple byte Write operations. Because the CY7C1371B/CY7C1373B are common I/O devices, data should not be driven into the device while the outputs are active. The $\overline{\text{OE}}$ can be deasserted HIGH before presenting data to the DQ and DP inputs. Doing so will three-state the output drivers. As a safety precaution, DQ and DP are automatically three-stated during the data portion of a Write cycle, regardless of the state of $\overline{OE}$ . #### Burst Write Access The CY7C1371B/CY7C1373B has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Write operations without reasserting the address inputs. ADV/LD must be driven LOW in order to load the initial address, as described in the Single Write Access section above. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables ( $\overline{CE}_1$ , $CE_2$ , and $\overline{CE}_3$ ) and WE inputs are ignored and the burst counter is incremented. The correct $\overline{BWS}_{a,b,c,d}/\overline{BWS}_{a,b}$ inputs must be driven in each cycle of the burst Write in order to write the correct bytes of ### **Cycle Description Truth Table**<sup>[1, 2, 3, 4, 5, 6]</sup> | Operation | Address<br>Used | CE | CEN | ADV/<br>LD | WE | BWS <sub>X</sub> | CLK | Comments | |--------------------------|-----------------|----|-----|------------|----|------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Deselected | External | 1 | 0 | 0 | Х | Х | L–H | I/Os three-state following next recognized clock. | | Suspend | _ | Х | 1 | Х | Х | Х | L–H | Clock ignored, all operations suspended. | | Begin Read | External | 0 | 0 | 0 | 1 | Х | L–H | Address latched. | | Begin Write | External | 0 | 0 | 0 | 0 | Valid | L–H | Address latched, data presented two valid clocks later. | | Burst Read<br>Operation | Internal | Х | 0 | 1 | Х | Х | L–H | Burst Read operation. Previous access was a Read operation. Addresses incremented internally in conjunction with the state of MODE. | | Burst Write<br>Operation | Internal | Х | 0 | 1 | Х | Valid | L-H | Burst Write operation. Previous access was a Write operation. Addresses incremented internally in conjunction with the state of MODE. Bytes written are determined by BWS <sub>a,b,c,d</sub> /BWS <sub>a,b</sub> . | ### **Interleaved Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | | |------------------|-------------------|------------------|-------------------|--| | A[1:0] | A[1:0] | A[1:0] | A[1:0] | | | 00 | 01 | 10 | 11 | | | 01 | 00 | 11 | 10 | | | 10 | 11 | 00 | 01 | | | 11 | 10 | 01 | 00 | | ### **Linear Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | | |------------------|-------------------|------------------|-------------------|--| | A[1:0] | A[1:0] | A[1:0] | A[1:0] | | | 00 | 01 | 10 | 11 | | | 01 | 10 | 11 | 00 | | | 10 | 11 | 00 | 01 | | | 11 | 00 | 01 | 10 | | ### **ZZ-Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min. | Max. | Unit | |--------------------|-----------------------------|------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 20 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | $ZZ \ge V_{DD} - 0.2V$ | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ ≤ 0.2V | 2t <sub>CYC</sub> | | ns | - X = "Don't Care," 1 = Logic HIGH, 0 = Logic LOW, $\overline{CE}$ stands for ALL chip enables. $\overline{CE} = 0$ stands for ALL chip enables active. Write is defined by $\overline{WE}$ and $\overline{BWS}_X$ . $\overline{BWS}_X = V$ alid signifies that the desired byte Write selects are asserted. See Write Cycle Description table for details. - The DQ and DP pins are controlled by the current cycle and the $\overline{OE}$ signal. CEN = 1 inserts wait states. Device will power-up deselected and I/Os in a three-state condition, regardless of $\overline{OE}$ . OE assumed LOW. #### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CEs, ADSP, and ADSC must remain inactive for the duration of $t_{ZZREC}$ after the ZZ input returns LOW. ### Write Cycle Descriptions[1, 2] | Function (CY7C1371B) | WE | BWSd | BWSc | BWSb | BWSa | |------------------------------|----|------|------|------|------| | Read | 1 | Х | Х | Х | Х | | Write - No Bytes Written | 0 | 1 | 1 | 1 | 1 | | Write Byte 0 – (DQa and DPa) | 0 | 1 | 1 | 1 | 0 | | Write Byte 1 – (DQb and DPb) | 0 | 1 | 1 | 0 | 1 | | Write Bytes 1, 0 | 0 | 1 | 1 | 0 | 0 | | Write Byte 2 – (DQc and DPc) | 0 | 1 | 0 | 1 | 1 | | Write Bytes 2, 0 | 0 | 1 | 0 | 1 | 0 | | Write Bytes 2, 1 | 0 | 1 | 0 | 0 | 1 | | Write Bytes 2, 1, 0 | 0 | 1 | 0 | 0 | 0 | | Write Byte 3 – (DQb and DPd) | 0 | 0 | 1 | 1 | 1 | | Write Bytes 3, 0 | 0 | 0 | 1 | 1 | 0 | | Write Bytes 3, 1 | 0 | 0 | 1 | 0 | 1 | | Write Bytes 3, 1, 0 | 0 | 0 | 1 | 0 | 0 | | Write Bytes 3, 2 | 0 | 0 | 0 | 1 | 1 | | Write Bytes 3, 2, 0 | 0 | 0 | 0 | 1 | 0 | | Write Bytes 3, 2, 1 | 0 | 0 | 0 | 0 | 1 | | Write All Bytes | 0 | 0 | 0 | 0 | 0 | | Function (CY7C1373B) | WE | BWSb | BWSa | |------------------------------|----|------|------| | Read | 1 | х | х | | Write - No Bytes Written | 0 | 1 | 1 | | Write Byte 0 – (DQa and DPa) | 0 | 1 | 0 | | Write Byte 1 – (DQb and DPc) | 0 | 0 | 1 | | Write Both Bytes | 0 | 0 | 0 | ### IEEE 1149.1 Serial Boundary Scan (JTAG) The CY7C1371B/CY7C1373B incorporates a serial boundary scan Test Access Port (TAP) in the BGA package only. The TQFP package does not offer this functionality. This port operates in accordance with IEEE Standard 1149.1–1900, but does not have the set of functions required for full 1149.1 compliance. These functions from the IEEE specification are excluded because their inclusion places an added delay in the critical speed path of the SRAM. Note that the TAP controller functions in a manner that does not conflict with the operation of other devices using 1149.1 fully compliant TAPs. The TAP operates using JEDEC standard 2.5V I/O logic levels. #### Disabling the JTAG Feature It is possible to operate the SRAM without using the JTAG feature. To disable the TAP controller, TCK must be tied LOW (V\_SS) to prevent clocking of the device. TDI and TMS are internally pulled up and may be unconnected. They may alternately be connected to $\rm V_{DD}$ through a pull-up resistor. TDO should be left unconnected. Upon power-up, the device will come up in a reset state which will not interfere with the operation of the device. #### **Test Access Port - Test Clock** The test clock is used only with the TAP controller. All inputs are captured on the rising edge of TCK. All outputs are driven from the falling edge of TCK. #### **Test Mode Select** The TMS input is used to give commands to the TAP controller and is sampled on the rising edge of TCK. It is allowable to leave this pin unconnected if the TAP is not used. The pin is pulled up internally, resulting in a logic HIGH level. #### Test Data In (TDI) The TDI pin is used to serially input information into the registers and can be connected to the input of any of the registers. The register between TDI and TDO is chosen by the instruction that is loaded into the TAP instruction register. For information on loading the instruction register, see the TAP Controller State Diagram. TDI is internally pulled up and can be unconnected if the TAP is unused in an application. TDI is connected to the most-significant bit (MSB) on any register. #### **Test Data Out (TDO)** The TDO output pin is used to serially clock data-out from the registers. The output is active depending upon the current state of the TAP state machine (See TAP Controller State diagram). The output changes on the falling edge of TCK. TDO is connected to the least-significant bit (LSB) of any register. #### **Performing a TAP Reset** A Reset is performed by forcing TMS HIGH ( $V_{DD}$ ) for five rising edges of TCK. This RESET does not affect the operation of the SRAM and may be performed while the SRAM is operating. At power-up, the TAP is reset internally to ensure that TDO comes up in a High-Z state. #### **TAP Registers** Registers are connected between the TDI and TDO pins and allow data to be scanned into and out of the SRAM test circuitry. Only one register can be selected at a time through the instruction registers. Data is serially loaded into the TDI pin on the rising edge of TCK. Data is output on the TDO pin on the falling edge of TCK. #### Instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins as shown in the TAP Controller Block diagram. Upon power-up, the instruction register is loaded with the IDCODE instruction. It is also loaded with the IDCODE instruction if the controller is placed in a reset state as described in the previous section. When the TAP controller is in the CaptureIR state, the two least significant bits are loaded with a binary "01" pattern to allow for fault isolation of the board level serial test path. #### Bypass Register To save time when serially shifting data through registers, it is sometimes advantageous to skip certain states. The bypass register is a single-bit register that can be placed between TDI and TDO pins. This allows data to be shifted through the SRAM with minimal delay. The bypass register is set LOW $(V_{SS})$ when the BYPASS instruction is executed. #### Boundary Scan Register The boundary scan register is connected to all the I/O pins on the SRAM. Several no connect (NC) pins are also included in the scan register to reserve pins for higher density devices. The x36 configuration has a 70-bit-long register, and the x18 configuration has a 51-bit-long register. The boundary scan register is loaded with the contents of the RAM I/O ring when the TAP controller is in the Capture-DR state. It is then placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. The EXTEST, SAMPLE/PRELOAD and SAMPLE Z instructions can be used to capture the contents of the I/O ring. The Boundary Scan Order tables show the order in which the bits are connected. Each bit corresponds to one of the bumps on the SRAM package. The MSB of the register is connected to TDI, and the LSB is connected to TDO. #### Identification (ID) Register The ID register is loaded with a vendor-specific, 32-bit code during the Capture-DR state when the IDCODE command is loaded in the instruction register. The IDCODE is hardwired into the SRAM and can be shifted out when the TAP controller is in the Shift-DR state. The ID register has a vendor code and other information described in the Identification Register Definitions table. #### **TAP Instruction Set** Eight different instructions are possible with the three-bit instruction register. All combinations are listed in the Instruction Code table. Three of these instructions are listed as RESERVED and should not be used. The other five instructions are described in detail below. The TAP controller used in this SRAM is not fully compliant with the 1149.1 convention because some of the mandatory 1149.1 instructions are not fully implemented. The TAP controller cannot be used to load address, data, or control signals into the SRAM, and cannot preload the I/O buffers. The SRAM does not implement the 1149.1 commands EXTEST or INTEST or the PRELOAD portion of SAMPLE/PRELOAD; rather it performs a capture of the I/O ring when these instructions are executed. Instructions are loaded into the TAP controller during the Shift-IR state when the instruction register is placed between TDI and TDO (during this state, instructions are shifted through the instruction register through the TDI and TDO pins). To execute the instruction once it is shifted in, the TAP controller needs to be moved into the Update-IR state. #### **EXTEST** EXTEST is a mandatory 1149.1 instruction that is to be executed whenever the instruction register is loaded with all 0s. EXTEST is not implemented in the TAP controller, and therefore this device is not compliant with the 1149.1 standard. The TAP controller does recognize an all-0 instruction. When an EXTEST instruction is loaded into the instruction register, the SRAM responds as if a SAMPLE/PRELOAD instruction has been loaded. There is one difference between the two instructions: unlike the SAMPLE/PRELOAD instruction, EXTEST places the SRAM outputs in a High-Z state. #### **IDCODE** The IDCODE instruction causes a vendor-specific, 32-bit code to be loaded into the instruction register. It also places the instruction register between the TDI and TDO pins and allows the IDCODE to be shifted out of the device when the TAP controller enters the Shift-DR state. The IDCODE instruction is loaded into the instruction register upon power-up or whenever the TAP controller is given a test logic reset state. #### SAMPLE Z The SAMPLE Z instruction causes the boundary scan register to be connected between the TDI and TDO pins when the TAP controller is in a Shift-DR state. It also places all SRAM outputs into a High-Z state. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a 1149.1-mandatory instruction. The PRELOAD portion of this instruction is not implemented, so the TAP controller is not fully 1149.1 compliant. When the SAMPLE/PRELOAD instructions loaded into the instruction register and the TAP controller in the Capture-DR state, a snapshot of data on the I/O pins is captured in the boundary scan register. The user must be aware that the TAP controller clock can only operate at a frequency up to 10 MHz, while the SRAM clock operates more than an order of magnitude faster. Because there is a large difference in the clock frequencies, it is possible that during the Capture-DR state, an input or output will undergo a transition. The TAP may then try to capture a signal while in transition (metastable state). This will not harm the device, but there is no guarantee as to the value that will be captured. Repeatable results may not be possible. To guarantee that the boundary scan register will capture the correct value of a signal, the SRAM signal must be stabilized long enough to meet the TAP controller's capture set-up plus hold times (TCS and TCH). The SRAM clock input might not be captured correctly if there is no way in a design to stop (or slow) the clock during a SAMPLE/PRELOAD instruction. If this is an issue, it is still possible to capture all other signals and simply ignore the value of the CK and CK# captured in the boundary scan register. Once the data is captured, it is possible to shift out the data by putting the TAP into the Shift-DR state. This places the boundary scan register between the TDI and TDO pins. Note that since the PRELOAD part of the command is not implemented, putting the TAP into the Update to the Update-DR state while performing a SAMPLE/PRELOAD instruction will have the same effect as the Pause-DR command. #### **Bypass** When the BYPASS instruction is loaded in the instruction register and the TAP is placed in a Shift-DR state, the bypass register is placed between the TDI and TDO pins. The advantage of the BYPASS instruction is that it shortens the boundary scan path when multiple devices are connected together on a board. #### Reserved These instructions are not implemented but are reserved for future use. Do not use these instructions. ### **TAP Controller State Diagram** #### Note: 7. The 0/1 next to each state represents the value at TMS at the rising edge of TCK. ### **TAP Controller Block Diagram** TAP Electrical Characteristics Over the Operating Range<sup>[8, 9]</sup> | Parameter | Description | Test Conditions | Min. | Max. | Unit | |------------------|---------------------|-----------------------------|-----------------------|-----------------------|------| | V <sub>OH1</sub> | Output HIGH Voltage | $I_{OH} = -4.0 \text{ mA}$ | 2.4 | | V | | V <sub>OH2</sub> | Output HIGH Voltage | $I_{OH} = -100 \mu\text{A}$ | V <sub>DD</sub> – 0.2 | | V | | V <sub>OL1</sub> | Output LOW Voltage | I <sub>OL</sub> = 8.0 mA | | 0.4 | V | | V <sub>OL2</sub> | Output LOW Voltage | I <sub>OL</sub> = 100 μA | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 1.7 | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage | | -0.5 | 0.7 | V | | I <sub>X</sub> | Input Load Current | $GND \le V_I \le V_{DDQ}$ | -5 | 5 | μΑ | #### Notes: All voltage referenced to Ground. Overshoot: $V_{IH}$ (AC) $\leq$ $V_{DD}$ + 1.5V for $t \leq$ $t_{TCYC}$ /2; undershoot: $V_{IL}$ (AC) $\leq$ 0.5V for $t \leq$ $t_{TCYC}$ /2; power-up: $V_{IH}$ < 2.6V and $V_{DD}$ < 2.4V and $V_{DDQ}$ < 1.4V for t < 200 ms. TAP AC Switching Characteristics Over the Operating Range<sup>[10, 11]</sup> | CK Clock Cycle Time CK Clock Frequency | 100 | | ns | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK Clock Frequency | | | | | | | 10 | MHz | | CK Clock HIGH | 40 | | ns | | CK Clock LOW | 40 | | ns | | | | | | | MS Set-up to TCK Clock Rise | 10 | | ns | | DI Set-up to TCK Clock Rise | 10 | | ns | | apture Set-up to TCK Rise | 10 | | ns | | | | | | | MS Hold after TCK Clock Rise | 10 | | ns | | DI Hold after Clock Rise | 10 | | ns | | apture Hold after Clock Rise | 10 | | ns | | | | | | | CK Clock LOW to TDO Valid | | 20 | ns | | CK Clock HIGH to TDO Invalid | 0 | | ns | | N C | MS Set-up to TCK Clock Rise DI Set-up to TCK Clock Rise apture Set-up to TCK Rise MS Hold after TCK Clock Rise DI Hold after Clock Rise apture Hold after Clock Rise CK Clock LOW to TDO Valid | MS Set-up to TCK Clock Rise DI Set-up to TCK Clock Rise 10 apture Set-up to TCK Rise 10 MS Hold after TCK Clock Rise 10 DI Hold after Clock Rise 10 CK Clock LOW to TDO Valid | MS Set-up to TCK Clock Rise DI Set-up to TCK Clock Rise 10 apture Set-up to TCK Rise 10 MS Hold after TCK Clock Rise 10 DI Hold after Clock Rise 10 apture Hold after Clock Rise 10 CK Clock LOW to TDO Valid 20 | #### Notes: - 10. $t_{CS}$ and $t_{CH}$ refer to the set-up and hold time requirements of latching data from the boundary scan register. 11. Test conditions are specified using the load in TAP AC test conditions. $t_R/t_F = 1$ ns. ### **TAP Timing and Test Conditions** # **Identification Register Definitions** | Instruction Field | 512K × 36 | 1M × 18 | Description | |---------------------------|-------------|-------------|----------------------------------------------| | Revision Number (31:28) | XXXX | XXXX | Reserved for version number. | | Device Depth (27:23) | 00111 | 01000 | Defines depth of SRAM. 512K or 1M | | Device Width (22:18) | 00100 | 00011 | Defines with of the SRAM. x36 or x18 | | Cypress Device ID (17:12) | XXXXX | XXXXX | Reserved for future use. | | Cypress JEDEC ID (11:1) | 00011100100 | 00011100100 | Allows unique identification of SRAM vendor. | | ID Register Presence (0) | 1 | 1 | Indicate the presence of an ID register. | ## **Scan Register Sizes** | Register Name | Bit Size (×18) | Bit Size (×36) | |---------------|----------------|----------------| | Instruction | 3 | 3 | | Bypass | 1 | 1 | | ID | 32 | 32 | | Boundary Scan | 51 | 70 | ### **Identification Codes** | Instruction | Code | Description | |----------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EXTEST | 000 | Captures the I/O ring contents. Places the boundary scan register between the TDI and TDO. Forces all SRAM outputs to High-Z state. This instruction is not 1149.1-compliant. | | IDCODE | 001 | Loads the ID register with the vendor ID code and places the register between TDI and TDO. This operation does not affect SRAM operation. | | SAMPLE Z | 010 | Captures the I/O contents. Places the boundary scan register between TDI and TDO. Forces all SRAM output drivers to a High-Z state. | | RESERVED | 011 | Do Not Use: This instruction is reserved for future use. | | SAMPLE/PRELOAD | 100 | Captures the I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect the SRAM operation. This instruction does not implement 1149.1 preload function and is therefore not 1149.1-compliant. | | RESERVED | 101 | Do Not Use. This instruction is reserved for future use. | | RESERVED | 110 | Do Not Use. This instruction is reserved for future use. | | BYPASS | 111 | Places the bypass register between TDI and TDO. This operation does not affect SRAM operation. | # **Boundary Scan Order** | | CY7C1371B (512K × 36) | | | | | | | CY7C137 | 3B (1M × | 18) | | |-------|-----------------------|------------|-------|----------------|------------|-------|----------------|------------|----------|----------------|---------| | Bit # | Signal<br>Name | Bump<br>ID | Bit # | Signal<br>Name | Bump<br>ID | Bit # | Signal<br>Name | Bump<br>ID | Bit # | Signal<br>Name | Bump ID | | 1 | Α | 2R | 36 | CE3 | 6B | 1 | Α | 2R | 36 | DQb | 2E | | 2 | Α | 3T | 37 | BWSa | 5L | 2 | Α | 2T | 37 | DQb | 2G | | 3 | Α | 4T | 38 | BWSb | 5G | 3 | Α | 3T | 38 | DQb | 1H | | 4 | Α | 5T | 39 | BWSc | 3G | 4 | Α | 5T | 39 | SN | 5R | | 5 | Α | 6R | 40 | BWSd | 3L | 5 | Α | 6R | 40 | DQb | 2K | | 6 | Α | 3B | 41 | CE2 | 2B | 6 | Α | 3B | 41 | DQb | 1L | | 7 | Α | 5B | 42 | CE1 | 4E | 7 | Α | 5B | 42 | DQb | 2M | | 8 | DPa | 6P | 43 | А | 3A | 8 | DQa | 7P | 43 | DQb | 1N | | 9 | DQa | 7N | 44 | А | 2A | 9 | DQa | 6N | 44 | DPb | 2P | | 10 | DQa | 6M | 45 | DPc | 2D | 10 | DQa | 6L | 45 | MODE | 3R | | 11 | DQa | 7L | 46 | DQc | 1E | 11 | DQa | 7K | 46 | А | 2C | | 12 | DQa | 6K | 47 | DQc | 2F | 12 | NC | 7T | 47 | А | 3C | | 13 | DQa | 7P | 48 | DQc | 1G | 13 | DQa | 6H | 48 | А | 5C | | 14 | DQa | 6N | 49 | DQc | 1D | 14 | DQa | 7G | 49 | А | 6C | | 15 | DQa | 6L | 50 | DQc | 1D | 15 | DQa | 6F | 50 | A1 | 4N | | 16 | DQa | 7K | 51 | DQc | 2E | 16 | DQa | 7E | 51 | A0 | 4P | | 17 | NC | 7T | 52 | DQc | 2G | 17 | DPa | 6D | | | | | 18 | DQb | 6H | 53 | DQc | 1H | 18 | А | 6T | 1 | | | | 19 | DQb | 7G | 54 | SN | 5R | 19 | Α | 6A | 1 | | | | 20 | DQb | 6F | 55 | DQd | 2K | 20 | А | 5A | 1 | | | | 21 | DQb | 7E | 56 | DQd | 1L | 21 | А | 4G | | | | | 22 | DQb | 6D | 57 | DQd | 2M | 22 | Α | 4A | 1 | | | | 23 | DQb | 7H | 58 | DQd | 1N | 23 | ADV/LD | 4B | 1 | | | | 24 | DQb | 6G | 59 | DQd | 2P | 24 | OE | 4F | 1 | | | | 25 | DQb | 6E | 60 | DQd | 1K | 25 | CEN | 4M | | | | | 26 | DPb | 7D | 61 | DQd | 2L | 26 | WE | 4H | 1 | | | | 27 | А | 6A | 62 | DQd | 2N | 27 | CLK | 4K | | | | | 28 | Α | 5A | 63 | DPd | 1P | 28 | CE3 | 6B | | | | | 29 | А | 4G | 64 | MODE | 3R | 29 | BWSa | 5L | | | | | 30 | А | 4A | 65 | Α | 2C | 30 | BWSb | 3G | 1 | | | | 31 | ADV/LD | 4B | 66 | А | 3C | 31 | CE2 | 2B | | | | | 32 | OE# | 4F | 67 | А | 5C | 32 | CE1 | 4E | 1 | | | | 33 | CEN# | 4M | 68 | А | 6C | 33 | А | ЗА | 1 | | | | 34 | WE# | 4H | 69 | A1 | 4N | 34 | А | 2A | 1 | | | | 35 | CLK | 4K | 70 | A0 | 4P | 35 | DQb | 1D | 1 | | | ### **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-55°C to +150°C Ambient Temperature with Power Applied......55°C to +125°C Supply Voltage on $V_{DD}$ Relative to GND......-0.5V to +4.6V DC Voltage Applied to Outputs in High Z State $^{[13]}$ .....-0.5V to $\rm V_{DDQ}$ + 0.5V DC Input Voltage<sup>[13]</sup>.....-0.5V to V<sub>DDQ</sub> + 0.5V | Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|---------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >1500V | | Latch-Up Current | >200 mA | ### **Operating Range** | Range | Ambient<br>Temperature <sup>[12]</sup> | V <sub>DD</sub> | V <sub>DDQ</sub> | |------------|----------------------------------------|--------------------|-------------------------| | Commercial | 0°C to +70°C | 3.3V -5% /<br>+10% | 2.5V - 5%<br>3.3V + 10% | | Industrial | –40°C to +85°C | +10% | 3.37 + 10% | ### Electrical Characteristics Over the Operating Range<sup>[14]</sup> | Parameter | Description | Test Condition | ons | Min. | Max. | Unit | |------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------|------|------| | $V_{DD}$ | Power Supply Voltage | | | 3.135 | 3.63 | V | | $V_{DDQ}$ | I/O Supply Voltage | | | 2.375 | 3.63 | V | | V <sub>OH</sub> | Output HIGH Voltage | $V_{DD} = Min., I_{OH} = -1.0 \text{ mA}$ | V <sub>DDQ</sub> = 2.5V | 2.0 | | V | | | | $V_{DD} = Min., I_{OH} = -4.0 \text{ mA}$ | $V_{DDQ} = 3.3V$ | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | $V_{DD} = Min., I_{OL} = 1.0 \text{ mA}$ | $V_{DDQ} = 2.5V$ | | 0.4 | V | | | | $V_{DD} = Min., I_{OL} = 8.0 \text{ mA}$ | $V_{DDQ} = 3.3V$ | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | V <sub>DDQ</sub> = 3.3 V | 2 | | V | | | | | V <sub>DDQ</sub> = 2.5V | 1.7 | | V | | V <sub>IL</sub> | Input LOW Voltage | | $V_{DDQ} = 3.3V$ | -0.3 | 0.8 | V | | | | | V <sub>DDQ</sub> = 2.5V | -0.3 | 0.7 | V | | I <sub>X</sub> | Input Load Current | $GND \le V_I \le V_{DDQ}$ | <u>, </u> | | 5 | μΑ | | | Input Current of MODE | | | -30 | 30 | μΑ | | | Input Current of ZZ | Input = V <sub>SS</sub> | | -30 | 30 | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_I \le V_{DDQ}$ , Output Disabled | | | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | $V_{DD} = Max., I_{OUT} = 0 mA,$ | 8.5-ns cycle, 117 MHz | | 250 | mA | | | | $f = f_{MAX} = 1/t_{CYC}$ | 10-ns cycle, 100 MHz | | 225 | mA | | | | | 12-ns cycle, 83 MHz | | 185 | mA | | I <sub>SB1</sub> | Automatic CE | Max. V <sub>DD</sub> , Device Deselected, | 8.5-ns cycle, 117 MHz | | 100 | mA | | | Power-Down Current—TTL Inputs | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}$<br>$f = f_{MAX} = 1/t_{CYC}$ | 10-ns cycle, 100 MHz | | 90 | mA | | | Ourient TTE inputs | I - IMAX - I/ICYC | 12-ns cycle, 83 MHz | | 75 | mA | | I <sub>SB2</sub> | Automatic CE<br>Power-Down<br>Current—CMOS Inputs | Max. $V_{DD}$ , Device Deselected, $V_{IN} \le 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$ , $f = 0$ | All speed grades | | 20 | mA | | I <sub>SB3</sub> | Automatic CE | Max. V <sub>DD</sub> , Device Deselected, or | 8.5-ns cycle, 117 MHz | | 90 | mA | | | Power-Down Current—CMOS Inputs | $V_{IN} \le 0.3V \text{ or } V_{IN} \ge V_{DDQ} - 0.3V$ | 10-ns cycle, 100 MHz | | 75 | mA | | | Current—Civios inputs | $f = f_{MAX} = 1/t_{CYC}$ | 12-ns cycle, 83 MHz | | 60 | mA | | I <sub>SB4</sub> | Automatic CS<br>Power-Down<br>Current—TTL Inputs | $\begin{aligned} &\text{Max. V}_{DD}, \text{ Device Deselected,} \\ &\text{V}_{IN} \geq \text{V}_{IH} \text{ or V}_{IN} \leq \text{V}_{IL}, \text{ f} = 0 \end{aligned}$ | All speeds | | 50 | mA | #### Notes: 12. T<sub>A</sub> is the case temperature. 13. Minimum voltage equals -2.0V for pulse durations of less than 20 ns. 14. The load used for V<sub>OH</sub> and V<sub>OL</sub> testing is shown in figure (b) of AC Test Loads. # Capacitance<sup>[14.]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|-------------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 3 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = V_{DDQ} = 2.5V$ | 3 | pF | | C <sub>I/O</sub> | I/O Capacitance | | 3 | pF | ### **AC Test Loads and Waveforms** ### Thermal Resistance<sup>[15]</sup> | Description | Test Conditions | Q <sub>JA</sub><br>(Junction to Ambient) | Q <sub>JC</sub><br>(Junction to Case) | Units | |--------------|------------------------------------------------------------------------------|------------------------------------------|---------------------------------------|-------| | 119 BGA | Still Air, soldered on a 114.3 × 101.6 × 1.57 mm3, | 41.54 | 6.33 | °C/W | | 165 FBGA | two-layer board | 44.51 | 2.38 | °C/W | | 100-pin TQFP | Still Air, soldered on a 4.25 × 1.125 inch, four-layer printed circuit board | 25 | 9 | °C/W | #### Notes: 15. Tested initially and after any design or process change that may affect these parameters.16. Input waveform should have a slew rate of 1 V/ns. ## Switching Characteristics Over the Operating Range<sup>[17]</sup> | | | -117 | | -100 | | -83 | | | |--------------------|--------------------------------------------------|----------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Clock | | <b>'</b> | • | • | • | | | | | t <sub>CYC</sub> | Clock Cycle Time | 8.5 | | 10.0 | | 12.0 | | ns | | t <sub>CH</sub> | Clock HIGH | 2.3 | | 2.5 | | 3.0 | | ns | | t <sub>CL</sub> | Clock LOW | 2.3 | | 2.5 | | 3.0 | | ns | | <b>Output Time</b> | s | <b>'</b> | • | • | • | | | | | t <sub>CO</sub> | Data Output Valid After CLK Rise | | 7.5 | | 8.5 | | 10.0 | ns | | t <sub>EOV</sub> | OE LOW to Output Valid <sup>[15, 18, 20]</sup> | | 3.4 | | 3.8 | | 4.2 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[15, 17, 18, 19, 20]</sup> | | 3.0 | | 3.0 | | 3.0 | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[15, 17, 18, 19, 20]</sup> | 1.3 | | 1.3 | | 1.3 | | ns | | t <sub>EOHZ</sub> | OE HIGH to Output High-Z <sup>[17, 18, 20]</sup> | | 4.0 | | 4.0 | | 4.0 | ns | | t <sub>EOLZ</sub> | OE LOW to Output Low-Z <sup>[17, 18, 20]</sup> | 0 | | 0 | | 0 | | ns | | Set-Up Time | s | <b>'</b> | • | • | • | | | | | t <sub>AS</sub> | Address Set-Up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>DS</sub> | Data Input Set-Up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>CENS</sub> | CEN Set-Up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>WES</sub> | WE, BWS <sub>x</sub> Set-Up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>ALS</sub> | ADV/LD Set-Up Before CLK Rise | 1.5 | | 1.5 | | 1.5 | | ns | | t <sub>CES</sub> | Chip Select Set-Up | 1.5 | | 1.5 | | 1.5 | | ns | | Hold Times | | <b></b> | | | | 1. | | | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CENH</sub> | CEN Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>WEH</sub> | WE, BW <sub>X</sub> Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ALH</sub> | ADV/LD Hold after CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CEH</sub> | Chip Select Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | #### Notes: <sup>17.</sup> Unless otherwise noted, test conditions assume signal transition time of 2.5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified loL/loH and load capacitance. Shown in (a), (b) and (c) of AC Test Loads. 18. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>EOU</sub>, t<sub>EOLZ</sub>, and t<sub>EOHZ</sub> are specified with AC test conditions shown in part (a) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. 19. At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>EOLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions. 20. This parameter is sampled and not 100% tested. ### **Switching Waveforms** The combination of $\overline{\text{WE}}$ and $\overline{\text{BWS}}_{x}$ (x = a, b, c, d) to define a Write cycle (see Write Cycle Description table). $\overline{\text{CE}}$ is the combination of $\overline{\text{CE}}_{1}$ , $\text{CE}_{2}$ , and $\overline{\text{CE}}_{3}$ . All chip selects need to be active in order to select the device. Any chip select can deselect the device. RAx stands for Read Address X, WA stands for Write Address X, Dx stands for Data-in X, Qx stands for Data-out X. ### Switching Waveforms (continued) The combination of $\overline{WE}$ and $\overline{BWS}_x$ (x = a, b, c, d) define a Write cycle (see Write Cycle Description table). $\overline{CE}$ is the combination of $\overline{CE}_1$ , $CE_2$ , and $\overline{CE}_3$ . All chip enables need to be active in order to select the device. Any chip enable can deselect the device. RAx stands for Read Address X, WA stands for Write Address X, Dx stands for Data-in for location X, Qx stands for Data-out for location X. $\overline{CEN}$ held LOW. During burst writes, byte writes can be conducted by asserting the appropriate $\overline{BWS}_x$ input signals. Burst order determined by the state of the MODE input. $\overline{CEN}$ held LOW. $\overline{OE}$ held LOW. # Switching Waveforms (continued) ### Note: Device must be deselected when entering ZZ mode. See Cycle Descriptions Table for all possible signal conditions to deselect the device. I/Os are in three-state when exiting ZZ sleep mode. # **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|--------------------------------------|-----------------|------------------------------|--------------------| | 117 | CY7C1371B-117AC<br>CY7C1373B-117AC | A101 | 100-lead Thin Quad Flat Pack | Commercial | | | CY7C1371B-117BGC<br>CY7C1373B-117BGC | BG119 | 119 BGA | | | | CY7C1371B-117BZC<br>CY7C1373B-117BZC | BB165A | 165 FBGA | | | 100 | CY7C1371B-100AC<br>CY7C1373B-100AC | A101 | 100-lead Thin Quad Flat Pack | | | | CY7C1371B-100BGC<br>CY7C1373B-100BGC | BG119 | 119 BGA | | | | CY7C1371B-100BZC<br>CY7C1373B-100BZC | BB165A | 165 FBGA | | | 83 | CY7C1371B-83AC<br>CY7C1373B-83AC | A101 | 100-lead Thin Quad Flat Pack | | | | CY7C1371B-83BGC<br>CY7C1373B-83BGC | BG119 | 119 BGA | | | | CY7C1371B-83BZC<br>CY7C1373B-83BZC | BB165A | 165 FBGA | | | 100 | CY7C1371B-100AI<br>CY7C1373B-100AI | A101 | 100-lead Thin Quad Flat Pack | Industrial | | | CY7C1371B-100BGI<br>CY7C1373B-100BGI | BG119 | 119 BGA | | | | CY7C1371B-100BZI<br>CY7C1373B-100BZI | BB165A | 165 FBGA | | | 83 | CY7C1371B-83AI<br>CY7C1373B-83AI | A101 | 100-lead Thin Quad Flat Pack | | | | CY7C1371B-83BGI<br>CY7C1373B-83BGI | BG119 | 119 BGA | | | | CY7C1371B-83BZI<br>CY7C1373B-83BZI | BB165A | 165 FBGA | | Shaded areas contain advance information. ### **Package Diagrams** ### 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101 DIMENSIONS ARE IN MILLIMETERS. ### Package Diagrams (continued) #### 119-Lead PBGA (14 x 22 x 2.4 mm) BG119 51-85115-\*A ### Package Diagrams (continued) ### 165-Ball FBGA (13 x 15 x 1.2 mm) BB165A ZBT is a registered trademark of IDT. NoBL and No Bus Latency are trademarks of Cypress Semiconductor. All products and company names mentioned in this document are the trademarks of their respective holders. # **Revision History** | Document Title: CY7C1371B/CY7C1373B 512K x 36/1M x 18 Flow-Thru SRAM with NoBL™ Architecture Document Number: 38-05198 | | | | | | | | |------------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------|-----------------------------------------------|--|--|--| | REV. | ECN NO. | ISSUE DATE | ORIG. OF<br>CHANGE | DESCRIPTION OF CHANGE | | | | | ** | 112250 | 03/01/02 | DSG | Change from Spec number: 38-01071 to 38-05198 | | | | Document #: 38-05198 Rev. \*\*