## 2912A PCM TRANSMIT/RECEIVE FILTER - Low Power Consumption: 60 mW Typical without Power Amplifiers 80 mW Typical with Power Amplifiers 0.5 mW Typical Standby - Low Idle Channel Noise: 2 dBrnc0 Typical, Receive 6 dBrnc0 Typical, Transmit - Excellent Power Supply Rejection: 40 dB Typical on V<sub>CC</sub> @ 50 KHz 30 dB Typical on V<sub>BB</sub> @ 50 KHz - Transmit Filter Rejects Low Frequency Noise: 23 dB @ 60 Hz 25 dB @ 50 Hz 50 dB @ 16-2/3 Hz - Adjustable Gain in Both Directions - Fully Compatible with the Industry Standard Intel 2912 - D3/D4 and CCITT G712 Compatible - Common Mode Op Amp Input Rejection 75 dB Typical - Direct Interface to the Intel 2910A/2911A PCM Codecs Including Stand-By Power Down Mode - Direct Interface with Transformer or Electronic Hybrids - Fabricated with Reliable N-Channel MOS Process The Intel 2912A 2nd generation PCM line filter is a fully integrated monolithic device containing the two filters of a PCM line or trunk termination. It has improved key parameters of power consumption, idle channel noise, and power supply rejection. A single part exceeds both AT&T\* D3/D4 and CCITT transmission specs, exceeds digital Class 5 central office switching system stringent specifications, and is fully compatible with the 2912. The primary application for the 2912A is in telephone systems for transmission, switching, or remote concentration. An advanced version of the switched capacitor technique used for the 2912 is used to implement the transmit and receive passband filter sections of the 2912A. The device is fabricated using Intel's reliable two layer polysilicon gate NMOS technology. (See Intel Reliability Report RR-24 on the 2910A, 2911A, and 2912.) The combination of advances in the switched capacitor techniques first used on the 2912 and the NMOS technology results in a monolithic 2912A filter which is packaged in a standard 16-pin DIP. Figure 1. Block Diagram \*AT&T is a registered trademark of American Telephone and Telegraph Corporation. September 1988 Order Number: 270159-002 **Table 1. Pin Description** | Symbol | Pin No. | Function | Description | |---------------------|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VF <sub>X</sub> I+ | 1 | Input | Analog input of the transmit filter. The VF <sub>X</sub> I + signal comes from the 2 to 4 wire hybrid in the case of a 2 wire line and goes through the frequency rejection and the antialiasing filters before being sent to the Codec for encoding. | | VF <sub>X</sub> I - | 2 | Input | Inverting input of the gain adjustment operational amplifier on the transmit filter. | | GS <sub>X</sub> | 3 | Output | Output of the gain adjustment operational amplifier on the transmit filter. Used for gain setting of the transmit filter. | | VF <sub>R</sub> O | 4 | Output | Analog output of the receive filter. This output provides a direct interface to electronic hybrids. For a transformer hybrid application, VFRO is tied to PRWI and a dual balanced output is provided on pins PWRO+ and PWRO | | PWRI | 5 | Input | Input to the power driver amplifiers on the receive side for interface to transformer hybrids. High impedance input. When tied to V <sub>BB</sub> , the power amplifiers are powered down. | | PWRO+ | 6 | Output | Non-inverting side of the power amplifiers. Power driver output capable of directly driving transformer hybrids. | | PWRO- | 7 | Output | Inverting side of the power amplifiers. Power driver output capable of directly driving transformer hybrids. | | V <sub>BB</sub> | 8 | Power | -5V ±5% referenced to GRDA | | V <sub>CC</sub> | 9 | Power | +5V ±5% referenced to GRDA | | VF <sub>R</sub> I | 10 | Input | Analog input of the receive filter, interface to the Codec analog output for PCM applications. The receive filter provides the Sinx correction needed for sample and hold type Codec outputs to give unity gain. The input voltage range is directly compatible with the Intel 2910A and 2911A Codecs. | | GRDD | 11 | Ground | Digital ground return for internal clock generator. | | CLK(1) | 12 | Input | Clock input. Three clock frequencies can be used: 1.536 MHz, 1.544 MHz or 2.048 MHz; pin 14, CLK0, has to be strapped accordingly. High impedance input, TTL voltage levels. | | PDN | 13 | Input | Control input for the stand-by power down mode. An internal pull up to +5V is provided for interface to the Intel 2910A and 2911A PDN outputs. TTL voltage levels. | | CLK0(1) | 14 | Input | Clock (pin 12, CLK) frequency selection. If tied to $V_{BB}$ , CLK should be 1.536 MHz. If tied to Ground, CLK should be 1.544 MHz. If tied to $V_{CC}$ , CLK should be 2.048 MHz. | | GRDA | 15 | Ground | Analog return common to the transmit and receive analog circuits. Not connected to GRDD internally. | | VF <sub>X</sub> O | 16 | Output | Analog output of the transmit filter. The output voltage range is directly compatible with the Intel 2910A and 2911A Codecs. | ### NOTE 1. The three clock frequencies are directly compatible with the Intel 2910A and 2911A Codecs. The following table should be observed in selecting the clock frequency. | Codec Clock | Clock Bits/Frame | CLK, Pin 12 | CLK0, Pin 14 | |-------------|------------------|-------------|------------------------| | 1.536 MHz | 192 | 1.536 MHz | V <sub>BB</sub> (−5V). | | 1.544 MHz | 193 | 1.544 MHz | GRDD | | 2.048 MHz | 256 | 2.048 MHz | V <sub>CC</sub> (+5V) | ## **FUNCTIONAL DESCRIPTION** The 2912A provides the transmit and receive filters found on the analog termination of a PCM line or trunk. The transmit filter performs the anti-aliasing function needed for an 8 KHz sampling system, and the 50/60 Hz rejection. The receive filter has a low pass transfer characteristic and also provides the Sinx/x correction necessary to interface the Intel 2910A ( $\mu$ Law) and 2911A (A Law) Codecs which have a non-return-to-zero output of the digital to an- alog conversion. Gain adjustment is provided in the receive and transmit directions. A stand-by, power down mode is included in the 2912A and can be directly controlled by the 2910A/2911A Codecs. The 2912A can interface directly with a transformer hybrid (2 to 4 wire conversion) or with electronic hybrids; in the latter case the power dissipation is reduced by powering down the output amplifier provided on the 2912A. Figure 3. Typical Line Termination ## FILTER OPERATION ## Transmit Filter Input Stage The input stage provides gain adjustment in the pass-band. The input operational amplifier has a common mode range of $\pm 2.2$ volts, a DC offset of less than 25 mV, a voltage gain greater than 3000 and a unity gain bandwidth of 1 MHz. It can be connected to provide a gain of 20 dB without degrading the noise performance of the filter. The load impedance connected to the amplifier output (GS<sub>X</sub>) must be greater than 10K $\Omega$ in parallel with 25 pF. The input signal on lead VF<sub>X</sub>I + can be either AC or DC coupled. The input Op Amp can also be used in the inverting mode or differential amplifier mode. The remaining portion of the transmit filter provides a gain of $\pm 3$ dB in the pass band. Figure 4. Transmit Filter Gain Adjustment The VF<sub>R</sub>O lead is capable of driving high impedance electronic hybrids. The gain of the receive section from VF<sub>R</sub>I to VF<sub>R</sub>O is: $$\frac{\left(\frac{\pi f}{8000}\right)}{\sin\left(\frac{\pi f}{8000}\right)}$$ which when multiplied by the output response of the Intel 2910A and 2911A Codecs results in a 0 dB gain in the pass band. The filter gain can be adjusted downward by a resistor voltage divider connected as shown in Figure 5. The total resistive load $R_{LR}$ on $VF_{R}O$ should not be less than 10K $\Omega_{\rm c}$ Figure 5. Receive Filter Output Gain Adjustment # Receive Filter Output Driver Amplifier Stage A balanced power amplifier is provided in order to drive low-impedance loads in a bridged configuration. The receive filter output VFRO is connected through gain setting resistors $\rm R_1$ and $\rm R_2$ to the amplifier input PWRI. The input voltage range on PWRI is $\pm 3.2$ volts and the gain is 6 dB for a bridged output. With a 600 $\Omega$ load connected between PWRO+ and PWRO-, the maximum voltage swing across the load is $\pm 5.0$ volts. The series combination of R<sub>S</sub> and the hybrid transformer must present a minimum A.C. load resistance of $600\Omega$ to the amplifier in the bridged configuration. A typical connection of the output driver amplifiers is shown in Figure 6. These amplifiers can also be used with loads connected to ground. When the power amplifier is not needed it should be deactivated to save power. This is accomplished by tying the PWRI pin to $V_{BB}$ before the device is powered up. ### **Power Down Mode** Pin 13, PDN, provides the power down control. When the signal on this lead is brought high, the 2912A goes into a standby, power down mode. Power dissipation is reduced to 0.5 mW. In the stand-by mode, all outputs go into a high impedance state. This feature allows multiple 2912As to drive the same analog bus on a time-shared basis. When power is restored, the settling time of the 2912A is typically 15 ms. The PDN interface is directly compatible with the Intel 2910A and 2911A PDN outputs. Only one command from the common control is then necessary to power down both the Codec and the Filters of the line or trunk interface. Figure 6. Typical Connection of Output Driver Amplifier 5 ## intها. ## **ABSOLUTE MAXIMUM RATINGS\*** | Temperature Under Bias 10°C to +80°C | |------------------------------------------------------------------------------| | Storage Temperature65°C to +150°C | | Supply Voltage with Respect to V <sub>BB</sub> | | All Input and Output Voltages with Respect to V <sub>BB</sub> 0.3V to +14.0V | | All Output Currents±50 mA | | Power Dissination 1 Watt | NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. **D.C. CHARACTERISTICS** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ ; $V_{CC} = 5V \pm 5\%$ ; $V_{BB} = -5V \pm 5\%$ ; GRDA = 0V; GRDD = 0V; unless otherwise specified ## **DIGITAL INTERFACE (CLK, CLK0, and PDN Pins)** | Symbol | Parameter | Min | Typ(1) | Max | Unit | Test Conditions | |------------------|----------------------------------|----------------------|--------|----------------------|------|-------------------------------| | ILIC | Input Load Current, CLK | | | 10 | μΑ | $V_{IN} = GRDD to V_{CC}$ | | I <sub>LIO</sub> | Input Load Current, CLK0 | | | 10 | μΑ | $V_{IN} = V_{BB}$ to $V_{CC}$ | | LIP | Input Load Current, PDN | | | -100 | μΑ | $V_{IN} = GRDD to V_{CC}$ | | V <sub>IL</sub> | Input Low Voltage (except CLK0) | | | 0.8 | ٧ | | | ViH | Input High Voltage (except CLK0) | 2.0 | | | ٧ | | | V <sub>ILO</sub> | Input Low Voltage, CLK0 | V <sub>BB</sub> | : | V <sub>BB</sub> +0.5 | ٧ | | | V <sub>IIO</sub> | Input Intermediate Voltage, CLK0 | GRDD-0.5 | | 0.8 | ٧ | | | V <sub>IHO</sub> | Input High Voltage, CLK0 | V <sub>CC</sub> -0.5 | | V <sub>CC</sub> | V | | ### **POWER DISSIPATION** | Symbol | Parameter | Min | Typ(1) | Max | Unit | Test Conditions | |------------------|-----------------------------------------------------------------|-----|--------|-----|------|---------------------------| | Icco | V <sub>CC</sub> Standby Current | | 50 | 100 | μА | PDN = V <sub>IH</sub> Min | | 1 <sub>BB0</sub> | V <sub>BB</sub> Standby Current | | 50 | 100 | μΑ | PDN = V <sub>IH</sub> Min | | lcc <sub>1</sub> | V <sub>CC</sub> Operating Current, Power<br>Amplifiers Inactive | | 6 | 10 | mA | $PWRI = V_{BB}(2)$ | | I <sub>BB1</sub> | V <sub>BB</sub> Operating Current, Power<br>Amplifiers Inactive | | 6 | 10 | mA | $PWRI = V_{BB}(2)$ | | I <sub>CC2</sub> | V <sub>CC</sub> Operating Current | | 8 | 14 | mA | | | I <sub>BB2</sub> | V <sub>BB</sub> Operating Current | | 8 | 14 | mA | | ### NOTES: - 1. Typical values are for $T_A = 25^{\circ}C$ and nominal power supply values. - 2. To place the power amplifiers in the inactive mode PWRI must be tied to $V_{\mbox{\footnotesize{BB}}}$ prior to power-up. **D.C. CHARACTERISTICS** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ ; $V_{CC} = 5V \pm 5\%$ ; $V_{BB} = -5V \pm 5\%$ ; GRDA = 0V; GRDD = 0V; unless otherwise specified (Continued) ## ANALOG INTERFACE, TRANSMIT FILTER INPUT STAGE | Symbol | Parameter | Min | Typ(1) | Max | Unit | Test Conditions | |-------------------|------------------------------------------------------------------|-------|--------|-----|------|-------------------------------------------------------------------------------------------| | I <sub>BXI</sub> | Input Leakage Current, VF <sub>X</sub> I + , VF <sub>X</sub> I - | | | 100 | nA | -2.2V < V <sub>IN</sub> < 2.2V | | R <sub>IXI</sub> | Input Resistance, VF <sub>X</sub> I+, VF <sub>X</sub> I- | 10 | | | МΩ | | | V <sub>OSXI</sub> | Input Offset Voltage, VF <sub>X</sub> I+, VF <sub>X</sub> I- | | | 25 | mV | | | CMRR | Common Mode Rejection, VF <sub>X</sub> I + , VF <sub>X</sub> I - | 60 | 75 | | | $-2.2V < V_{IN} < 2.2V$ ,<br>0 dBm0 $\equiv 1.1 V_{RMS}$ , Input at VF <sub>X</sub> I $-$ | | Avol | DC Open Loop Voltage Gain, GS <sub>X</sub> | 3000 | | | | | | fc | Open Loop Unity Gain Bandwidth, GS <sub>X</sub> | | 1 | | MHz | | | V <sub>OXI</sub> | Output Voltage Swing, GS <sub>X</sub> | ± 2.5 | | | ٧ | R <sub>L</sub> ≥ 10 KΩ | | C <sub>LXI</sub> | Load Capacitance, GS <sub>X</sub> | | | 25 | рF | | | R <sub>LXI</sub> | Minimum Load Resistance, GS <sub>X</sub> | 10 | | | ΚΩ | Minimum R <sub>L</sub> | ## ANALOG INTERFACE, TRANSMIT FILTER (See Figure 9) | Symbol | Parameter | Min | Typ(1) | Max | Unit | Test Conditions | |-------------------|-----------------------------------------------------------------------|-------|--------|-----|------|----------------------------------------------------------------------| | R <sub>OX</sub> | Output Resistance, VF <sub>X</sub> O | | 20 | 35 | Ω | | | Vosx | Output DC Offset, VF <sub>X</sub> O | | | 100 | m∨ | VF <sub>X</sub> I + Connected to GRDA,<br>Input Op Amp at Unity Gain | | PSRR <sub>1</sub> | Power Supply Rejection of V <sub>CC</sub> at 1 KHz, VF <sub>X</sub> O | 30 | 40 | | dB | Note 2 | | PSRR <sub>2</sub> | Power Supply Rejection of V <sub>BB</sub> at 1 KHz, VF <sub>X</sub> O | 25 | 30 | | dB | Note 2 | | C <sub>LX</sub> | Load Capacitance, VF <sub>X</sub> O | | | 25 | рF | | | R <sub>LX</sub> | Minimum Load Resistance, VF <sub>X</sub> O | 2.7 | | | ΚΩ | Minimum R <sub>L</sub> | | V <sub>OX1</sub> | Output Voltage Swing, 1 KHz, VF <sub>X</sub> O | ±3.2 | | | ٧ | $R_L \ge 10 \text{ K}\Omega$ or with 2910A or 2911A | | V <sub>OX2</sub> | Output Voltage Swing, 1 KHz, VF <sub>X</sub> O | ± 2.5 | | | ٧ | $R_L \ge 2.7 K\Omega$ | 1. Typical values for $T_A=25^{\circ}C$ and nominal power supply values. 2. $PSRR_{1,2}$ include op amp in transmit section. ## intها. **D.C. CHARACTERISTICS** $T_A = 0$ °C to +70°C; $V_{CC} = 5V \pm 5\%$ ; $V_{BB} = -5V \pm 5\%$ ; GRDA = 0V; GRDD = 0V; unless otherwise specified (Continued) ## ANALOG INTERFACE, RECEIVE FILTER (See Figure 10) | Symbol | Parameter | Min | Typ(1) | Max | Unit | Test Conditions | |-------------------|-----------------------------------------------------------------------|------|--------|-----|------|-------------------------------------| | I <sub>BR</sub> | input Leakage Current, VF <sub>R</sub> I | | | 3 | μΑ | $-3.2V < V_{IN} < 3.2V$ | | R <sub>IR</sub> | Input Resistance, VF <sub>R</sub> I | 1 | | | МΩ | | | ROR | Output Resistance, VF <sub>R</sub> O | | | 100 | Ω | | | V <sub>OSR</sub> | Output DC Offset VF <sub>R</sub> O | | | 100 | mV | VF <sub>R</sub> I Connected to GRDA | | PSRR <sub>3</sub> | Power Supply Rejection of V <sub>CC</sub> at 1 KHz, VF <sub>R</sub> O | 30 | 45 | | dB | | | PSRR <sub>4</sub> | Power Supply Rejection of V <sub>BB</sub> at 1 KHz, VF <sub>R</sub> O | 30 | 35 | | dB | | | C <sub>LR</sub> | Load Capacitance, VF <sub>R</sub> O | | | 25 | ρF | | | RLR | Minimum Load Resistance, VF <sub>R</sub> O | 10 | | | ΚΩ | Minimum R <sub>L</sub> | | VOR | Output Voltage Swing, VFRO | ±3.2 | | | ٧ | $R_L = 10 \text{K}\Omega$ | ## ANALOG INTERFACE, RECEIVE FILTER DRIVER AMPLIFIER STAGE | Symbol | Parameter | Min | Typ(1) | Max | Unit | Test | Conditions | |-------------------|------------------------------------------------------------------------------------------|-------|--------|-----|----------|---------------------------------------------------------|----------------------------------------------------| | IBRA | Input Leakage Current, PWRI | | | 3 | μΑ | -3.2V < V <sub>IN</sub> | < 3.2V | | R <sub>IRA</sub> | Input Resistance, PWRI | 10 | | | МΩ | | | | R <sub>ORA</sub> | Output Resistance, PWRO+, PWRO- | | 1 | | Ω | $ I_{OUT} < 10 \text{ mA}$<br>-3.0V < $V_{OUT} < 3.0V$ | | | V <sub>OSRA</sub> | Output DC Offset, PWRO+, PWRO- | | | 50 | mV | PWRI Connected to GRDA | | | CLRA | Load Capacitance, PWRO+, PWRO- | | | 100 | рF | | | | V <sub>ORA1</sub> | Output Voltage Swing Across R <sub>L</sub> ,<br>PWRO+, PWRO – Single Ended<br>Connection | ± 3.2 | | | ٧ | $R_L = 10 K\Omega$ | R <sub>L</sub> Connected<br>to GRDA<br>fo ≥ 200 Hz | | | | ± 2.9 | | | ٧ | $R_L = 600\Omega$ | | | | | ± 2.5 | | | <b>V</b> | $R_L = 300\Omega$ | | | V <sub>ORA2</sub> | Differential Output Voltage Swing,<br>PWRO+, PWRO –<br>Balanced Output Connection | ±6.4 | | | <b>V</b> | $R_L = 20 \text{K}\Omega$ | R <sub>L</sub> Connected | | | | ± 5.8 | | | ٧ | $R_L = 1200\Omega$ | between PWRO + and PWRO - | | | | ± 5.0 | | | ٧ | $R_L = 600\Omega$ | fo ≥ 200 Hz | ### NOTE: <sup>1.</sup> Typical values are for $T_A = 25^{\circ}C$ and nominal power supply values. 5 **A.C. CHARACTERISTICS** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ ; $V_{CC} = 5V \pm 5\%$ ; $V_{BB} = -5V \pm 5\%$ ; GRDA = 0V; GRDD = 0V; unless otherwise specified Clock Input Frequency: CLK = 1.536 MHz $\pm 0.1\%$ ; CLK0 = $V_{IL0}$ (Tied to $V_{BB}$ ) CLK = 2.048 MHz $\pm 0.1\%$ ; CLK0 = $V_{IH0}$ (Tied to $V_{CC}$ ) CLK = 1.544 MHz $\pm 0.1\%$ ; CLK0 = $V_{H0}$ (Tied to GRDD) ## TRANSMIT FILTER TRANSFER CHARACTERISTICS (See Transmit Filter Transmit Characteristics, Figure 7) | Symbol | Parameter | Min | Typ(1) | Max | Unit | Test Conditions | |------------------|--------------------------------------------------------------------------------------------------------------------|--------|------------|------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | G <sub>RX</sub> | Gain Relative to Gain at 1 KHz | | | | | 0 dBm0 Input Signal | | | 16.67 Hz | | -56 | -50 | dB | Gain Setting Op Amp | | 1 | 50 Hz | | | -25 | dB | Unity Gain | | | 60 Hz | | | -23 | dB | | | | 200 Hz | -1.8 | 1 | -0.125 | dB | 0 dBm0 Signal ≡ 1.1 V <sub>RMS</sub> | | | 300 Hz to 3000 Hz | -0.125 | | 0.125 | dB | Input at VF <sub>X</sub> I – | | | 3300 Hz | -0.35 | | 0.03 | dB | | | | 3400 Hz | -0.7 | | -0.1 | dB | 0 dBm0 Signal ≡ 1.6 V <sub>RMS</sub> | | | 4000 Hz | | | -14 | dB | Output at VF <sub>X</sub> O | | | 4600 Hz and Above | , , , | | -32 | đΒ | | | G <sub>AX</sub> | Absolute Passband Gain at 1 KHz,<br>VF <sub>X</sub> O | 2.9 | 3.0 | 3.1 | dB | $R_L = \infty(3)$ | | G <sub>AXT</sub> | Gain Variation with Temperature at<br>1 KHz | | 0.0002 | 0.002 | dB/°C | 0 dBm0 Signal Level | | G <sub>AXS</sub> | Gain Variation with Supplies at 1 KHz | | 0.01 | 0.07 | dB/V | 0 dBm0 Signal Level,<br>Supplies ±5% | | CT <sub>RT</sub> | Cross Talk, Receive to Transmit,<br>Measured at VF <sub>X</sub> O<br>20 log VF <sub>X</sub> O<br>VF <sub>R</sub> O | | <b>−75</b> | -65 | dB | $VF_RI = 1.6 V_{RMS}$ , 1 KHz<br>Input, $VF_XI + , VF_XI -$<br>Connected to $GS_X$ , $GS_X$<br>Connected through 10 K $\Omega$ to<br>GRDA | | N <sub>CX1</sub> | Total C Message Noise at Output, VF <sub>X</sub> O | | 6 | 11 | | Gain Setting Op Amp at<br>Unity Gain | | N <sub>CX2</sub> | Total C Message Noise at Output, VF <sub>X</sub> O | | 9 | 13 | dBrnc0<br>(Note 2) | Gain Setting Op Amp at<br>20 dB Gain | | D <sub>DX</sub> | Differential Envelope Delay, VF <sub>X</sub> O<br>1 KHz to 2.6 KHz | | | 60 | μs | | | D <sub>AX</sub> | Absolute Delay at 1 KHz, VF <sub>X</sub> O | | | 110 | μs | | | DP <sub>X1</sub> | Single Frequency Distortion Products | | | -48 | dB | 0 dBm0 Input Signal at 1 KHz | | DP <sub>X2</sub> | Single Frequency Distortion Products at Maximum Signal Level of $\pm 3$ dBm0 at VF $_{\rm X}$ O | | | <b>-45</b> | dB | 0.16 V <sub>RMS</sub> 1 KHz Input<br>Signal at VF <sub>X</sub> I +; Gain<br>Setting Op Amp at 20 dB<br>Gain. The +3 dBm0 Signal<br>at VF <sub>X</sub> O is 2.26 V <sub>RMS</sub> | ## intط. **A.C. CHARACTERISTICS** $T_A = 0^{\circ}C$ to $+70^{\circ}C$ ; $V_{CC} = 5V \pm 5\%$ ; $V_{BB} = -5V \pm 5\%$ ; GRDA = 0V; GRDD = 0V; unless otherwise specified (Continued) Clock Input Frequency: CLK = 1.536 MHz $\pm 0.1\%$ ; CLK0 = $V_{IL0}$ (Tied to $V_{BB}$ ) CLK = 1.544 MHz $\pm 0.1\%$ ; CLK0 = $V_{HO}$ (Tied to GRDD) CLK = 2.048 MHz $\pm 0.1\%$ ; CLK0 = $V_{IH0}$ (Tied to $V_{CC}$ ) ## RECEIVE FILTER TRANSFER CHARACTERISTICS (See Receive Filter Transfer Characteristics, Figure 8) | Symbol | Parameter | Min | Typ(1) | Max | Unit | Test Conditions | |------------------|--------------------------------------------------------------------------------------------------------------------|--------|--------|-------|--------------------|----------------------------------------------------------------------------------------------------| | G <sub>RR</sub> | Gain Relative to Gain at 1 KHz with<br>Sinx/x Correction of 2910A or 2911A<br>Below 200 Hz | | | | | 0 dBm0 Input Signal | | | | | | 0.125 | dB | 0 dBm0 Signal $\equiv$ 1.6 V <sub>RMS</sub> $\times$ | | | 200 Hz | -0.5 | | 0.125 | dB | $\operatorname{Sin}\left(\frac{\pi\mathfrak{f}}{8000}\right)$ | | | 300 Hz to 3000 Hz | -0.125 | | 0.125 | dB | 4 | | | 3300 Hz | -0.35 | | 0.03 | dВ | Input at VF <sub>R</sub> I $\left(\frac{\pi f}{8000}\right)$ | | | 3400 Hz | -0.7 | | -0.1 | dB | (3000) | | | 4000 Hz | | | -14 | dB | | | | 4600 Hz and Above | | | -30 | dB | | | G <sub>AR</sub> | Absolute Passband Gain at 1 KHz, VF <sub>R</sub> O | -0.1 | 0 | +0.1 | dB | $R_L = \infty(3,4)$ | | G <sub>ART</sub> | Gain Variation with Temperature at 1 KHz | | 0.0002 | 0.002 | dB/°C | 0 dBm0 Signal Level | | G <sub>ARS</sub> | Gain Variation with Supplies at 1 KHz | | 0.01 | 0.07 | dB/V | 0 dBm0 Signal Level,<br>Supplies ±5% | | CT <sub>TR</sub> | Cross Talk, Transmit to Receive,<br>Measured at VF <sub>R</sub> O;<br>20 log (VF <sub>R</sub> O/VF <sub>X</sub> O) | | -70 | -60 | dB | VF <sub>X</sub> I = 1.1 V <sub>RMS</sub> , 1 KHz<br>Output, VF <sub>R</sub> I Connected to<br>GRDA | | N <sub>CR</sub> | Total C Message Noise at Output, VF <sub>R</sub> O | | 2 | 6 | dBrnc0<br>(Note 2) | VF <sub>R</sub> O Output or PWRO+ and<br>PWRO- Connected with<br>Unity Gain | | D <sub>DR</sub> | Differential Envelope Delay, VF <sub>R</sub> O, 1 KHz to 2.6 KHz | | | 100 | μs | | | D <sub>AR</sub> | Absolute Delay at 1 KHz, VF <sub>R</sub> O | | | 110 | μs | | | DP <sub>R1</sub> | Single Frequency Distortion Products | | | -48 | dB | 0 dBm0 Input Signal at 1 KHz | | DP <sub>R2</sub> | Single Frequency Distortion Products at Maximum Signal Level of +3 dBm0 at VFRO | | | -45 | dB | + 3 dBm0 Signal Level of<br>2.26 V <sub>RMS</sub> , 1 KHz Input at<br>VF <sub>R</sub> I | ## NOTES: 1. Typical Values are for T<sub>A</sub> = 25°C and nominal power supply values. 4. Output is non-inverting. <sup>2.</sup> A noise measurement of 12 dBrnc into a $600\Omega$ load at the 2912A device is equivalent to 6 dBrnc0. <sup>3.</sup> For gain under load refer to output resistance specs and perform gain calculation. ## TRANSFER CHARACTERISTICS intel. Figure 7. Transmit Filter Figure 8. Receive Filter ### NOTES: 1. Typical Transfer Function of the Receive Filter as a Separate Component. 2. Typical Transfer Function of the Receive Filter Driven by the Sample and Hold Output of the Intel 2910A and 2911A CODECS. The Combined Filter/CODEC Response Meets the Stated Specifications. ## POWER SUPPLY REJECTION TYPICAL VALUES OVER 3 RANGES Figure 9. Transmit Filter Figure 10. Receive Filter