# **EXPLOSE SAND BYTE-WIDE BYTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY 4, 8, AND 16 MBIT**

### 28F004S3, 28F008S3, 28F016S3

Includes Commercial and Extended Temperature Specifications

- SmartVoltage Technology  $-$  Smart 3 Flash: 2.7 V or 3.3 V V<sub>CC</sub>
	- **and 2.7 V, 3.3 V or 12 V VPP**
- n **High-Performance 120 ns Read Access Time**
- n **Enhanced Data Protection Features**
	- $-$  Absolute Protection with V<sub>PP</sub> = GND
	- **Flexible Block Locking**
	- **Block Write Lockout during Power Transitions**
- **Enhanced Automated Suspend Options** 
	- **Program Suspend to Read**
	- **Block Erase Suspend to Program**
	- **Block Erase Suspend to Read**
- Industry-Standard Packaging **40-Lead TSOP, 44-Lead PSOP and 40 Bump** µ**BGA\* CSP**
- High-Density 64-Kbyte Symmetrical **Erase Block Architecture**
	- **4 Mbit: Eight Blocks**
	- **8 Mbit: Sixteen Blocks 16 Mbit: Thirty-Two Blocks**
	-
- **Extended Cycling Capability 100,000 Block Erase Cycles**
- Low Power Management
	- **Deep Power-Down Mode**
	- **Automatic Power Savings Mode Decreases I<sub>CC</sub> in Static Mode**
- Automated Program and Block Erase **Command User Interface**
	- **Status Register**
- **SRAM-Compatible Write Interface**
- n **ETOX™ V Nonvolatile Flash Technology**

Intel's byte-wide Smart 3 FlashFile™ memory family renders a variety of density offerings in the same package. The 4-, 8-, and 16-Mbit byte-wide FlashFile memories provide high-density, low-cost, nonvolatile, read/write storage solutions for a wide range of applications. Their symmetrically-blocked architecture, flexible voltage, and extended cycling provide highly flexible components suitable for resident flash arrays, SIMMs, and memory cards. Enhanced suspend capabilities provide an ideal solution for code or data storage applications. For secure code storage applications, such as networking, where code is either directly executed out of flash or downloaded to DRAM, the 4-, 8-, and 16-Mbit FlashFile memories offer three levels of protection: absolute protection with V<sub>PP</sub> at GND, selective hardware block locking, or flexible software block locking. These alternatives give designers ultimate control of their code security needs.

This family of products is manufactured on Intel's 0.4 µm ETOX™ V process technology. They come in industry-standard packages: the 40-lead TSOP, ideal for board-constrained applications, and the rugged 44-lead PSOP. Based on the 28F008SA architecture, the byte-wide Smart 3 FlashFile memory family enables quick and easy upgrades for designs that demand state-of-the-art technology.

December 1997 Order Number: 290598-004

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

The 28F004S3, 28F008S3, 28F016S3 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation P.O. Box 5937 Denver, CO 80217-9808

or call 1-800-548-4725 or visit Intel's Website at http:\\www.intel.com

COPYRIGHT © INTEL CORPORATION, 1997 CG-041493

\*Third-party brands and names are the property of their respective owners.

# **CONTENTS**





# **BYTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY Example 2 Exampl**



## **REVISION HISTORY**



## **1.0 INTRODUCTION**

This datasheet contains 4-, 8-, and 16-Mbit Smart 3 FlashFile memory specifications. Section 1.0 provides a flash memory overview. Sections 2.0, 3.0, 4.0, and 5.0 describe the memory organization and functionality. Section 6.0 covers electrical specifications for commercial and extended temperature product offerings. Ordering information is provided in Section 7.0. Finally, the byte-wide Smart 3 FlashFile memory family documentation also includes application notes and design tools which are referenced in Section 8.0.

### **1.1 New Features**

The byte-wide Smart 3 FlashFile memory family maintains backwards-compatibility with Intel's 28F008SA-L. Key enhancements include:

- SmartVoltage Technology
- Enhanced Suspend Capabilities
- In-System Block Locking

They share a compatible status register, software commands, and pinouts. These similarities enable a clean upgrade from the 28F008SA-L to byte-wide Smart 3 FlashFile products. When upgrading, it is important to note the following differences:

- Because of new feature and density options, the devices have different device identifier codes. This allows for software optimization.
- $V_{PPLK}$  has been lowered from 6.5 V to 1.5 V to support low V<sub>PP</sub> voltages during block erase, program, and lock-bit configuration operations. Designs that switch V<sub>PP</sub> off during read operations should transition V<sub>PP</sub> to GND.
- To take advantage of SmartVoltage technology, allow V<sub>PP</sub> connection to 3.3 V.

For more details see application note AP-625, 28F008SC Compatibility with 28F008SA (order number 292180).

### **1.2 Product Overview**

The byte-wide Smart 3 FlashFile memory family provides density upgrades with pinout compatibility for the 4-, 8-, and 16-Mbit densities. The 28F004S3, 28F008S3, and 28F016S3 are high-performance memories arranged as 512 Kbyte, 1 Mbyte, and 2 Mbyte of eight bits. This data is grouped in eight, sixteen, and thirty-two 64-Kbyte blocks which are individually erasable, lockable, and unlockable insystem. Figure 5 illustrates the memory organization.

SmartVoltage technology enables fast factory programming and low power designs. Specifically designed for 3 V systems, Smart 3 FlashFile components support read operations at 2.7 V and  $3.3 \vee \vee_{\text{CC}}$  and block erase and program operations at 2.7 V,  $3.3$  V and 12 V V<sub>PP</sub>. The  $12$  V V<sub>PP</sub> option renders the fastest program performance which will increase your factory throughput. With the 2.7 V or 3.3 V V<sub>PP</sub> option, V<sub>CC</sub> and  $V_{PP}$  can be tied together for a simple, low-power 2.7 V or 3 V design. In addition to the voltage flexibility, the dedicated V<sub>PP</sub> pin gives complete data protection when  $V_{PP} \leq$ VPPLK.

Internal V<sub>PP</sub> detection circuitry automatically configures the device for optimized block erase and program operations.

A Command User Interface (CUI) serves as the interface between the system processor and internal operation of the device. A valid command sequence written to the CUI initiates device automation. An internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for block erase, program, and lock-bit configuration operations.

A block erase operation erases one of the device's 64-Kbyte blocks typically within 1.1 second  $(12 V V_{PP})$ , independent of other blocks. Each block can be independently erased 100,000 times (1.6 million block erases per device). A block erase suspend operation allows system software to suspend block erase to read data from or program data to any other block.

Data is programmed in byte increments typically within 7.6 us (12 V V<sub>PP</sub>). A program suspend operation permits system software to read data or execute code from any other flash memory array location.

# **BYTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY Example 2 Exampl**



To protect programmed data, each block can be locked. This block locking mechanism uses a combination of bits, block lock-bits and a master lock-bit, to lock and unlock individual blocks. The block lock-bits gate block erase and program operations, while the master lock-bit gates block lock-bit configuration operations. Lock-bit configuration operations (Set Block Lock-Bit, Set Master Lock-Bit, and Clear Block Lock-Bits commands) set and clear lock-bits.

The status register and RY/BY# output indicate whether or not the device is busy executing or ready for a new command. Polling the status register, system software retrieves WSM feedback. The RY/BY# output gives an additional indicator of WSM activity by providing a hardware status signal. Like the status register, RY/BY#-low indicates that the WSM is performing a block erase, program, or lock-bit configuration operation. RY/BY#-high indicates that the WSM is ready for a new command, block erase is suspended, program is suspended, or the device is in deep power-down mode.

The Automatic Power Savings (APS) feature substantially reduces active current when the device is in static mode (addresses not switching). In APS mode, the typical  $I_{CCR}$  current is 3 mA.

When CE# and RP# pins are at  $V_{CC}$ , the component enters a CMOS standby mode. Driving RP# to GND enables a deep power-down mode which significantly reduces power consumption, provides write protection, resets the device, and clears the status register. A reset time  $(t_{PHQV})$  is required from RP# switching high until outputs are valid. Likewise, the device has a wake time  $(t_{\text{PHEL}})$ from RP#-high until writes to the CUI are recognized.

### **1.3 Pinout and Pin Description**

The family of devices is available in 40-lead TSOP (Thin Small Outline Package, 1.2 mm thick), 44 lead PSOP (Plastic Small Outline Package) and 40 bump µBGA\* CSP (28F008S3 and 28F016S3 only). Pinouts are shown in Figures 2, 3 and 4.





**Table 1. Pin Descriptions**







**Figure 2. TSOP 40-Lead Pinout**



**Figure 3. PSOP 44-Lead Pinout**



## **2.0 PRINCIPLES OF OPERATION**

The byte-wide Smart 3 FlashFile memories include an on-chip WSM to manage block erase, program, and lock-bit configuration functions. It allows for: 100% TTL-level control inputs, fixed power supplies during block erasure, program, and lock-bit configuration, and minimal processor overhead with RAM-like interface timings.

After initial device power-up or return from deep power-down mode (see Bus Operations), the device defaults to read array mode. Manipulation of external memory control pins allow array read, standby, and output disable operations.

Status register and identifier codes can be accessed through the CUI independent of the V<sub>PP</sub> voltage. High voltage on V<sub>PP</sub> enables successful block erasure, program, and lock-bit configuration. All functions associated with altering memory contents—block erase, program, lock-bit configuration, status, and identifier codes—are accessed via the CUI and verified through the status register.

Commands are written using standard microprocessor write timings. The CUI contents serve as input to the WSM that controls block erase, program, and lock-bit configuration operations. The internal algorithms are regulated by the WSM, including pulse repetition, internal verification, and margining of data. Addresses and data are internally latched during write cycles. Writing the appropriate command outputs array data, accesses the identifier codes, or outputs status register data.

Interface software that initiates and polls progress of block erase, program, and lock-bit configuration can be stored in any block. This code is copied to and executed from system RAM during flash memory updates. After successful completion, reads are again possible via the Read Array command. Block erase suspend allows system software to suspend a block erase to read data from or program data to any other block. Program suspend allows system software to suspend a program to read data from any other flash memory array location.

| 1EFFFF<br>1E0000<br>1DFFFF<br>1D0000<br>1C0000<br>1B0000<br>1A0000<br>19FFFF<br>190000 | 64-Kbyte Block<br>64-Kbyte Block<br>64-Kbyte Block<br>64-Kbyte Block | 30<br>29<br>28 |        |        |         |
|----------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------|--------|--------|---------|
|                                                                                        |                                                                      |                |        |        |         |
| 1CFFFF<br><b>1BFFFF</b><br>1AFFFF                                                      |                                                                      |                |        |        |         |
|                                                                                        |                                                                      |                |        |        |         |
|                                                                                        |                                                                      | 27             |        |        |         |
|                                                                                        | 64-Kbyte Block                                                       | 26             |        |        |         |
|                                                                                        | 64-Kbyte Block                                                       | 25             |        |        |         |
| 18FFFF                                                                                 | 64-Kbyte Block                                                       | 24             |        |        |         |
| 180000<br>17FFFF                                                                       | 64-Kbyte Block                                                       | 23             |        |        |         |
| 170000<br>16FFFF                                                                       | 64-Kbyte Block                                                       | 22             |        |        |         |
| 160000<br>15FFFF                                                                       | 64-Kbyte Block                                                       | 21             |        |        |         |
| 150000<br>14FFFF                                                                       | 64-Kbyte Block                                                       | 20             |        |        |         |
| 140000<br>13FFFF                                                                       | 64-Kbyte Block                                                       | 19             |        |        |         |
| 130000<br>12FFFF                                                                       | 64-Kbyte Block                                                       | 18             |        |        |         |
| 120000<br>11FFFF                                                                       |                                                                      |                |        |        |         |
| 110000<br>10FFFF                                                                       | 64-Kbyte Block                                                       | 17             |        |        |         |
| 100000<br><b>OFFFFF</b>                                                                | 64-Kbyte Block                                                       | 16             |        |        | 16-Mbit |
| 0F0000<br><b>OEFFFF</b>                                                                | 64-Kbyte Block                                                       | 15             |        |        |         |
| 0E0000<br>0DFFFF                                                                       | 64-Kbyte Block                                                       | 14             |        |        |         |
| 0D0000<br><b>OCFFFF</b>                                                                | 64-Kbyte Block                                                       | 13             |        |        |         |
| <b>0C0000</b><br><b>OBFFFF</b>                                                         | 64-Kbyte Block                                                       | 12             |        |        |         |
| 0B0000                                                                                 | 64-Kbyte Block                                                       | 11             |        |        |         |
| 0AFFFF<br>0A0000                                                                       | 64-Kbyte Block                                                       | 10             |        |        |         |
| 09FFFF<br>090000                                                                       | 64-Kbyte Block                                                       | 9              |        |        |         |
| 08FFFF<br>080000                                                                       | 64-Kbyte Block                                                       | 8              |        | 8-Mbit |         |
| 07FFFF<br>070000                                                                       | 64-Kbyte Block                                                       | 7              |        |        |         |
| 06FFFF<br>060000                                                                       | 64-Kbyte Block                                                       | 6              |        |        |         |
| 05FFFF<br>050000                                                                       | 64-Kbyte Block                                                       | 5              |        |        |         |
| 04FFFF<br>040000                                                                       | 64-Kbyte Block                                                       | 4              |        |        |         |
| 03FFFF<br>030000                                                                       | 64-Kbyte Block                                                       | 3              | 4-Mbit |        |         |
| 02FFFF                                                                                 | 64-Kbyte Block                                                       | $\overline{2}$ |        |        |         |
| 020000<br>01FFFF                                                                       | 64-Kbyte Block                                                       | 1              |        |        |         |
| 010000<br>00FFFF<br>000000                                                             | 64-Kbyte Block                                                       | 0              |        |        |         |

**Figure 5. Memory Map**

### **2.1 Data Protection**

Depending on the application, the system designer may choose to make the VPP power supply switchable (available only when memory block erase, program, or lock-bit configuration operations are required) or hardwired to V<sub>PPH1/2</sub>. The device accommodates either design practice and encourages optimization of the processor-memory interface.

When  $V_{PP} \leq V_{PPLK}$ , memory contents cannot be altered. When high voltage is applied to V<sub>PP</sub>, the two-step block erase, program, or lock-bit configuration command sequences provides protection from unwanted operations. All write functions are disabled when  $V_{CC}$  voltage is below the write lockout voltage  $V<sub>LKO</sub>$  or when RP# is at  $V_{IL}$ . The device's block locking capability provides additional protection from inadvertent code or data alteration by gating erase and program operations.

### **3.0 BUS OPERATION**

The local CPU reads and writes flash memory in-system. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles.

### **3.1 Read**

Block information, identifier codes, or status register can be read independent of the  $V_{PP}$  voltage. RP# can be at either V<sub>IH</sub> or V<sub>HH</sub>.

The first task is to write the appropriate read-mode command (Read Array, Read Identifier Codes, or Read Status Register) to the CUI. Upon initial device power-up or after exit from deep powerdown mode, the device automatically resets to read array mode. Four control pins dictate the data flow in and out of the component: CE#, OE#, WE#, and RP#. CE# and OE# must be driven active to obtain data at the outputs. CE# is the device selection control, and when active enables the selected memory device. OE# is the data output  $(DQ_0-DQ_7)$ control and when active drives the selected memory data onto the I/O bus. WE# must be at  $V_{\text{IH}}$ and RP# must be at  $V_{\text{IH}}$  or  $V_{\text{HH}}$ . Figure 17 illustrates a read cycle.

### **3.2 Output Disable**

With OE# at a logic-high level (V<sub>IH</sub>), the device<br>outputs are disabled. Output pins DQ<sub>0</sub>–DQ<sub>7</sub> are placed in a high-impedance state.

### **3.3 Standby**

CE# at a logic-high level  $(V_{H})$  places the device in standby mode which substantially reduces device power consumption. DQ<sub>0</sub>-DQ<sub>7</sub> outputs are placed in a high-impedance state independent of OE#. If deselected during block erase, program, or lock-bit configuration, the device continues functioning and consuming active power until the operation completes.

### **3.4 Deep Power-Down**

 $RP#$  at  $V_{IL}$  initiates the deep power-down mode.

In read mode, RP#-low deselects the memory, places output drivers in a high-impedance state, and turns off all internal circuits. RP# must be held low for time t<sub>PLPH</sub>. Time t<sub>PHQV</sub> is required after return from power-down until initial memory access outputs are valid. After this wake-up interval, normal operation is restored. The CUI resets to read array mode, and the status register is set to 80H.

During block erase, program, or lock-bit configuration, RP#-low will abort the operation. RY/BY# remains low until the reset operation is complete. Memory contents being altered are no longer valid; the data may be partially erased or written. Time t<sub>PHWL</sub> is required after RP# goes to logic-high  $(V_{H})$  before another command can be written<sup>1</sup>

As with any automated device, it is important to assert RP# during system reset. When the system comes out of reset, it expects to read from the flash memory. Automated flash memories provide status information when accessed during block erase, program, or lock-bit configuration modes. If a CPU reset occurs with no flash memory reset, proper CPU initialization may not occur because the flash memory may be providing status information instead of array data. Intel's flash memories allow proper CPU initialization following a system reset through the use of the RP# input. In this application, RP# is controlled by the same RESET# signal that resets the system CPU.



**Figure 6. Device Identifier Code Memory Map**

### **3.5 Read Identifier Codes Operation**

The read identifier codes operation outputs the manufacturer code, device code, block lock configuration codes for each block, and master lock configuration code (see Figure 6). Using the manufacturer and device codes, the system software can automatically match the device with its proper algorithms. The block lock and master lock configuration codes identify locked and unlocked blocks and master lock-bit setting.

## **3.6 Write**

The CUI does not occupy an addressable memory location. It is written when WE# and CE# are active and OE# =  $V_{\text{IH}}$ . The address and data needed to execute a command are latched on the rising edge of WE# or CE# (whichever goes high first). Standard microprocessor write timings are used. Figure 18 illustrates a write operation.

### **4.0 COMMAND DEFINITIONS**

When the V<sub>PP</sub> voltage  $\leq$  V<sub>PPLK</sub>, read operations from the status register, identifier codes, or blocks are enabled. Placing V<sub>PPH1/2</sub> on V<sub>PP</sub> enables successful block erase, program, and lock-bit configuration operations.

Device operations are selected by writing specific commands into the CUI. Table 3 defines these commands.



### **Table 2. Bus Operations**

**NOTES:**

1. Refer to DC Characteristics. When  $V_{PP} \leq V_{PPLK}$ , memory contents can be read, but not altered.

2. X can be V<sub>IL</sub> or V<sub>IH</sub> for control and address input pins and V<sub>PPLK</sub> or V<sub>PPH1/2</sub> for V<sub>PP</sub>. See DC Characteristics for V<sub>PPLK</sub> and V<sub>PPH1/2</sub> voltages.

3. RY/BY# is  $V_{OL}$  when the WSM is executing internal block erase, program, or lock-bit configuration algorithms. It is  $V_{OH}$ when the WSM is not busy, in block erase suspend, program suspend, or deep power-down mode.

4. RP# at GND ± 0.2 V ensures the lowest deep power-down current.

5. See Section 4.2 for read identifier code data.

6. Command writes involving block erase, program, or lock-bit configuration are reliably executed when  $V_{PP} = V_{PPH1/2}$  and  $V_{CC}$  =  $V_{CC2}$  (see Section 6.2 for operating conditions).

7. Refer to Table 3 for valid  $D_{IN}$  during a write operation.



### **Table 3. Command Definitions(9)**

### **NOTES:**

1. Bus operations are defined in Table 2.

2.  $X = Any$  valid address within the device.

IA = Identifier Code Address: see Figure 6.

BA = Address within the block being erased or locked.

PA = Address of memory location to be programmed.

3. SRD = Data read from status register. See Table 6 for a description of the status register bits.

PD = Data to be programmed at location PA. Data is latched on the rising edge of WE# or CE# (whichever goes high first). ID = Data read from identifier codes.

4. Following the Read Identifier Codes command, read operations access manufacturer, device, block lock, and master lock codes. See Section 4.2 for read identifier code data.

5. If the block is locked, RP# must be at  $V_{HH}$  to enable block erase or program operations. Attempts to issue a block erase or program to a locked block while RP# is V<sub>IH</sub> will fail.

6. Either 40H or 10H are recognized by the WSM as the program setup.

7. If the master lock-bit is set, RP# must be at V<sub>HH</sub> to set a block lock-bit. RP# must be at V<sub>HH</sub> to set the master lock-bit. If the master lock-bit is not set, a block lock-bit can be set while RP# is  $V_{\text{H}}$ .

8. If the master lock-bit is set, RP# must be at  $V<sub>HH</sub>$  to clear block lock-bits. The clear block lock-bits operation simultaneously clears all block lock-bits. If the master lock-bit is not set, the Clear Block Lock-Bits command can be done while RP# is V<sub>IH</sub>.

9. Commands other than those shown above are reserved by Intel for future device implementations and should not be used.



### **4.1 Read Array Command**

Upon initial device power-up and after exit from deep power-down mode, the device defaults to read array mode. This operation is also initiated by writing the Read Array command. The device remains enabled for reads until another command is written. Once the internal WSM has started a block erase, program, or lock-bit configuration, the device will not recognize the Read Array command until the WSM completes its operation unless the WSM is suspended via an Erase Suspend or Program Suspend command. The Read Array  $common$  functions independently of the  $V_{PP}$ voltage and RP# can be V<sub>IH</sub> or V<sub>HH</sub>.

### **4.2 Read Identifier Codes Command**

The identifier code operation is initiated by writing the Read Identifier Codes command. Following the command write, read cycles from addresses shown in Figure 6 retrieve the manufacturer, device, block lock configuration and master lock configuration codes (see Table 4 for identifier code values). To terminate the operation, write another valid command. Like the Read Array command, the Read Identifier Codes command functions independently of the  $V_{PP}$  voltage and RP# can be V<sub>IH</sub> or V<sub>HH</sub>. Following the Read Identifier Codes command, the subsequent information can be read.

| Code                             | <b>Address</b> | Data       |    |
|----------------------------------|----------------|------------|----|
| <b>Manufacturer Code</b>         | 000000         | 89         |    |
|                                  | 4-Mbit         | 000001     | A7 |
| Device Code                      | 8-Mbit         | 000001     | A6 |
|                                  | 16-Mbit        | 000001     | AA |
| <b>Block Lock Configuration</b>  | XX0002(1)      |            |    |
| $\bullet$ Block Is Unlocked      |                | $DQ_0 = 0$ |    |
| $\bullet$ Block Is Locked        |                | $DQ_0 = 1$ |    |
| • Reserved for Future Use        |                | $DQ_{1-7}$ |    |
| <b>Master Lock Configuration</b> | 000003         |            |    |
| $\bullet$ Device Is Unlocked     |                | $DQ_0 = 0$ |    |
| • Device Is Locked               |                | $DQ_0 = 1$ |    |
| • Reserved for Future Use        |                | $DQ_{1-7}$ |    |

**Table 4. Identifier Codes**

**NOTE:**

1. X selects the specific block lock configuration code to be read. See Figure 5 for the device identifier code memory map.

### **4.3 Read Status Register Command**

The status register may be read to determine when a block erase, program, or lock-bit configuration is complete and whether the operation completed successfully. It may be read at any time by writing the Read Status Register command. After writing this command, all subsequent read operations output data from the status register until another valid command is written. The status register contents are latched on the falling edge of OE# or CE#, whichever occurs first.  $OF#$  or CE# must toggle to  $V_{\text{IH}}$  to update the status register latch. The Read Status Register command functions independently of the  $V_{PP}$  voltage. RP# can be  $V_{IH}$ or  $V_{HH}$ .

### **4.4 Clear Status Register Command**

Status register bits SR.5, SR.4, SR.3, and SR.1 are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see Table 6). By allowing system software to reset these bits, several operations (such as cumulatively erasing or locking multiple blocks or writing several bytes in sequence) may be performed. The status register may be polled to determine if an error occurred during the sequence.

To clear the status register, the Clear Status Register command (50H) is written. It functions independently of the applied  $V_{\text{PP}}$  voltage. RP# can be  $V_{\text{IH}}$  or  $V_{\text{HH}}$ . This command is not functional during block erase or program suspend modes.

### **4.5 Block Erase Command**

Erase is executed one block at a time and initiated by a two-cycle command. A block erase setup is written first, followed by a block erase confirm. This command sequence requires appropriate sequencing and an address within the block to be erased (erase changes all block data to FFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). After the two-cycle block erase sequence is written, the device automatically outputs status register data when read (see Figure 7). The CPU can detect block erase completion by analyzing the RY/BY# pin or status register bit SR.7.

When the block erase is complete, status register bit SR.5 should be checked. If a block erase error is detected, the status register should be cleared before system software attempts corrective actions. The CUI remains in read status register mode until a new command is issued.

This two-step command sequence of set-up followed by execution ensures that block contents are not accidentally erased. An invalid Block Erase command sequence will result in both status register bits SR.4 and SR.5 being set to "1." Also, reliable block erasure can only occur when  $V_{CC}$  =  $V_{CC2}$  and  $V_{PP}$  =  $V_{PPH1/2}$ . In the absence of this high voltage, block contents are protected against erasure. If block erase is attempted while  $V_{PP}$   $\leq$   $V_{PPLK}$ , SR.3 and SR.5 will be set to "1." Successful block erase requires that the corresponding block lock-bit be cleared or, if set, that  $RP# = V_{HH}$ . If block erase is attempted when the corresponding block lock-bit is set and  $RP# = V_{IH}$ , the block erase will fail, and SR.1 and SR.5 will be set to "1." Block erase operations with  $V_{\text{IH}}$  < RP# <  $V_{\text{HH}}$  produce spurious results and should not be attempted.

## **4.6 Program Command**

Program is executed by a two-cycle command sequence. Program setup (standard 40H or alternate 10H) is written, followed by a second write that specifies the address and data (latched on the rising edge of WE#). The WSM then takes over, controlling the program and verify algorithms internally. After the program sequence is written, the device automatically outputs status register data when read (see Figure 8). The CPU can detect the completion of the program event by analyzing the RY/BY# pin or status register bit SR.7.

When program is complete, status register bit SR.4 should be checked. If program error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully program to "0"s. The CUI remains in read status register mode until it receives another command.

Reliable program only occurs when  $V_{CC} = V_{CC2}$  and  $V_{PP} = V_{PPH1/2}$ . In the absence of this high voltage, memory contents are protected against program operations. If a program operation is attempted while  $V_{PP} \leq V_{PPLK}$ , the operation will fail, and status register bits SR.3 and SR.5 will be set to "1."

# <sup>17</sup> **PRELIMINARY**

A successful program operation also requires that the corresponding block lock-bit be cleared or, if set, that RP# =  $V_{HH}$ . If a program operation is attempted when the corresponding block lock-bit is set and RP# =  $V_{\text{IH}}$ , the operation will fail, and SR.1 and SR.4 will be set to "1." Program operations with  $V_{IH}$  < RP# <  $V_{HH}$  produce spurious results and should not be attempted.

### **4.7 Block Erase Suspend Command**

The Block Erase Suspend command allows block-erase interruption to read or program data in another block of memory. Once the block erase process starts, writing the Block Erase Suspend command requests that the WSM suspend the block erase sequence at a predetermined point in the algorithm. The device outputs status register data when read after the Block Erase Suspend command is written. Polling status register bits SR.7 and SR.6 can determine when the block erase operation has been suspended (both will be set to "1").  $RY/BY#$  will also transition to  $V_{OH}$ . Specification t<sub>WHRH2</sub> defines the block erase suspend latency.

At this point, a Read Array command can be written to read data from blocks other than that which is suspended. A Program command sequence can also be issued during erase suspend to program data in other blocks. Using the Program Suspend command (see Section 4.8), a program operation can also be suspended. During a program operation with block erase suspended, status register bit SR.7 will return to "0" and the RY/BY# output will transition to  $V_{OL}$ . However, SR.6 will remain "1" to indicate block erase suspend status.

The only other valid commands while block erase is suspended are Read Status Register and Block Erase Resume. After a Block Erase Resume command is written to the flash memory, the WSM will continue the block erase process. Status register bits SR.6 and SR.7 will automatically clear and RY/BY# will return to  $V_{\Omega}$ . After the Erase Resume command is written, the device automatically outputs status register data when read (see Figure 9). V<sub>PP</sub> must remain at V<sub>PPH1/2</sub> (the same  $V_{PP}$  level used for block erase) while block erase is suspended. RP# must also remain at  $V_{IH}$  or  $V_{HH}$  (the same RP# level used for block erase). Block erase cannot resume until program operations initiated during block erase suspend have completed.



### **4.8 Program Suspend Command**

The Program Suspend command allows program interruption to read data in other flash memory locations. Once the program process starts, writing the Program Suspend command requests that the WSM suspend the program sequence at a predetermined point in the algorithm. The device continues to output status register data when read after the Program Suspend command is written. Polling status register bits SR.7 and SR.2 can determine when the program operation has been suspended (both will be set to "1"). RY/BY# will also transition to  $V_{OH}$ . Specification twhRH1 defines the program suspend latency.

At this point, a Read Array command can be written to read data from locations other than that which is suspended. The only other valid commands while program is suspended are Read Status Register and Program Resume. After Program Resume command is written to the flash memory, the WSM will continue the program process. Status register bits SR.2 and SR.7 will automatically clear and  $RY/BY#$  will return to  $V_{OL}$ . After the Program Resume command is written, the device automatically outputs status register data when read (see Figure 10). V<sub>PP</sub> must remain at V<sub>PPH1/2</sub> (the same V<sub>PP</sub> level used for program) while in program suspend mode. RP# must also remain at  $V_{HH}$  or  $V_{HH}$  (the same RP# level used for program).

### **4.9 Set Block and Master Lock-Bit Commands**

A flexible block locking and unlocking scheme is enabled via a combination of block lock-bits and a master lock-bit. The block lock-bits gate program and erase operations while the master lock-bit gates block-lock bit modification. With the master lock-bit not set, individual block lock-bits can be set using the Set Block Lock-Bit command. The Set Master Lock-Bit command, in conjunction with  $RPI# = V_{HH}$ , sets the master lock-bit. After the master lock-bit is set, subsequent setting of block lock-bits requires both the Set Block Lock-Bit command and  $V_{HH}$  on the RP# pin. See Table 5 for a summary of hardware and software write protection options.

Set block lock-bit and master lock-bit are initiated using two-cycle command sequence. The set block or master lock-bit setup along with appropriate block or device address is written followed by either the set block lock-bit confirm (and an address within the block to be locked) or the set master lock-bit confirm (and any device address). The WSM then controls the set lock-bit algorithm. After the sequence is written, the device automatically outputs status register data when read (see Figure 11). The CPU can detect the completion of the set lock-bit event by analyzing the RY/BY# pin output or status register bit SR.7.

When the set lock-bit operation is complete, status register bit SR.4 should be checked. If an error is detected, the status register should be cleared. The CUI will remain in read status register mode until a new command is issued.

This two-step sequence of setup followed by execution ensures that lock-bits are not accidentally set. An invalid Set Block or Master Lock-Bit command will result in status register bits SR.4 and SR.5 being set to "1." Also, reliable operations occur only when  $V_{CC} = V_{CC2}$  and  $V_{PP} = V_{PPH1/2}$ . In the absence of this high voltage, lock-bit contents are protected against alteration.

A successful set block lock-bit operation requires that the master lock-bit be cleared or, if the master lock-bit is set, that  $RP# = V_{HH}$ . If it is attempted with the master lock-bit set and  $RP# = V_{IH}$ , the operation will fail, and SR.1 and SR.4 will be set to "1." A successful set master lock-bit operation requires that RP# =  $V_{HH}$ . If it is attempted with RP# =  $V_{HH}$ , the operation will fail, and SR.1 and SR.4 will be set to "1." Set block and master lock-bit operations with  $V_{IH}$  < RP# <  $V_{HH}$  produce spurious results and should not be attempted.

### **4.10 Clear Block Lock-Bits Command**

All set block lock-bits are cleared in parallel via the Clear Block Lock-Bits command. With the master lock-bit not set, block lock-bits can be cleared using only the Clear Block Lock-Bits command. If the master lock-bit is set, clearing block lock-bits requires both the Clear Block Lock-Bits command and  $V_{HH}$  on the RP# pin. See Table 5 for a summary of hardware and software write protection options.

Clear block lock-bits operation is initiated using a two-cycle command sequence. A clear block lock-bits setup is written first. Then, the device automatically outputs status register data when read (see Figure 12). The CPU can detect completion of the clear block lock-bits event by analyzing the RY/BY# pin output or status register bit SR.7.

When the operation is complete, status register bit SR.5 should be checked. If a clear block lock-bit error is detected, the status register should be cleared. The CUI will remain in read status register mode until another command is issued.

This two-step sequence of set-up followed by execution ensures that block lock-bits are not accidentally cleared. An invalid Clear Block Lock-Bits command sequence will result in status register bits SR.4 and SR.5 being set to "1." Also, a reliable clear block lock-bits operation can only occur when  $V_{CC} = V_{CC2}$  and  $V_{PP} = V_{PPH1/2}$ . If a clear block lock-bits operation is attempted while  $V_{PP} \leq V_{PPLK}$ , SR.3 and SR.5 will be set to "1." In the absence of this high voltage, the block lock-bits content are protected against alteration. A successful clear block lock-bits operation requires that the master lock-bit is not set or, if the master lockbit is set, that RP# =  $V_{HH}$ . If it is attempted with the master lock-bit set and RP# =  $V_{\text{IH}}$ , SR.1 and SR.5 will be set to "1" and the operation will fail. A clear block lock-bits operation with  $V_{\text{IH}} <$  RP# <  $V_{\text{HH}}$ produce spurious results and should not be attempted.

If a clear block lock-bits operation is aborted due to  $V_{PP}$  or  $V_{CC}$  transitioning out of valid range or RP# active transition, block lock-bit values are left in an undetermined state. A repeat of clear block lockbits is required to initialize block lock-bit contents to known values. Once the master lock-bit is set, it cannot be cleared.



**Table 5. Write Protection Alternatives**





**Table 6. Status Register Definition**



# **E**<br>EXTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY



**Figure 7. Automated Block Erase Flowchart**











**Figure 9. Block Erase Suspend/Resume Flowchart**

# **BYTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY Example 2 Exampl**



**Figure 10. Program Suspend/Resume Flowchart**

# **E**<br>EXTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY









### **5.0 DESIGN CONSIDERATIONS**

### **5.1 Three-Line Output Control**

Intel provides three control inputs to accommodate multiple memory connections: CE#, OE#, and RP#. Three-line control provides for:

- a. Lowest possible memory power dissipation.
- b. Data bus contention avoidance.

To use these control inputs efficiently, an address decoder should enable CE# while OE# should be connected to all memory devices and the system's READ# control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. RP# should be connected to the system POWERGOOD signal to prevent unintended writes during system power transitions. POWERGOOD should also toggle during system reset.

### **5.2 RY/BY# Hardware Detection**

RY/BY# is a full CMOS output that provides a hardware method of detecting block erase program and lock-bit configuration completion. This output can be directly connected to an interrupt input of the system CPU. RY/BY# transitions low when the WSM is busy and returns to  $V_{OH}$  when it is finished executing the internal algorithm. During suspend and deep power-down modes, RY/BY# remains at V<sub>OH</sub>.

## **5.3 Power Supply Decoupling**

Flash memory power switching characteristics require careful device decoupling. System designers are interested in three supply current issues: standby current levels, active current levels and transient peaks produced by falling and rising edges of CE# and OE#. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 µF ceramic capacitor connected between its V<sub>CC</sub> and GND and between its V<sub>PP</sub> and GND. These high-frequency, low-inductance capacitors should be placed as close as possible to package leads. Additionally, for every eight devices, a 4.7 µF electrolytic capacitor should be placed at the array's power supply connection between  $V_{CC}$  and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductance.

## <sup>27</sup> **PRELIMINARY**

### **5.4 VPP Trace on Printed Circuit Boards**

Updating flash memories that reside in the target system requires that the printed circuit board designer pay attention to the  $V_{PP}$  power supply trace. The  $V_{PP}$  pin supplies the memory cell current for byte writing and block erasing. Use similar trace widths and layout considerations given to the  $V_{CC}$ power bus. Adequate V<sub>PP</sub> supply traces and decoupling will decrease V<sub>PP</sub> voltage spikes and overshoots.

## **5.5 VCC, VPP, RP# Transitions**

Block erase, program and lock-bit configuration are not guaranteed if  $V_{PP}$  or  $V_{CC}$  fall outside of a valid voltage range  $(V_{CC2}$  and  $V_{PPH1/2}$  or range  $(V_{CC2}$  and  $RP# \neq V_{IH}$  or  $V_{HH}$ . If  $V_{PP}$  error is detected, status register bit SR.3 is set to "1" along with SR.4 or SR.5, depending on the attempted operation. If RP# transitions to  $V_{IL}$  during block erase, program, or lock-bit configuration, RY/BY# will remain low until the reset operation is complete. Then, the operation will abort and the device will enter deep powerdown. The aborted operation may leave data partially altered. Therefore, the command sequence must be repeated after normal operation is restored.

### **5.6 Power-Up/Down Protection**

The device is designed to offer protection against accidental block erasure, byte writing, or lock-bit configuration during power transitions. Upon powerup, the device is indifferent as to which power supply  $(V_{PP}$  or  $V_{CC}$ ) powers-up first. Internal circuitry resets the CUI to read array mode at power-up.

A system designer must guard against spurious writes for  $V_{CC}$  voltages above  $V_{LKO}$  when  $V_{PP}$  is active. Since both WE# and CE# must be low for a command write, driving either input signal to  $V_{H}$  will inhibit writes. The CUI's two-step command sequence architecture provides an added level of protection against data alteration.

In-system block lock and unlock renders additional protection during power-up by prohibiting block erase and program operations. The device is disabled while  $\overline{RP#} = V_{\vert L}$  regardless of its control inputs state.

### **5.7 VPP Program and Erase Voltages on Sub-0.4µ S3 Memory Family**

Intel's byte-wide Smart 3 FlashFile™ memory family provides in-system program/erase at 2.7 V and 3.3 V V<sub>PP</sub> as well as faster factory program/erase at 12 V V<sub>PP</sub>.

Future sub-0.4µ lithography Smart 3 FlashFile memory products will also include a backwardcompatible 12 V programming feature. This mode, however, is not intended for extended use. A 12 V program/erase V<sub>PP</sub> can be applied for 1000 cycles maximum per block or 80 hours maximum per device. To ensure compatibility with future sub-0.4µ Smart 3 FlashFile memory products, present designs should not permanently connect V<sub>PP</sub> to 12 V. This will avoid device over-stressing that may cause permanent damage.



## **6.0 ELECTRICAL SPECIFICATIONS**

## **6.1 Absolute Maximum Ratings\***



NOTICE: This datasheet contains information on new products production. Do not finalize a design with this information. Revised information will be published when the product is available. Verify with your local Intel Sales office that you have the latest datasheet before finalizing a design.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

### **NOTES:**

- 1. All specified voltages are with respect to GND. Minimum DC voltage is -0.5 V on input/output pins and -0.2 V on V<sub>CC</sub>, RP#, and  $V_{PP}$  pins. During transitions, this level may undershoot to -2.0 V for periods <20 ns. Maximum DC voltage on input/output pins and V<sub>CC</sub> is V<sub>CC</sub> +0.5 V which, during transitions, may overshoot to V<sub>CC</sub> +2.0 V for periods <20 ns.
- 2. Maximum DC voltage on  $V_{PP}$  and RP# may overshoot to +14.0 V for periods <20 ns.
- 3. Output shorted for no more than one second. No more than one output shorted at a time.
- 4. RP# voltage is normally at V<sub>IL</sub> or V<sub>IH</sub>. Connection to supply of V<sub>HH</sub> is allowed for a maximum cumulative period of 80 hours.

## **6.2 Commercial Temperature Operating Conditions**



### **Commercial Temperature and V<sub>CC</sub> Operating Conditions**

**NOTE:**

1. Block erase, program, and lock-bit configuration with V<sub>CC</sub> < 2.7 V should not be attempted.

### **6.3 Capacitance(1)**

T<sub>A</sub> = +25 °C, f = 1 MHz



**NOTE:**

1. Sampled, not 100% tested.

# **BYTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY Extra and Solution of Property**



## **6.4 DC Characteristics—Commercial Temperature**





### **6.4 DC Characteristics— Commercial Temperature** (Continued)

**NOTES:**

1. All currents are in RMS unless otherwise noted. Typical values at nominal  $V_{CC}$  voltage and  $T_A = +25$  °C. These currents are valid for all product versions (packages and speeds).

2.  $I_{CCWS}$  and  $I_{CCES}$  are specified with the device de-selected. If read or written while in erase suspend mode, the device's current is the sum of I<sub>CCWS</sub> or I<sub>CCES</sub> and I<sub>CCR</sub> or I<sub>CCW</sub>.

4. Block erases, program, and lock-bit configurations are inhibited when  $V_{PP} \leq V_{PPLK}$ , and not guaranteed in the range between V<sub>PPLK</sub> (max) and V<sub>PPH1</sub> (min), between V<sub>PPH1</sub> (max) and V<sub>PPH2</sub> (min), and above V<sub>PPH2</sub> (max).

5. Automatic Power Savings (APS) reduces typical  $l_{CCR}$  to 3 mA at 3.3 V V<sub>CC</sub> in static operation.

6. CMOS inputs are either  $V_{CC} \pm 0.2$  V or GND  $\pm$  0.2 V. TTL inputs are either  $V_{IL}$  or  $V_{IH}$ .

7. Sampled, not 100% tested.

8. Master lock-bit set operations are inhibited when  $RP# = V_{H}$ . Block lock-bit configuration operations are inhibited when the master lock-bit is set and RP# = V<sub>IH</sub>. Block erases and program are inhibited when the corresponding block-lock bit is set and RP# =  $V_{IH}$ . Block erase, program, and lock-bit configuration operations are not guaranteed and should not be attempted with  $V_{IH} < RP# < V_{HH}$ .

9. RP# connection to a  $V_{HH}$  supply is allowed for a maximum cumulative period of 80 hours.

<sup>3.</sup> Includes RY/BY#.

# **BYTE-WIDE SMART 3 FlashFile™ MEMORY FAMILY Extra and Solution of Property**





**Figure 13. Transient Input/Output Reference Waveform for V<sub>CC</sub> = 3.3 V ± 0.3 V** 



**Figure 14. Transient Equivalent Testing Load Circuit**

### **Test Configuration Capacitance Loading Value**





**Figure 16. AC Waveform for Reset Operation**



### **Table 7. Reset Specifications(1)—Commercial Temperature**

**NOTES:**

1. These specifications are valid for all product versions (packages and speeds).

2. If RP# is asserted when the WSM is not busy (RY/BY# = "1"), the reset will complete within 100 ns.

3. A reset time, t<sub>PHQV</sub>, is required from the latter of RY/BY# or RP# going high until outputs are valid.





## **6.5 AC Characteristics—Read-Only Operations(1, 4)—Commercial Temperature**  $T_A = 0 °C$  to +70 °C

**NOTES:**

1. See AC Input/Output Reference Waveform for maximum allowable input slew rate.

2. OE# may be delayed up to  $t_{ELQV}$ - $t_{GLQV}$  after the falling edge of CE# without impact on  $t_{ELQV}$ .

3. Sampled, not 100% tested.

4. See Ordering Information for device speeds (valid operational combinations).



**Figure 15. AC Waveform for Read Operations**





## **6.6 AC Characteristics—Write Operations(1, 2)—Commercial Temperature**  $T_A = 0 °C$  to +70 °C

**NOTES:**

1. Read timing characteristics during block erase, program, and lock-bit configuration operations are the same as during read-only operations. Refer to AC Characteristics—Read-Only Operations.

2. A write operation can be initiated and terminated with either CE# or WE#.

3. Sampled, not 100% tested.

- 4. Refer to Table 3 for valid A<sub>IN</sub> and D<sub>IN</sub> for block erase, program, or lock-bit configuration.
- 5. VPP should be held at VPPH1/2 (and if necessary RP# should be held at VHH) until determination of block erase, program, or lock-bit configuration success (SR.1/3/4/5 = 0).
- 6. See Ordering Information for device speeds (valid operational combinations).

7. Write pulse width (t<sub>WP</sub>) is defined from CE# or WE# going low (whichever goes low last) to CE# or WE# going high (whichever goes high first). Hence,  $t_{WP} = t_{WLWH} = t_{ELEH} = t_{WLEH} = t_{ELWH}$ . If  $\overline{CE#}$  is driven low 10 ns before WE# going low,  $WE#$  pulse width requirement decreases to  $t_{WP}$  - 20 ns.

8. Block erase, program, and lock-bit configuration with  $V_{CC}$  < 2.7 V should not be attempted.

9. Write pulse width high (t<sub>WPH</sub>) is defined from CE# or WE# going high (whichever goes high first) to CE# or WE# going low (whichever goes low last). Hence,  $t_{WPH} = t_{WHWL} = t_{EHEL} = t_{WHEL} = t_{EHWL}$ .



**Figure 17. AC Waveform for Write Operations**



### **6.7 Block Erase, Program, and Lock-Bit Configuration Performance(3, 4, 5)— Commercial Temperature**



 $V_{CC} = 3.3V \pm 0.3V$ ,  $T_A = 0$  °C to +70 °C

**NOTES:**

1. Typical values measured at  $T_A = +25$  °C and nominal voltages. Assumes corresponding lock-bits are not set. Subject to change based on device characterization.

2. Excludes system-level overhead.

3. These performance numbers are valid for all speed versions.

4. Sampled, but not 100% tested.

5. Reference the AC Waveform for Write Operations, Figure 18.

### **6.8 Extended Temperature Operating Conditions**

Except for the specifications given in this section, all DC and AC characteristics are identical to those give in commercial temperature specifications. See the Section 6.2 for commercial temperature specifications.

**Extended Temperature and V<sub>CC</sub> Operating Conditions** 

| Symbol | Parameter             | <b>Notes</b> | Min   | Max   | Unit   | <b>Test Condition</b> |
|--------|-----------------------|--------------|-------|-------|--------|-----------------------|
|        | Operating Temperature |              | $-40$ | $+85$ | $\sim$ | Ambient Temperature   |

## **6.9 DC Characteristics—Extended Temperature**

 $T_A = -40 °C$  to  $+85 °C$ 



**NOTE:**

1. All currents are in RMS unless otherwise noted. These currents are valid for all product versions (packages and speeds). Contact Intel's Application Support Hotline or your local sales office for information about typical specifications.

## **6.10 AC Characteristics—Read-Only Operations(1, 3)—Extended Temperature**

 $T_A = -40 °C$  to  $+85 °C$ 



**NOTES:**

1. See AC Input/Output Reference Waveform for maximum allowable input slew rate.

2. OE# may be delayed up to  $t_{ELQV}$ -t<sub>GLQV</sub> after the falling edge of CE# without impact on  $t_{ELQV}$ .

3. See Ordering Information for device speeds (valid operational combinations).



## **7.0 ORDERING INFORMATION**





**NOTE:**

1. Contact your local Intel or distribution sales office to order components with 2.7 V  $V_{PP}$  capability.

## **8.0 ADDITIONAL INFORMATION**



**NOTE:**

1. Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers should contact their local Intel or distribution sales office.

2. Visit Intel's World Wide Web home page at http://www.Intel.com for technical documentation and tools.