

| 64K | X25643/45 | 8K x 8 Bit |
|-----|-----------|------------|
| 32K | X25323/25 | 4K x 8 Bit |
| 16K | X25163/65 | 2K x 8 Bit |

# Programmable Watchdog Timer & V<sub>CC</sub> Supervisory Circuit w/Serial E<sup>2</sup>PROM

### **FEATURES**

- Programmable Watchdog Timer
- Low Vcc Detection and Reset Assertion —Reset Signal Valid to Vcc=1V
- Save Critical Data With Block Lock<sup>™</sup> Protection -Block Lock<sup>™</sup> Protect 0, 1/4, 1/2 or all of Serial E<sup>2</sup>PROM Memory Array
- In Circuit Programmable ROM Mode
- Long Battery Life With Low Power Consumption -<1µA Max Standby Current, Watchdog Off
- 1.8V to 3.6V, 2.7V to 5.5V and 4.5V to 5.5V Power Supply Operation
- 2MHz Clock Rate
- Minimize Programming Time -32 Byte Page Write Mode
  - -Self-Timed Write Cycle
  - —5ms Write Cycle Time (Typical)
- SPI Modes (0,0 & 1,1)
- Built-in Inadvertent Write Protection -Power-Up/Power-Down Protection Circuitry
  - -Write Enable Latch
  - -Write Protect Pin
- High Reliability
- Available Packages
  - -14-Lead SOIC (X2564x)
  - -14-Lead TSSOP (X2532x, X2516x)
  - -8-Lead SOIC (X2532x, X2516x)

### **BLOCK DIAGRAM**

### DESCRIPTION

These devices combine three popular functions. Watchdog Timer, Supply Voltage Supervision, and Serial E<sup>2</sup>PROM Memory in one package. This combination lowers system cost, reduces board space requirements, and increases reliability.

The Watchdog Timer provides an independent protection mechanism for microcontrollers. During a system failure, the device will respond with a RESET/RESET signal after a selectable time-out interval. The user selects the interval from three preset values. Once selected, the interval does not change, even after cycling the power.

The user's system is protected from low voltage conditions by the device's low Vcc detection circuitry. When Vcc falls below the minimum Vcc trip point, the system is reset. RESET/RESET is asserted until Vcc returns to proper operating levels and stabilizes.

The memory portion of the device is a CMOS Serial E<sup>2</sup>PROM array with Xicor's Block Lock<sup>TM</sup> Protection. The array is internally organized as x 8. The device features a Serial Peripheral Interface (SPI) and software protocol allowing operation on a simple four-wire bus.

The device utilizes Xicor's proprietary Direct Write<sup>™</sup> cell, providing a minimum endurance of 100,000 cycles per sector and a minimum data retention of 100 years.



©Xicor, Inc. 1994, 1995, 1996 Patents Pending 7049 -1.0 6/20/97 T0/C0/D0 SH

# PIN DESCRIPTIONS

# Serial Output (SO)

SO is a push/pull serial data output pin. During a read cycle, data is shifted out on this pin. Data is clocked out by the falling edge of the serial clock.

### Serial Input (SI)

SI is a serial data input pin. All opcodes, byte addresses, and data to be written to the memory are input on this pin. Data is latched by the rising edge of the serial clock.

### Serial Clock (SCK)

The Serial Clock controls the serial bus timing for data input and output. Opcodes, addresses, or data present on the SI pin are latched on the rising edge of the clock input, while data on the SO pin change after the falling edge of the clock input.

# Chip Select (CS)

When  $\overline{CS}$  is HIGH, the device is deselected and the SO output pin is at high impedance and unless a nonvolatile write cycle is underway, the device will be in the standby power mode.  $\overline{CS}$  LOW enables the device, placing it in the active power mode. It should be noted that after power-up, a HIGH to LOW transition on  $\overline{CS}$  is required prior to the start of any operation.

#### Write Protect (WP)

When  $\overline{WP}$  is low and the nonvolatile bit WPEN is "1", nonvolatile writes to the device's Status Register are disabled, but the part otherwise functions normally. When  $\overline{WP}$  is held high, all functions, including nonvolatile writes to the Status Register operate normally. If an internal Status Register Write Cycle has already been initiated,  $\overline{WP}$  going low while WPEN is a "1" will have no effect on this write. Subsequent write attempts to the Status Register under these conditions will be disabled.

The  $\overline{WP}$  pin function is blocked when the WPEN bit in the Status Register is "0". This allows the user to install the device in a system with  $\overline{WP}$  pin grounded and still be able to program the Status Register. The  $\overline{WP}$  pin functions will be enabled when the WPEN bit is set to a "1".

# Reset (RESET/RESET)

RESET/RESET is an active LOW/HIGH, open drain output which goes active whenever Vcc falls below the minimum Vcc sense level. It will remain active until Vcc rises above the minimum Vcc sense level for 200ms. RESET/RESET will also go active if the Watchdog Timer is enabled and  $\overline{CS}$  remains either HIGH or LOW longer than the selectable Watchdog time-out period. A falling edge of  $\overline{CS}$  will reset the Watchdog Timer.

#### **PIN CONFIGURATION**



#### PIN NAMES

| Symbol          | Description           |
|-----------------|-----------------------|
| CS              | Chip Select Input     |
| SO              | Serial Output         |
| SI              | Serial Input          |
| SCK             | Serial Clock Input    |
| WP              | Program Protect Input |
| V <sub>SS</sub> | Ground                |
| V <sub>CC</sub> | Supply Voltage        |
| RESET/RESET     | Reset Output          |

7036 FRM T01

### PRINCIPLES OF OPERATION

The device is designed to interface directly with the synchronous Serial Peripheral Interface (SPI) of many popular microcontroller families.

The device monitors the bus and asserts  $\overline{\text{RESET}}/\text{RESET}$  output if there is no bus activity within user programmable time-out period or the supply voltage falls below a preset minimum V<sub>trip</sub>. The device contains an 8-bit instruction register. It is accessed via the SI input, with data being clocked in on the rising edge of SCK.  $\overline{\text{CS}}$  must be LOW during the entire operation.

All instructions (Table 1), addresses and data are transferred MSB first. Data input on the SI line is latched on the first rising edge of SCK after  $\overline{CS}$  goes LOW. Data is output on the SO line by the falling edge of SCK. SCK is static, allowing the user to stop the clock and then start it again to resume operations where left off.

### Write Enable Latch

The device contains a Write Enable Latch. This latch must be SET before a Write Operation is initiated. The WREN instruction will set the latch and the WRDI instruction will reset the latch (Figure 3). This latch is automatically reset upon a power-up condition and after the completion of a valid Write Cycle.

# **Status Register**

The RDSR instruction provides access to the Status Register. The Status Register may be read at any time, even during a Write Cycle. The Status Register is formatted as follows:

| 7            | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|--------------|-----|-----|-----|-----|-----|-----|-----|
| WPEN         | FLB | WD1 | WD0 | BL1 | BL0 | WEL | WIP |
| 7026 EPM T02 |     |     |     |     |     |     |     |

7036 FRM T02

# Table 1. Instruction Set

The Write-In-Progress (WIP) bit is a volatile, read only bit and indicates whether the device is busy with an internal nonvolatile write operation. The WIP bit is read using the RDSR instruction. When set to a "1", a nonvolatile write operation is in progress. When set to a "0", no write is in progress.

The Write Enable Latch (WEL) bit indicates the Status of the Write Enable Latch. When WEL=1, the latch is set HIGH and when WEL=0 the latch is reset LOW. The WEL bit is a volatile, read only bit. It can be set by the WREN instruction and can be reset by the WRDS instruction.

The Block Lock bits, BL0 and BL1, set the level of Block Lock<sup>TM</sup> Protection. These nonvolatile bits are programmed using the WRSR instruction and allow the user to protect one quarter, one half, all or none of the E<sup>2</sup>PROM array. Any portion of the array that is Block Lock Protected can be read but not written. It will remain protected until the BL bits are altered to disable Block Lock Protection of that portion of memory..

| Status         Register         Bits       Array Addresses Protected |     |              | otected       |               |  |
|----------------------------------------------------------------------|-----|--------------|---------------|---------------|--|
| BL1                                                                  | BL0 | X2564x       | X2564x X2532x |               |  |
| 0                                                                    | 0   | None         | None          | None          |  |
| 0                                                                    | 1   | \$1800\$1FFF | \$0C00-\$0FFF | \$0600-\$07FF |  |
| 1                                                                    | 0   | \$1000\$1FFF | \$0800-\$0FFF | \$0400-\$07FF |  |
| 1                                                                    | 1   | \$0000\$1FFF | \$0000-\$0FFF | \$0000-\$07FF |  |

7036 FRM T03

| Instruction Name | Instruction Format* | Operation                                                  |
|------------------|---------------------|------------------------------------------------------------|
| WREN             | 0000 0110           | Set the Write Enable Latch (Enable Write Operations)       |
| SFLB             | 0000 0000           | Set Flag Bit                                               |
| WRDI/RFLB        | 0000 0100           | Reset the Write Enable Latch/Reset Flag Bit                |
| RSDR             | 0000 0101           | Read Status Register                                       |
| WRSR             | 0000 0001           | Write Status Register(Watchdog,BlockLock,WPEN & Flag Bits) |
| READ             | 0000 0011           | Read Data from Memory Array Beginning at Selected Address  |
| WRITE            | 0000 0010           | Write Data to Memory Array Beginning at Selected Address   |

\*Instructions are shown MSB in leftmost position. Instructions are transferred MSB first.

The Watchdog Timer bits, WD0 and WD1, select the Watchdog Time-out Period. These nonvolatile bits are programmed with the WRSR instruction.

| Status Re | gister Bits | Watchdog Time-out |
|-----------|-------------|-------------------|
| WD1       | WD0         | (Typical)         |
| 0         | 0           | 1.4 Seconds       |
| 0         | 1           | 600 Milliseconds  |
| 1         | 0           | 200 Milliseconds  |
| 1         | 1           | Disabled          |

7036 FRM T05

The read only FLAG bit shows the status of a volatile latch that can be set and reset by the system using the SFLB and RFLB instructions. The Flag bit is automatically reset upon power up.

The nonvolatile WPEN bit is programmed using the WRSR instruction. This bit works in conjunction with the  $\overline{\text{WP}}$  pin to provide Programmable Hardware Write Protection (Table 2). When  $\overline{\text{WP}}$  is LOW and the WPEN bit is programmed HIGH, all Status Register Write Operations are disabled.

### In Circuit Programmable ROM Mode

This mechanism protects the Block Lock and Watchdog bits from inadvertant corruption. It may be used to perform an In Circuit Programmable ROM function by hardwiring the  $\overline{WP}$  pin to ground, writing and Block Locking the desired portion of the array to be ROM, and then programming the WPEN bit HIGH.

# **Read Sequence**

When reading from the E<sup>2</sup>PROM memory array,  $\overline{CS}$  is first pulled low to select the device. The 8-bit READ instruction is transmitted to the device, followed by the 16bit address. After the READ opcode and address are sent, the data stored in the memory at the selected address is shifted out on the SO line. The data stored in memory at the next address can be read sequentially by continuing to provide clock pulses. The address is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached, the address counter rolls over to address \$0000 allowing the read cycle to be continued indefinitely. The read operation is terminated by taking  $\overline{CS}$  high. Refer to the Read E<sup>2</sup>PROM Array Sequence (Figure 1).

To read the Status Register, the  $\overline{CS}$  line is first pulled low to select the device followed by the 8-bit RDSR instruction. After the RDSR opcode is sent, the contents of the Status Register are shifted out on the SO line. Refer to the Read Status Register Sequence (Figure 2).

#### Write Sequence

Prior to any attempt to write data into the device, the "Write Enable" Latch (WEL) must first be set by issuing the WREN instruction (Figure 3).  $\overline{CS}$  is first taken LOW, then the WREN instruction is clocked into the device. After all eight bits of the instruction are transmitted,  $\overline{CS}$  must then be taken HIGH. If the user continues the Write Operation without taking  $\overline{CS}$  HIGH after issuing the WREN instruction, the Write Operation will be ignored.

To write data to the E<sup>2</sup>PROM memory array, the user then issues the WRITE instruction followed by the 16 bit address and then the data to be written. Any unused address bits are specified to be "0's". The WRITE operation minimally takes 32 clocks.  $\overline{CS}$  must go low and remain low for the duration of the operation. If the address counter reaches the end of a page and the clock continues, the counter will roll back to the first address of the page and overwrite any data that may have been previously written.

| STATUS<br>REGISTER | STATUS<br>REGISTER | DEVICE<br>PIN | BLOCK              | BLOCK                | STATUS<br>REGISTER               |
|--------------------|--------------------|---------------|--------------------|----------------------|----------------------------------|
| WEL                | WPEN               | WP#           | PROTECTED<br>BLOCK | UNPROTECTED<br>BLOCK | WPEN, BL0, BL1<br>WD0, WD1, BITS |
| 0                  | Х                  | Х             | Protected          | Protected            | Protected                        |
| 1                  | 1                  | 0             | Protected          | Writable             | Protected                        |
| 1                  | 0                  | Х             | Protected          | Writable             | Writable                         |
| 1                  | Х                  | 1             | Protected          | Writable             | Writable                         |

# Table 2. Block Protect Matrix

7036 FRM T06

For the Page Write Operation (byte or page write) to be completed,  $\overline{CS}$  can only be brought HIGH after bit 0 of the last data byte to be written is clocked in. If it is brought HIGH at any other time, the write operation will not be completed (Figure 4).

To write to the Status Register, the WRSR instruction is followed by the data to be written (Figure 5). Data bits 0 and 1 must be "0".

While the write is in progress following a Status Register or E<sup>2</sup>PROM Sequence, the Status Register may be read to check the WIP bit. During this time the WIP bit will be high.

# **RESET/RESET** Operation

The RESET (X25xx3) output is designed to go LOW whenever  $V_{CC}$  has dropped below the minimum trip point and/or the Watchdog timer has reached its programmable time-out limit.

The RESET (X25xx5) output is designed to go HIGH whenever  $V_{CC}$  has dropped below the minimum trip point and/or the watchdog timer has reached its programmable time-out limit.

The RESET/RESET output is an open drain output and requires a pull up resistor.

### **Operational Notes**

The device powers-up in the following state:

- The device is in the low power standby state.
- A HIGH to LOW transition on CS is required to enter an active state and receive an instruction.
- SO pin is high impedance.
- The Write Enable Latch is reset.
- The Flag Bit is reset.
- Reset Signal is active for t<sub>PURST</sub>.

# **Data Protection**

The following circuitry has been included to prevent inadvertent writes:

- A WREN instruction must be issued to set the Write Enable Latch.
- CS must come HIGH at the proper clock count in order to start a nonvolatile write cycle.



# Figure 1. Read E<sup>2</sup>PROM Array Sequence





# Figure 3. Write Enable Latch Sequence



# X25643/45 X25323/25 X25163/65

Figure 4. Write Sequence



# Figure 5. Status Register Write Sequence



# Symbol Table

| WAVEFORM | INPUTS                            | OUTPUTS                             |
|----------|-----------------------------------|-------------------------------------|
|          | Must be<br>steady                 | Will be<br>steady                   |
|          | May change<br>from LOW<br>to HIGH | Will change<br>from LOW<br>to HIGH  |
|          | May change<br>from HIGH<br>to LOW | Will change<br>from HIGH<br>to LOW  |
|          | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known     |
|          | N/A                               | Center Line<br>is High<br>Impedance |

# **ABSOLUTE MAXIMUM RATINGS\***

# **RECOMMENDED OPERATING CONDITIONS**

| Temp       | Min.  | Max.        |
|------------|-------|-------------|
| Commercial | 0°C   | 70°C        |
| Industrial | -40°C | +85°C       |
| ·          |       | 7036 FRM T0 |

### \*COMMENT

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Supply Voltage | Limits       |
|----------------|--------------|
| X25xxx-1.8     | 1.8V-3.6V    |
| X25xxx-2.7     | 2.7V to 5.5V |
| X25xxx         | 4.5V-5.5V    |

7036 FRM T08

# D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.)

|                                |                                         | Limits               |                |                      |       |                                                                                            |
|--------------------------------|-----------------------------------------|----------------------|----------------|----------------------|-------|--------------------------------------------------------------------------------------------|
| Symbol                         | Parameter                               | Min.                 | Min. Typ. Max. |                      | Units | Test Conditions                                                                            |
| I <sub>CC1</sub>               | V <sub>CC</sub> Write Current (Active)  |                      |                | 5                    | mA    | $\begin{aligned} &SCK = V_{CC} \ge 0.1/V_{CC} \ge 0.9 @ 2MHz, \\ &SO = Open \end{aligned}$ |
| I <sub>CC2</sub>               | V <sub>CC</sub> Read Current (Active)   |                      |                | 0.4                  | mA    | SCK = V <sub>CC</sub> x 0.1/V <sub>CC</sub> x 0.9 @ 2MHz,<br>SO = Open                     |
| I <sub>SB1</sub>               | V <sub>CC</sub> Standby Current WDT=OFF |                      |                | 1                    | μΑ    | $\overline{CS} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 5.5 V$               |
| I <sub>SB2</sub>               | V <sub>CC</sub> Standby Current WDT=ON  |                      |                | 50                   | μΑ    | $\overline{CS} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 5.5 V$               |
| I <sub>SB3</sub>               | V <sub>CC</sub> Standby Current WDT=ON  |                      |                | 20                   | μA    | $\overline{CS} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 3.6V$                |
| ILI                            | Input Leakage Current                   |                      | 0.1            | 10                   | μA    | $V_{IN} = V_{SS}$ to $V_{CC}$                                                              |
| I <sub>LO</sub>                | Output Leakage Current                  |                      | 0.1            | 10                   | μA    | $V_{OUT} = V_{SS}$ to $V_{CC}$                                                             |
| V <sub>IL</sub> <sup>(1)</sup> | Input LOW Voltage                       | -0.5                 |                | V <sub>CC</sub> x0.3 | V     |                                                                                            |
| V <sub>IH</sub> <sup>(1)</sup> | Input HIGH Voltage                      | V <sub>CC</sub> x0.7 |                | V <sub>CC</sub> +0.5 | V     |                                                                                            |
| V <sub>OL1</sub>               | Output LOW Voltage                      |                      |                | 0.4                  | V     | $V_{CC} > 3.3V, I_{OL} = 2.1mA$                                                            |
| V <sub>OL2</sub>               | Output LOW Voltage                      |                      |                | 0.4                  | V     | $2V < V_{CC} \le 3.3V$ , $I_{OL} = 1mA$                                                    |
| V <sub>OL3</sub>               | Output LOW Voltage                      |                      |                | 0.4                  | V     | $V_{CC} \le 2V, I_{OL} = 0.5mA$                                                            |
| V <sub>OH1</sub>               | Output HIGH Voltage                     | V <sub>CC</sub> -0.8 |                |                      | V     | $V_{CC} > 3.3V, I_{OH} = -1.0mA$                                                           |
| V <sub>OH2</sub>               | Output HIGH Voltage                     | V <sub>CC</sub> -0.4 |                |                      | V     | $2V < V_{CC} \le 3.3V$ , $I_{OH} = -0.4mA$                                                 |
| V <sub>OH3</sub>               | Output HIGH Voltage                     | V <sub>CC</sub> -0.2 |                |                      | V     | $V_{CC} \le 2V$ , $I_{OH} = -0.25mA$                                                       |
| VOLRS                          | Reset Output LOW Voltage                |                      |                | 0.4                  | V     | I <sub>OL</sub> = 1mA                                                                      |

#### **POWER-UP TIMING**

| Symbol                          | Parameter                   | Min. | Max. | Units |
|---------------------------------|-----------------------------|------|------|-------|
| t <sub>PUR</sub> <sup>(2)</sup> | Power-up to Read Operation  |      | 1    | ms    |
| t <sub>PUW</sub> <sup>(2)</sup> | Power-up to Write Operation |      | 5    | ms    |

7036 FRM T10

7036 FRM T09

# CAPACITANCE $T_A = +25^{\circ}C$ , f = 1MHz, $V_{CC} = 5V$ .

| Symbol                          | Test                                                                                | Max. | Units | Conditions            |
|---------------------------------|-------------------------------------------------------------------------------------|------|-------|-----------------------|
| C <sub>OUT</sub> <sup>(2)</sup> | Output Capacitance (SO, RESET, RESET)                                               | 8    | pF    | V <sub>OUT</sub> = 0V |
| C <sub>IN</sub> <sup>(2)</sup>  | Input Capacitance (SCK, SI, $\overline{CS}$ , $\overline{WP}$ )                     | 6    | pF    | $V_{IN} = 0V$         |
| · · ·                           | $_{\rm L}$ min. and V <sub>IH</sub> max. are for reference only and are not tested. |      |       | 7036 FRM T11          |

<sup>(2)</sup> This parameter is periodically sampled and not 100% tested.

# EQUIVALENT A.C. LOAD CIRCUIT AT 5V V<sub>CC</sub>



# A.C. TEST CONDITIONS

| Input Pulse Levels            | V <sub>CC</sub> x 0.1 to V <sub>CC</sub> x 0.9 |
|-------------------------------|------------------------------------------------|
| Input Rise and Fall Times     | 10ns                                           |
| Input and Output Timing Level | V <sub>CC</sub> x0.5                           |

7036 FRM T12

A.C. CHARACTERISTICS (Over recommended operating conditions, unless otherwise specified)

# **Data Input Timing**

| Symbol                         | Parameter        | Voltage Range | Min. | Max. | Units     |
|--------------------------------|------------------|---------------|------|------|-----------|
| f <sub>SCK</sub>               | Clock Frequency  | 2.7V-5.5V     | 0    | 2    | MHz       |
|                                |                  | 1.8V–3.6V     |      | 1    |           |
| t <sub>CYC</sub>               | Cycle Time       | 2.7V-5.5V     | 500  |      | ns        |
|                                |                  | 1.8V–3.6V     | 1000 |      | 113       |
| t <sub>LEAD</sub>              | CS Lead Time     | 2.7V–5.5V     | 250  |      | ns        |
| LEAD                           |                  | 1.8V–3.6V     | 500  |      | 115       |
| ture                           | CS Lag Time      | 2.7V-5.5V     | 250  |      |           |
| t <sub>LAG</sub>               |                  | 1.8V–3.6V     | 500  |      | ns        |
| <b>t</b>                       | Clock HIGH Time  | 2.7V-5.5V     | 200  |      |           |
| t <sub>WH</sub>                |                  | 1.8V–3.6V     | 400  |      | ns        |
| t                              | Clock LOW Time   | 2.7V-5.5V     | 200  |      |           |
| t <sub>WL</sub>                |                  | 1.8V–3.6V     | 400  |      | ns        |
| t                              | Data Catur Time  | 2.7V-5.5V     | 50   |      |           |
| t <sub>SU</sub>                | Data Setup Time  | 1.8V–3.6V     | 50   |      | ns        |
| t                              | Data Hold Time   | 2.7V-5.5V     | 50   |      | <b>nc</b> |
| t <sub>H</sub>                 |                  | 1.8V–3.6V     | 50   |      | ns        |
| t <sub>RI</sub> <sup>(3)</sup> | Input Rise Time  | 2.7V-5.5V     |      | 100  | ns        |
| 'RI''                          |                  | 1.8V–3.6V     |      | 100  |           |
| t <sub>FI</sub> <sup>(3)</sup> | Input Fall Time  | 2.7V-5.5V     |      | 100  | ns        |
| <sup>L</sup> FI <sup>(°)</sup> |                  | 1.8V–3.6V     |      | 100  |           |
| t <sub>CS</sub>                | CS Deselect Time | 2.7V-5.5V     | 500  |      | 200       |
|                                |                  | 1.8V–3.6V     | 500  |      | ns        |
| t <sub>WC</sub> <sup>(4)</sup> | Write Cycle Time | 2.7V-5.5V     |      | 10   | me        |
|                                |                  | 1.8V–3.6V     |      | 10   | ms        |

7036 FRM T13

# **Data Output Timing**

| Symbol                         | Parameter                   | Voltage Range          | Min. | Max.       | Units |
|--------------------------------|-----------------------------|------------------------|------|------------|-------|
| f <sub>SCK</sub>               | Clock Frequency             | 2.7V–5.5V<br>1.8V–3.6V | 0    | 2<br>1     | MHz   |
| t <sub>DIS</sub>               | Output Disable Time         | 2.7V–5.5V<br>1.8V–3.6V |      | 250        | ns    |
| t <sub>V</sub>                 | Output Valid from Clock Low | 2.7V–5.5V<br>1.8V–3.6V |      | 200<br>400 | ns    |
| t <sub>HO</sub>                | Output Hold Time            | 2.7V–5.5V<br>1.8V–3.6V | 0    |            | ns    |
| t <sub>RO</sub> <sup>(3)</sup> | Output Rise Time            | 2.7V–5.5V<br>1.8V–3.6V |      | 100        | ns    |
| t <sub>FO</sub> <sup>(3)</sup> | Output Fall Time            | 2.7V–5.5V<br>1.8V–3.6V |      | 100        | ns    |

7036 FRM T14

Notes: (3) This parameter is periodically sampled and not 100% tested.

(4) t<sub>WC</sub> is the time from the rising edge of  $\overline{CS}$  after a valid write sequence has been sent to the end of the self-timed internal nonvolatile write cycle.

# X25643/45 X25323/25 X25163/65

**Serial Output Timing** 



# Serial Input Timing



11

# Power-Up and Power-Down Timing



# **RESET** Output Timing

| Symbol                          | Parameter                              | Min. | Тур. | Max. | Units |
|---------------------------------|----------------------------------------|------|------|------|-------|
|                                 | Reset Trip Point Voltage, 5V Device    | 4.25 |      | 4.5  | V     |
| V <sub>TRIP</sub>               | Reset Trip Point Voltage, 2.7V Device  | 2.55 |      | 2.7  | V     |
|                                 | Reset Trip Point Voltage, 1.8V Device  | 1.7  |      | 1.8  | V     |
| t <sub>PURST</sub>              | Power-up Reset Timeout                 | 100  | 200  | 280  | ms    |
| t <sub>RPD</sub> <sup>(5)</sup> | V <sub>CC</sub> Detect to Reset/Output |      |      | 500  | ns    |
| t <sub>F</sub> <sup>(5)</sup>   | V <sub>CC</sub> Fall Time              | 0.1  |      |      | ns    |
| t <sub>R</sub> <sup>(5)</sup>   | V <sub>CC</sub> Rise Time              | 0.1  |      |      | ns    |
| V <sub>RVALID</sub>             | Reset Valid V <sub>CC</sub>            | 1    |      |      | V     |

7036 FRM T15

Notes: (5) This parameter is periodically sampled and not 100% tested.

# CS vs. RESET/RESET Timing



# **RESET/RESET** Output Timing

| Symbol           | Parameter                            | Min. | Тур. | Max. | Units      |
|------------------|--------------------------------------|------|------|------|------------|
| twdo             | Watchdog Timeout Period,             |      |      |      |            |
|                  | WD1 = 1, WD0 = 0                     | 100  | 200  | 300  | ms         |
|                  | WD1 = 0, WD0 = 1                     | 450  | 600  | 800  | ms         |
|                  | WD1 = 0, WD0 = 0                     | 1    | 1.4  | 2    | sec        |
| t <sub>CST</sub> | CS Pulse Width to Reset the Watchdog | 400  |      |      | ns         |
| t <sub>RST</sub> | Reset Timeout                        | 100  | 200  | 300  | ms         |
|                  |                                      | •    |      |      | 7036 FRM T |

# PACKAGING INFORMATION



14-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S

NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)



# 8-LEAD PLASTIC SMALL OUTLINE GULL WING PACKAGE TYPE S

NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)



# 14-LEAD PLASTIC, TSSOP, PACKAGE TYPE V

NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)



#### LIMITED WARRANTY

Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness for any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice.

Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied.

#### U.S. PATENTS

Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829, 482; 4,874, 967; 4,883, 976. Foreign patents and additional patents pending.

#### LIFE RELATED POLICY

In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurence.

Xicor's products are not authorized for use in critical components in life support devices or systems.

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.