## DESCRIPTION

The NE/SE5562 is a single-output control circuit for switched-mode power supplies. This single monolithic IC contains all control and protection features needed for full-featured switched-mode power supplies.
The 100 mA source/sink output is designed to drive power FETs directly. The associated output logic is designed to prevent double pulsing or cross-conduction current spiking on the output.
All of the control and protect features work cycle-by-cycle up to the maximum operating frequency of 600 kHz .

For ease of interface, all digital inputs are TTL or CMOS compatible.
The NE5562 is supplied in 20-pin glass/ceramic (Cerdip), plastic DIP, and plastic SO packages. The NE grade part is characterized and guaranteed over the commercial ambient temperature range of $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and junction temperature range of $0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. The SE5562 is supplied in the glass/ceramic (Cerdip) package. The SE grade part is characterized and guaranteed over the ambient temperature range of -55 to $+125^{\circ} \mathrm{C}$ and junction temperature range of -55 to $+135^{\circ} \mathrm{C}$.

## FEATURES

- Stabilized power supply
- Temperature-compensated reference source
- Sawtooth generator
- Pulse width modulator
- Remote on/off switching
- Current limiting (2 levels)


## PIN CONFIGURATION



Figure 1. Pin Configuration

[^0]
## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | DWG \# |
| :--- | :---: | :---: | :---: |
| 20-Pin Plastic Small Outline (SO) Package | 0 to $+70^{\circ} \mathrm{C}$ | NE5562D | 1021 B |
| 20-Pin Plastic Dual In-Line Package (DIP) | 0 to $+70^{\circ} \mathrm{C}$ | NE5562N | SOT146-1 |
| 20-Pin Ceramic Dual In-Line Package (CERDIP) | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | SE5562F | SOT146-1 |

## BLOCK DIAGRAM



Figure 2. Block Diagram

## ABSOLUTE MAXIMUM RATINGS

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{S}$ |  |  |  |
| $\mathrm{I}_{\mathrm{CC}}$ |  |  |  |\(\left.\quad \begin{array}{l}Supply <br>

voltage-fed mode (Pin 17) <br>
current-fed mode (Pin 7)\end{array}\right)\)

## NOTES:

1. Ground Pin 20 must always be the most negative pin.
2. For power dissipation, see the application section which follows.

RECOMMENDED OPERATING CONDITIONS

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
|  | Supply <br> voltage-fed <br> current-fed | 10 to 16 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient temperature range | 15 | mA |
|  | NE grade |  |  |
|  | SE grade | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{J}$ | Junction temperature range | -55 to +125 | ${ }^{\circ} \mathrm{C}$ |
|  | NE grade |  |  |
|  | SE grade | 0 to +85 | ${ }^{\circ} \mathrm{C}$ |

DC AND AC ELECTRICAL CHARACTERISTICS
$V_{C C}=12 \mathrm{~V}$, specifications apply over temperature, unless otherwise specified.

| SYMBOL | PARAMETER | $\begin{aligned} & \hline \text { TEST } \\ & \text { PINS } \end{aligned}$ | TEST CONDITIONS | SE5562 |  |  | NE5562 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Internal reference |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {REF }}$ | Reference voltage | Internal | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 3.76 | 3.80 | 3.84 | 3.76 | 3.80 | 3.84 | V |
| $\mathrm{V}_{\text {REF }}$ | Reference voltage | Internal | Over temp. | 3.72 | 3.8 | 3.90 | 3.725 | 3.8 | 3.870 | V |
|  | Temperature stability | Internal |  |  | 30 |  |  | 30 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
|  | Long-term stability | Internal |  |  | 0.5 |  |  | 0.5 |  | $\begin{gathered} \hline \mu \mathrm{V} / 1000 \\ \mathrm{hrs} \end{gathered}$ |

DC AND AC ELECTRICAL CHARACTERISTICS (Continued)
$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, specifications apply over temperature, unless otherwise specified.

| SYMBOL | PARAMETER | TEST PINS | TEST CONDITIONS | SE5562 |  |  | NE5562 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Reference |  |  |  |  |  |  |  |  |  |  |
| $V_{Z}$ | Zener voltage | 9 | $\begin{aligned} & \mathrm{I}_{\mathrm{L}}=7 \mathrm{~mA}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | 7.35 | 7.60 | 7.75 | 7.35 | 7.6 | 7.75 | V |
| $V_{Z}$ | Zener voltage | 9 | $\mathrm{I}_{\mathrm{L}}=7 \mathrm{~mA},$ <br> Over temp. | 7.25 |  | 7.80 | 7.20 |  | 7.78 | V |
| $\Delta \mathrm{V}_{\mathrm{Z}} / \Delta \mathrm{T}$ | Temperature stability | 9 | $\mathrm{l}_{\mathrm{L}}<1 \mathrm{~mA}$ |  | 50 |  |  | 50 |  | ppm/ ${ }^{\circ} \mathrm{C}$ |
| Low supply shutdown |  |  |  |  |  |  |  |  |  |  |
|  | Comparator threshold voltage | Internal | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 8.30 | 8.45 | 8.75 | 8.30 | 8.45 | 8.75 | V |
|  | Comparator threshold voltage | Internal | Over temp. | 8.00 | 8.45 | 8.90 | 8.00 | 8.45 | 8.90 | V |
|  | Hysteresis | Internal |  | 25 | 50 | 8.00 | 25 | 50 | 800 | mV |

## Oscillator

| $\mathrm{f}_{\text {MIN }}$ | Frequency range, minimum | $\begin{aligned} & 1,2, \\ & 3,11 \end{aligned}$ | $\begin{gathered} \mathrm{R}_{\mathrm{T}}=42.7 \mathrm{k} \Omega, \\ \mathrm{C}_{\mathrm{T}}=0.47 \mu \mathrm{~F} \end{gathered}$ |  | 60 | 80 |  | 60 | 80 | Hz |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Frequency range, maximum | $\begin{aligned} & 1,2, \\ & 3,11 \end{aligned}$ | $\begin{gathered} \mathrm{R}_{\mathrm{T}}=2.87 \mathrm{k} \Omega, \\ \mathrm{C}_{\mathrm{T}}=380 \mathrm{pF} \end{gathered}$ | 600 |  |  | 600 |  |  | kHz |
|  | Initial accuracy | $\begin{aligned} & 1,2, \\ & 3,11 \end{aligned}$ | $\begin{gathered} \mathrm{f}_{\mathrm{O}}=52 \mathrm{kHz}, \\ \mathrm{R}_{\mathrm{T}}=16 \mathrm{k} \Omega \\ \text { and } \mathrm{C}_{\mathrm{T}}=0.0015 \mu \mathrm{~F}, \\ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{gathered}$ | 48.6 | 54 | 59.4 | 48.6 | 54 | 59.4 | kHz |
|  | Voltage stability | $\begin{aligned} & 1,2,3 \\ & 11,17 \end{aligned}$ | $10 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}<18 \mathrm{~V}$ |  | -215 |  |  | -215 |  | ppm/V |
|  | Temperature stability | $\begin{aligned} & 1,2, \\ & 3,11 \end{aligned}$ |  |  | 300 | 500 |  | 300 | 500 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |
|  | Sawtooth peak voltage | 2, 3 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}^{1}$ | 5.00 | 5.25 | 5.40 | 5.00 | 5.25 | 5.40 | V |
|  |  | 2, 3 | Over temp. | 4.80 | 5.25 | 5.60 | 4.80 | 5.25 | 5.60 | V |
|  | Sawtooth valley voltage | 2, 3 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 1.25 | 1.70 | 2.00 | 1.25 | 1.70 | 2.00 | V |
|  |  | 2, 3 | Over temp. | 1.0 | 1.7 | 2.1 | 1.25 | 1.7 | 2.0 | V |
|  | Sync. in high level | 11 |  | 2.0 |  | $\mathrm{V}_{\mathrm{Z}}$ | 2.0 |  | $\mathrm{V}_{\mathrm{Z}}$ | V |
|  | Sync. in low level | 11 |  | 0.0 |  | 0.8 | 0.0 |  | 0.8 | V |
|  | Sync. in bias current | 11 | (Sourced), $\mathrm{V}_{11}<0.8 \mathrm{~V}$ |  | 0.50 | 10.0 |  | 0.50 | 10.0 | $\mu \mathrm{A}$ |
|  | Feed-forward ratio, maximum | 1 |  |  | 2 |  |  | 2 |  |  |
|  | Feed-forward duty cycle reduction | 1 | $\begin{aligned} & \mathrm{V}_{\mathrm{FF}}=2 \mathrm{~V}_{\mathrm{Z}}, \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{aligned}$ | 11 | 13.5 | 19 | 11 | 13.5 | 19 | \% |
|  |  | 1 | Over temp. | 6 | 13.5 | 22 | 8 |  | 22 | \% |
|  | Feed-forward reference voltage | 9 |  |  | $\mathrm{V}_{\mathrm{Z}}$ | $\mathrm{V}_{\mathrm{S}}$ |  | $\mathrm{V}_{\mathrm{Z}}$ | $\mathrm{V}_{\mathrm{S}}$ | V |
|  | Feed-forward bias current | 1 |  |  | 2.5 | 50.0 |  | 2.5 | 50.0 | $\mu \mathrm{A}$ |

DC AND AC ELECTRICAL CHARACTERISTICS (Continued)
$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, specifications apply over temperature, unless otherwise specified.

| SYMBOL | PARAMETER | TEST PINS | TEST CONDITIONS | SE5562 |  |  | NE5562 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Error amp |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{I}_{\text {BIAS }}$ | Input bias current | 8 |  |  | 1.0 | 5.0 |  | 1.0 | 5.0 | $\mu \mathrm{A}$ |
| $\mathrm{A}_{\mathrm{VOL}}$ | DC open-loop gain | 8, 10 | $\mathrm{R}_{\mathrm{L}}>100 \mathrm{k} \Omega$ | 60 | 86 |  | 60 | 86 |  | dB |
| $\mathrm{V}_{\mathrm{OH}}$ | High output voltage | 10 | $I_{\text {SOURCE }}=1 \mathrm{~mA}$ | 5 |  |  | 5 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low output voltage | 10 | $\mathrm{I}_{\text {SINK }}=1 \mathrm{~mA}$ |  |  | 2.0 |  |  | 2.0 | V |
|  | PSRR from $\mathrm{V}_{\mathrm{Z}}$ and $\mathrm{V}_{S}$ | Internal | $\mathrm{f}_{\mathrm{O}}<300 \mathrm{kHz}$ |  | -40 |  |  | -40 |  | dB |
| BW | Small-signal gain bandwidth product |  |  |  | 8 |  |  | 8 |  | MHz |
|  | Feedback resistor range |  |  | 1 |  | 240 | 1 |  | 240 | $\mathrm{k} \Omega$ |
| ISINK | Output sink current |  | $\mathrm{V} 8=\mathrm{V} 10=5 \mathrm{~V}$ |  |  | 10 |  |  | 10 | mA |
| I SOURCE | Output source current |  | $\begin{aligned} & \mathrm{V} 8=3 \mathrm{~V}, \\ & \mathrm{~V} 10=1 \mathrm{~V} \end{aligned}$ |  |  | 5 |  |  | 5 | mA |
|  | Sawtooth feedthrough |  | $A_{V}=100$ <br> $0 \%$ duty cycle |  | 200 |  |  | 200 |  | mV |

## PWM comparator and modulator

|  | Minimum duty cycle | 19 | $@ V_{\text {COMP }}<$, <br> $\mathrm{f}=300 \mathrm{kHz}$ | 0 |  |  | 0 |  |  | $\%$ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Maximum duty cycle | 19 | $@ \mathrm{~V}_{\mathrm{COMP}}$, <br> $\mathrm{f}=300 \mathrm{kHz}$, <br> $\mathrm{V} 15=0 \mathrm{~V}$ | 95 |  | 98 | 95 |  | 98 | $\%$ |
| ACC | Duty cycle | 10,19 | $\mathrm{f}=15 \mathrm{kHz}$ to <br> 200 kHz, <br> $\mathrm{V}_{\mathrm{IN}}=0.472 \mathrm{~V}_{\mathrm{Z}}$ | 41 | 49 | 55 | 41 | 49 | 55 | $\%$ |
| tPD | Propagation delay to <br> output | 2,19 | $\mathrm{~V}_{15}=0$ |  | 400 |  |  | 400 |  | ns |
| IBIAS | Bias current, external <br> modulator input | 4 | (Sourced) |  | 0.20 | 20 |  | 0.20 | 20 | $\mu \mathrm{~A}$ |
| IBIAS | Bias current, duty cycle <br> control | 5 | (Sourced) |  | 0.20 | 20 |  | 0.20 | 20 | $\mu \mathrm{~A}$ |
|  | Soft-start trip voltage | 5 |  | .910 | 0.955 | 0.990 | 0.922 | 0.955 | 0.988 | V |

Remote on/off (shutdown)

|  | Output enabled | 6 |  | 0 |  | 0.80 | 0 |  | 0.80 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Output disabled | 6 |  | 2 |  | $\mathrm{V}_{\mathrm{Z}}$ | 2 |  | $\mathrm{V}_{\mathrm{Z}}$ | V |
| $\mathrm{I}_{\text {BIAS }}$ | Bias current | 6 |  |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IN}}$ | Maximum input voltage | 6 |  | $\mathrm{V}_{\mathrm{Z}}$ |  |  | $\mathrm{V}_{\mathrm{Z}}$ |  |  | V |
|  | Delay to output(s) | 6,19 |  |  | 400 |  |  | 400 |  | ns |

Current limit comparator(s)

|  | Shutdown, OC2 | 14 |  | . 593 | 0.645 | . 697 | 0.593 | 0.645 | 0.697 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Minimum duty cycle, OC1 | 14 |  | . 486 | 0.528 | . 570 | 0.486 | 0.528 | 0.570 | V |
| $\mathrm{I}_{\text {BIAS }}$ | Bias current | 14 | (Sourced) |  | 0.5 | 50 |  | 0.5 | 50 | $\mu \mathrm{A}$ |
| $\mathrm{OC}_{1}$ | C ${ }_{\text {DELAY }}$ charge current | 16 |  | -18.2 | -13 | -6.5 | -18.2 | -13 | -7.8 | $\mu \mathrm{A}$ |
| OC2 | C DELAY charge current | 16 |  | -770 | -550 | -250 | -770 | -550 | -330 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {DELAY }}$ | Discharge current | 16 | $\mathrm{V} 12=\mathrm{V}_{\mathrm{Z}}$ | 0.4 | 1.4 | 4.0 | 0.8 | 1.4 | 2.0 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {DELAY }}$ | Shut off trip level | 16 | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 3.75 | 3.86 | 3.97 | 3.75 | 3.86 | 3.97 | V |

DC AND AC ELECTRICAL CHARACTERISTICS (Continued)
$\mathrm{V}_{\mathrm{CC}}=12 \mathrm{~V}$, specifications apply over temperature, unless otherwise specified.

| SYMBOL | PARAMETER | TEST PINS | TEST CONDITIONS | SE5562 |  |  | NE5562 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Min | Typ | Max | Min | Typ | Max |  |
| Auxiliary comparator with shutdown |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{I}_{\text {BIAS }}$ | Bias current | 12 | (Sourced) |  | 1 | 10 |  | 1 | 10 | $\mu \mathrm{A}$ |
|  | Threshold voltage | 12 |  | 3.69 | 3.80 | 3.91 | 3.69 | 3.80 | 3.91 | V |
| $\mathrm{C}_{\text {DELAY }}$ | Discharge current | 12 | $\mathrm{V}_{\text {IN }}=3 \mathrm{~V}$ | 5 | 10 |  | 5 | 10 |  | mA |
|  | Hysteresis | 12, 13 |  |  | 10 |  |  | 10 |  | mV |
| Demagnetization overvoltage comparator |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{I}_{\text {BIAS }}$ | Bias current | 18 |  |  | 2 | 10 |  | 2 | 10 | $\mu \mathrm{A}$ |
|  | Threshold voltage | 18 |  | 3.62 | 3.80 | 3.91 | 3.69 | 3.80 | 3.91 | V |
|  | Hysteresis | 18 |  |  | 10 |  |  | 10 |  | mV |
| Output stage |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High output voltage | 19 | $I_{\text {SOURCE }}=100 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{S}}-2.5$ | $\mathrm{V}_{\mathrm{S}}-1.9$ |  | $\mathrm{V}_{\mathrm{S}}-2.5$ | $\mathrm{V}_{\mathrm{S}}-1.9$ |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low output voltage | 19 | $\mathrm{I}_{\text {SINK }}=2 \mathrm{~mA}$ |  | 0.16 | 0.4 |  | 0.16 | 0.4 | V |
|  |  | 19 | $\begin{gathered} \mathrm{I}_{\mathrm{SINK} K}=100 \mathrm{~mA}, \\ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{gathered}$ |  | 1.4 | 2.0 |  | 1.4 | 2.0 | V |
|  |  | 19 | $\mathrm{I}_{\mathrm{SINK}}=100 \mathrm{~mA},$ over temp. |  |  | 2.25 |  |  | 2.25 | V |
|  | $\mathrm{I}_{\text {SINK }}$ max | 19 |  | 100 |  |  | 100 |  |  | mA |
|  | ISOURCE max | 19 |  | 100 |  |  | 100 |  |  | mA |
| $\mathrm{t}_{\mathrm{R}}$ | Rise time | 19 | $\mathrm{C}_{\mathrm{L}}=2000 \mathrm{pF}$ |  | 160 |  |  | 160 |  | ns |
| $\mathrm{t}_{\text {F }}$ | Fall time | 19 | $\mathrm{C}_{\mathrm{L}}=2000 \mathrm{pF}$ |  | 80 |  |  | 80 |  | ns |
| Supply current/voltage |  |  |  |  |  |  |  |  |  |  |
| ICC | Supply current | 17 | $\begin{gathered} 10 \mathrm{~V}<\mathrm{V}_{\mathrm{S}}<16 \mathrm{~V} \\ \text { (Voltage-fed mode), } \\ \mathrm{V}_{\mathrm{l}}<\mathrm{V}_{\mathrm{S}} \end{gathered}$ |  | 9 | 15 |  | 9 | 15 | mA |
| $\mathrm{V}_{\mathrm{S}}$ | Input voltage | 7,17 | $\mathrm{I}_{\mathrm{l}}=15 \mathrm{~mA},$ <br> (Current-fed mode) $V_{S}=$ meter | 14.2 | 15.3 | 16.7 | 14.2 | 15.3 | 16.7 | V |
| Operating frequency range for all functions but feed-forward working cycle-by-cycle |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{f}_{\mathrm{MIN}}$ | Minimum frequency | All | $\begin{gathered} \mathrm{R}_{\mathrm{T}}=42.7 \mathrm{k} \Omega, \\ \mathrm{C}_{\mathrm{T}}=0.47 \mu \mathrm{~F} \end{gathered}$ |  | 60 | 80 |  | 60 | 80 | Hz |
| $\mathrm{f}_{\text {MAX }}$ | Maximum frequency | All | $\begin{gathered} \mathrm{R}_{\mathrm{T}}=2.87 \mathrm{k} \Omega, \\ \mathrm{C}_{\mathrm{T}}=380 \mathrm{pF} \end{gathered}$ | 600 | 1000 |  | 600 | 1000 |  | kHz |



Figure 3. Frequency vs $\mathrm{R}_{\mathrm{T}}, \mathrm{C}_{\mathrm{T}} \mathrm{NE} / \mathrm{SE} 5562$


Figure 4. Error Amplifier Closed-Loop Response


Figure 5. Duty Cycle vs PWM Input Voltage


Figure 6. Duty Cycle vs Feed-forward Voltage


Figure 7. Current-Feed Characteristics


Figure 8. Voltage-Feed Characteristics

## THE NE/SE5562 THEORY OF OPERATION INTRODUCTION

Switched-mode power conversion relies on the principle of pulsed energy storage in an inductive or capacitive element. Capacitive switched converters are typically used with low power systems for which only tens of milliamperes are required. Medium and high power converters tend to use inductive storage elements as shown in Figures 9-11 with which a single switch may be moved around to create step-up (flyback) positive or negative polarity and step-down (forward or buck) conversion from a fixed-voltage source. The relationship between input and output voltage in each case is controlled by the switching on-to-off ratios, which is termed duty cycle. Duty cycle modulation is the common factor in this basic type of power control mechanism. By adding a high-gain operational amplifier, having one input tied to a stable DC reference voltage, configured in a negative feedback loop to maintain a constant output voltage as shown in Figure 12, the switched-mode controller becomes a dynamic voltage regulator. It is this single-switch topology that is most readily adapted to the NE/SE5562 SMPS Control IC.

The ability to switch inductor currents at rates up to 600 kHz with state-of-the-art power FETs makes the design of small, efficient switching power converters an attainable reality. Protective features such as programmable slow-start and cycle-by-cycle current limiting allow safe, maintenance-free power supplies to be mass-produced at reduced cost to the manufacturer. Integrated technology makes long-term reliability a predictably achievable goal.


Figure 9. Negative Output Flyback Converter


Figure 10. Positive Output Flyback Converter


Figure 11. Forward Converter (Single Inductor) Step Down


Figure 12. The Forward (Buck) Converter $\left(\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{IN}}(\delta)\right.$ )


Figure 13. PWM Switching Waveforms


SL00401
Figure 14.

## THE NE/SE5562 THEORY OPERATION

## The Sawtooth Oscillator

The sawtooth oscillator consists of a gated charge-discharge capacitor circuit with threshold comparators setting the peak and valley voltages of the ramp. The resistor divider R1-3 is supplied with a source voltage derived from either $\mathrm{V}_{\mathrm{Z}}(7.50 \mathrm{~V})$ minus two diode drops, or, when feed-forward is in control, a voltage greater than $V_{Z}$ and proportional to the main supply voltage. The nominal upper threshold voltage is 5.25 V and the lower threshold 1.70 V . These then determine the sawtooth peak and valley voltages, respectively.

## Operation

Beginning with the charge cycle, ramp voltage builds up on the timing capacitor due to a constant current supplied to the node at Pin 2. When capacitor voltage reaches the upper threshold, comparator A switches, setting the latching flip-flop. The output of the latch goes high, generating a clock pulse. The discharge transistor is simultaneously turned on, reducing charge on the timing capacitor to the point at which the lower threshold voltage, 1.70 V , is reached. The lower comparator is then activated, resetting the latch and terminating the clock pulse. Note that the discharge transistor is referenced to the same return diodes as the threshold resistor divider and the discharge current is made to track with the charge current. This charge and discharge tracking results in a true sawtooth waveform even at extended frequencies. Figure 17 shows a family of curves which explains the relationship between $\mathrm{R}_{\mathrm{T}}, \mathrm{C}_{\mathrm{T}}$, and the frequency of the sawtooth generator. The data sheet shows the initial accuracy of the oscillator at 60 Hz and 600 kHz .

## THE PULSE WIDTH MODULATOR AND ERROR AMPLIFIER

The PWM consists of a multi-input voltage comparator (Figure 15) having its positive input tied to the sawtooth ramp voltage and the various negative inputs referenced to ORed control signal nodes. The primary control signal is the error amplifier output voltage node which sets the active duty cycle termination point of the PWM output waveform. As the error amplifier input signal derived from the power supply load voltage varies, for instance in a negative direction, the amplifier output moves upward, raising the PWM comparator toward longer duty cycles at the output on Pin 19. The start-up sequence begins with zero voltage at the input to the error amplifier. Since this could signal an open feedback loop, the loop fault comparator on Pin 8 clamps the PWM duty cycle until the feedback voltage exceeds 0.955 V . A second comparator monitors the duty cycle control, Pin 5 , with the same threshold level, inhibiting the output via the start-stop latch (Figure 16).

The charging of the slow-start capacitor provides a controlled ramp-up of the output duty cycle and a resultant gradual increase in energy fed to the output magnetics.

The dynamic response of the PWM comparator is shown in the simulated waveform drawing of Figure 17. The error amplifier output voltage is depicted as sloping positive (increasing) with time as referenced to the sawtooth waveform. This causes the duty cycle to increase with time. This is an indication of an increasing load on the power supply as output voltage is decreasing. The Pin 5 ( $\delta_{\text {MAX }}$ ) control voltage is also superimposed midway on the sawtooth, indicating the limits of duty cycle increase as the output waveform no longer increases in duty cycle after the $\delta_{\text {MAX }}$ threshold is crossed. A hypothetical overcurrent pulse (Pin 14) is shown to illustrate cycle termination immediately at the output (Pin 19).


Figure 15. PWM Comparator


Figure 16. The Duty Cycle Control Circuit, Pulse Width Modulator, and Error Amplifier, Reference, and Output Latch


Figure 17. Duty Cycle vs Feedback Error and Overcurrent Sense

The error amplifier's non-inverting input is tied to a bandgap reference of 3.80 V , accurate to $\pm 2 \%$ at $25^{\circ} \mathrm{C}$. The temperature stability of the voltage reference is $30 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$.
The error amplifier is designed for an open-loop gain of 86 dB having a small-signal unity gain bandwidth of 3 MHz . Closed-loop gain is stable to 10 dB , as shown in Figure 19. The DC output excursion of the amplifier is capable of controlling the full PWM range of 0 to
$95 \%$. The amplifier can sink 10 mA and source 5 mA . The nominal DC output for $50 \%$ duty cycle is 3.55 V . Feedback control resistor value may range from $1 \mathrm{k} \Omega$ to $240 \mathrm{k} \Omega$ without overload or instability. However, low closed-loop gains must be compensated by lag lead network techniques for optimum stability. Loop compensation networks may intersect the open-loop gain curve with a slope 2 closure and must then be compensated to maintain overall phase and gain margin (Figure 18).


Figure 18. Error Amplifier


Figure 19. Error Amp Response

## FEED-FORWARD COMPENSATION (PIN 1)

To provide a means of automatically improving line-to-load voltage regulation, a technique called feed-forward regulation is made a part of the NE/SE5562 active mechanism. Referring back to the diagram for the sawtooth oscillator, note that Pin 1 is capable of changing the internal supply voltage to the charging circuit for the timing capacitor, C.

With a nominal duty cycle of $30 \%$, for instance, increasing Pin 1 voltage by 1 V from 10.3 to 11.3 will reduce the output duty cycle by approximately $5 \%$. Thus, a primary voltage change has caused a decrease in volt-seconds (duty cycle X primary volts) of $5 / 30$ or $16 \%$ (Figure 6). The result is a small over-compensation in the output energy, but an overall safe margin in transformer flux.
The mechanism which produces inverse duty cycle modulation is shown in Figure 20. Increasing Pin 1 voltage beyond the value of $\mathrm{V}_{\mathrm{z}}$
(7.50V) increases the charge rate on $\mathrm{C}_{\mathrm{T}}$, causing the duty cycle to be terminated earlier for each cycle that input voltage is increased. The threshold voltages at the sawtooth limit comparator reference inputs are changed with Pin 1 also in order to offset any change in oscillator frequency.
The secondary benefit of using feed-forward is the attenuation of any low-frequency AC riding on the DC supply before it reaches the regulated output.

Note that a start delay circuit is added to the Pin 1 divider in order to prevent internal race conditions during initial power-up. Once the turn-on transient has decayed, normal operation of the feed-forward circuit is assured. Figure 21 shows an RC delay placed in a base clamping circuit to provide reliable starting.


Figure 20. Feed-Forward


Figure 21. Feed-forward Turn-On Delay Circuit

## SYNCHRONIZATION

The synchronization of the sawtooth oscillator to an external pulse of negative-going polarity is shown in Figure 22. When the sync input pulse crosses the 1.5 V threshold, negative, the sawtooth oscillator is prevented from discharging the timing capacitor, causing the charge voltage on the capacitor to remain high ( 5.25 V ) until the sync pulse again goes above 1.5 V , allowing reset. This action stretches the period of the oscillator and results in a lower frequency under-synchronization control than the free-running frequency.

The following relationship holds-

$$
\begin{aligned}
& f_{\text {free-run }} f_{\text {sync }} \\
& f_{\text {sync }}=\frac{1}{t_{0}}
\end{aligned}
$$

A typical recommended starting point in calculating frequency for synchronous operation is to set the free-run frequency approximately $10 \%$ higher than the sync frequency. Then set the pulse width, $\tau$, to $10 \%$ of $t_{0}$, the free-run period, with the desired new frequency determined by the sum as above.


SL00409
Figure 22. Synchronization Signals


Figure 23. Sync Signal Relationship to Controlled Sawtooth Waveform

## DUTY CYCLE LIMIT (PIN 5)

The forward or buck converter, and even the flyback converters, may require an automatic duty cycle limit to prevent transformer saturation or unstable behavior. A special input provides access to the PWM comparator for this purpose. As discussed previously in regard to the error amplifier, increasing load demand may drive the system current beyond safe limits. A simple solution is the placement of a duty cycle limit within the system dynamic response before this can occur. Figure 15 shows the PWM comparator with its multiple input ports. All are inverting in polarity and provide a lowest
priority level sensing circuit. The lowest level on Pin 4, 5, or 10 gains control of the duty cycle limit. During normal operation, the $\delta_{\mathrm{MAX}}$ circuit sends a continuous threshold signal to the PWM comparator, setting a fixed limit on how much the error amplifier is allowed to increase the duty cycle in response to load demand. Figure 24 shows the circuit within the NE/SE5562 which actually controls duty cycle as listed below:

1. Duty cycle ramp-up (slow-start) during power-up. Time constant controlled by external R, C ramp voltage at Pin 5.
2. Slow-start if remote ON/OFF is actuated, if OC2 threshold trips, demagnetization/overvoltage is sensed, or low supply voltage to the internal regulator is sensed (VS $\leq 8.45 \mathrm{~V}$ ).
3. Note that Pin 8 is monitored by the loop fault comparator. When the regulated supply feedback drops below this threshold level ( 0.955 V ), the duty cycle is clamped by two diodes in series with a $2 \mathrm{k} \Omega$ load across Pin 5 to ground. This implies a minimum duty cycle condition as long as the low output level remains.

Referring to the graph in Figure 25, the designer may choose a divider ratio which, when referenced to $\mathrm{V}_{\mathrm{Z}}, 7.5 \mathrm{~V}$, provides an easy duty cycle limit control. For example, a $50 \%$ limit results in a ratio of 0.48 . Setting $R_{2}$ at a nominal value between 10 and $20 \mathrm{k} \Omega$ and solving for $R_{1}$, the proper limit is obtained.

$$
\begin{aligned}
& \mathrm{R}_{2}=10 \mathrm{k} \Omega \text {, find } \mathrm{R}_{1} \\
& \frac{\mathrm{R}_{2}}{\mathrm{R}_{1} \quad \mathrm{R}_{2}}=0.48 \\
& \begin{aligned}
& \therefore \mathrm{R}_{2}= 0.48\left(\mathrm{R}_{1}+\mathrm{R}_{2}\right) \\
& 0.48 \mathrm{R}_{1}=\mathrm{R}_{2}-0.48 \mathrm{R}_{2} \\
& \mathrm{R}_{1}=\frac{\mathrm{R}_{2}(1-0.48)}{0.48} \\
& \quad= \frac{10 \mathrm{k}(0.52)}{0.48} \\
& \quad=10.8 \mathrm{k} \Omega
\end{aligned}
\end{aligned}
$$

## Example:

A duty cycle limit of $50 \%$ is required for a forward converter.


Figure 24. Duty Cycle Limit Control


Figure 25. Maximum Duty Cycle


Figure 26. Start-Stop/Shutdown Latches

## THE START-STOP CONTROL SEQUENCE

The start-up circuit involves a sequential set of conditions which progresses as follows: power-up after OFF condition or remote ON after OFF. Initially, OV exist on the supply output, causing zero feedback volts on Pin 8. The slow-start capacitor is discharged, forcing Pin 5 to 0 V , having been clamped by the internal discharge transistor. Internal supply regulator input exceeds 8.45 V , releasing low voltage shutdown condition with Pin 5 below 0.955 V . The slow-start comparator output goes high, resetting the start/stop latch, sending a low output signal to the output stage power NOR gate. The PWM signal is then enabled to feed the output drive circuits, starting energy flow through the magnetics. However, instantaneously the power supply output is still below 0.955 V and the loop fault comparator forces the PWM to remain at a minimum
duty cycle. The equivalent circuit at this instant in the start-up cycle which exists at Pin 5 is shown in Figure 28.
The actual minimum duty cycle is determined by the parallel source resistance of $R_{1}$ and $R_{2}$ combined with the shunt loading internal to Pin 5 . High values of divider resistance, $20-30 \mathrm{k} \Omega$, will supply less shunt current to Pin 5 and create a lower modulator duty cycle, while lower values of $R_{1}$ and $R_{2}(5-10 k \Omega)$ will generate a higher modulator voltage and a greater resultant minimum duty cycle.

As the power conversion circuits become active and Pin 8 feedback voltage increases above 0.955 V , the duty cycle network is unclamped; duty cycle increases, controlled by the RC time constant $\mathrm{R}_{1} \| \mathrm{R}_{2} . \mathrm{C}_{\text {SS }}$, and as output voltage brings the feedback voltage up to equal the reference voltage, 3.80 V , the error amplifier takes control and the supply is in regulation.


Figure 27. Slow-Start Comparator


SL00415
Figure 28. Loop Fault Comparator and Minimum Duty Cycle Clamp

The stop or shutdown sequence is initiated by any of the following conditions:
a. Supply voltage (bulk) sense below 3.80 V at Pin 12 .
b. Pin 17 below 8.45 V or Pin 7 current below level (less than 9 mA ).

## DUAL-LEVEL OVERCURRENT COMPARATORS

The overcurrent sensing circuit (Figure 29) consists of a single PNP input buffer with emitter-follower tied to $\mathrm{V}_{\mathrm{Z}}, 7.50 \mathrm{~V}$, feeding into the base of an NPN split-emitter transistor. This forms the input node to a set of dual-level voltage comparators with references of 0.528 and 0.645 V , respectively. Current sources for the comparator are fixed biased NPNs.

If the overcurrent sense feature is not used, it is recommended that Pin 14 be tied to ground.
When used for sensing current-derived voltage impulses from the primary driver, a high-speed, low-impedance transient filter network is advised. An example is shown in Figure 30. Keep $\mathrm{C}_{\mathrm{F}}$ close to the NE/SE5562.

The typical transition time delay for an overcurrent fault is 300 ns .
Bias current at the input averages 500 nA .


SL00416
Figure 29. NE/SE5562 Overcurrent Comparator


Figure 30. Transient Suppression

## THEORY-OC1 AND OC2

Overcurrent Logic and Delay Capacitor Operations
The circuit takes a voltage input from Pin 14 and compares the level to a dual reference comparator with trips at 0.53 and 0.65 V . The lower trip point actuates cycle-by-cycle shutdown of the output stage with an intrinsic delay of 400 ns . The second level actuates the slow-start function. In addition, there exists a separate housekeeping circuit whose function is to terminate operation of the output stage if its threshold is exceeded. This involves a time delay circuit based on two separate switchable current sources, OC1 and OC2. The time delay capacitor allows the user to program shutdown of the system after a predetermined number of overcurrent cycles have occurred within the period set by the ramp-up of the delay capacitor. Once shutdown has occurred in this manner, external reset is required to restart the system. Referring to the logic block Figure 31, which controls the gating of the two charge pumps into the delay capacitor at Pin 16, the complete signal flow may be traced. Logic signals from the overcurrent 1 and 2 comparators are gated by the clock and delayed clock signals generated by the
sawtooth oscillator. The complete sequence for an overcurrent fault may be understood by referring to Figure 32 for OC2. Here it is shown that an OC2 signal exists indicating that the 0.65 V threshold has been exceeded by a signal at Pin 14.
Note that an overcurrent pulse within a particular clock frame turns on the respective OC2 charge ramp during the entire next clock
frame. Consecutive overcurrent pulses of either OC1 or OC2 magnitude will activate the selected charge pump for the total duration that such overcurrent occurs. The charging cycle will continue until the delay capacitor reaches the 3.86 V trip level.


Figure 31. Overcurrent Logic


Figure 32. Fault Cycle


SL00420
Figure 33. Overcurrent Shutdown Function

## CALCULATING THE DELAY CAPACITOR

Actual delay time for a given capacitor value at Pin 16 may be estimated using the graphs in Figure 33 for OC1 and OC2. By first determining the allowable overcurrent time product for a particular power converter, a capacitor delay value may be calculated.
Note that the OC1 charge pump is typically $13 \mu \mathrm{~A}$ while OC2 pumps $550 \mu \mathrm{~A}$ into the capacitor. If the exact value is to be calculated for a particular delay requirement, use the following procedure:

1. Determine the level of overcurrent-OC1 or OC2.
2. Find the maximum delay time which the supply may safely sustain for this continuous overcurrent condition. Note that OC1 may be activated on every cycle if OC2 is not reached, causing continuous charging of C-Delay. However, OC2 overcurrent detection causes the supply to go into slow-start shutdown (hiccup


Figure 34. OC1 Ramp and Shutdown Delay
mode), on the first such pulse. OC2 delays are based on an interrupted charging cycle with total cycle time determined by the external slow-start delay capacitor duty cycle maximum divider-time constant.

For a continuous OC1 overcurrent:

$$
\begin{equation*}
C_{D L Y}=\frac{\left(13 \times 10^{-6}\right)(\text { Delay time }-\mathrm{sec})}{3.86 \mathrm{~V}} \tag{1}
\end{equation*}
$$

For a continuous OC2 overcurrent:
$C_{D L Y}=\frac{\left(550 \times 10^{-6}\right)\left(\text { Delay cycles } \times 1 \mathrm{f}_{\mathrm{SW}}\right)}{3.86 \mathrm{~V}}$
(2)

Some downward adjustment of the OC2 capacitor value may be necessary to compensate for the $1-2 \mu \mathrm{~A}$ of discharge current at Pin 16 during the delay cycles.
Example: A maximum of 100 OC 2 current fault cycles is allowed.

$$
\begin{aligned}
\mathrm{f}_{S W} & =400 \mathrm{kHz}, \text { find } \mathrm{C}_{\mathrm{DLY}} \\
\mathrm{C}_{\text {DLY }} & =\frac{\left(550 \times 10^{-6}\right)(100 \times 14 \times 105)}{3.86 \mathrm{~V}} \\
& =0.036 \mu \mathrm{~F}
\end{aligned}
$$

Example: OC2/C $C_{D L Y}$
Find number of $O C 1$ cycles before shutdown with $0.036 \mu \mathrm{~F} \mathrm{C}_{\text {DLY }}$

$$
\begin{aligned}
\text { Delay Time } & =\frac{\left(3.6 \times 10^{-8}\right)(3.86 \mathrm{~V})}{13 \times 10^{-6} \mathrm{~A}} \\
& =10.7 \mathrm{~ms} \\
\text { Total cycles shutdown } & =\frac{10.7 \times 10^{-3}}{2.5 \times 10^{-6}} \\
& =4280
\end{aligned}
$$

Figure 35 shows an actual OC1 charging cycle for continuous fault current sensed at Pin 14 and a DLY $=1 \mu \mathrm{~F}$.

## BULK-SENSE AUXILIARY COMPARATOR WITH SHUTDOWN

This circuit is intended to act as an automatic low-line detection mechanism. As shown in Figure 35, a voltage divider is connected from the main unregulated DC supply to Pin 12. The lower divider resistor may be a potentiometer of $5-10 \mathrm{k} \Omega$ resistance with center-tap connected to Pin 13. The comparator which senses Pin 12 voltage is referenced to 3.80 V and Pin 12 divider voltage must be greater than this voltage by a sufficient margin to operate within the prescribed low-line limits. For instance, if a line voltage drop of 25\% is considered the shutdown threshold, then $\mathrm{V}_{12}$ should be calculated for a nominal operating voltage as shown in Figure 35.
When the line voltage drops more than $25 \%$, the output stage is disabled. With the hysteresis connected as shown and the pot
adjusted near midway, the line voltage will have to exceed $V_{\text {NOMINAL }}$ before the supply will restart. The hysteresis control may then be calibrated for the desired over-excursion before restart. This prevents unstable circuit chatter.

The reset switch provides a means for resetting the shutdown latch after overcurrent faults have charged $\mathrm{C}_{\text {DLY }}$ to its trip threshold. This also provides a discharge path for the delay capacitor. Figure 36 shows internal circuit.


Figure 35. Bulk-Sense Comparator Divider


Figure 36. Bulk-Sense Comparator

## THE OUTPUT DRIVE STAGE

The output stage contains the power NOR inhibit gate, invert logic function, and source-sink drivers. The driver stage is capable of sourcing and sinking 100 mA at frequencies up to 600 kHz . The output transistors are Schottky clamped to prevent saturation and the resultant switching delay due to stored charge. A $2.5 \Omega$ current sense resistor in the emitter of Q419 serves to drive active clamp Q427 when the output sources more than 200 mA . This places a limit on the peak current available during instantaneous charging of a
power MOS FET gate. This feature protects the output stage from inadvertent catastrophic overload.

When sinking current, the output is clamped to a maximum of 1.4 V . Output swing for positive output is typically $\mathrm{V}_{\mathrm{S}}-1.9 \mathrm{~V}$ at 100 mA sourcing. Rise time for a 2000 pF load at Pin 19 is typically 160 ns with a fall time of 80 ns .

The power NOR gate provides a fast response inhibit function to shutdown the output in the event of a number of different fault
conditions. All inputs are internal to the device and do not appear directly on the external pins as is shown on Figure 37.
The additional flexibility of an invert control allows the polarity at the output during duty cycle to be reversed. This provides a simple
means of designing with P-channel power MOS FETs without adding external inverters. The invert logic is controlled by a simple logic signal at Pin 15. Grounding will cause the output to be a normal positive output and a high level gives inverted output.


Figure 37. Output Driver Schematic

## THE INTERNAL VOLTAGE REGULATOR

The internal regulator is configured to provide for external supply to the NE/SE5562 from either a voltage feed or a current feed. ${ }^{1}$

For the current-fed mode, a series-dropping resistor may be used to power the device from voltages greater than 18 V with current supply of 15 to 25 mA . Note that supply current stated in the data sheet is for the device only without load on the output or $\mathrm{V}_{\mathrm{Z}}$. Drive currents also are pulse-related and thus reflect frequency components onto the current-feed circuit. These must be filtered out at Pin 7 with adequately large capacitors in order to prevent motor-boating (see Figure 38 and Figure 39).
Input current to Pin 7 flows through Zeners $Z_{1}$ and $Z_{2}$, and shunt regulator transmitter QR. A differential amplifier with 3.80 V reference provides feedback to regulate $V_{S}$ to 15 V .

In the voltage-fed mode using Pin 17, the Zeners prevent current flow through QR for input voltages less than 19V.

Power dissipation of the device must stay within the allowable package limits. These limits are derived from the thermal characteristics of the particular package chosen. The NE5562N plastic package is capable of operating within the temperature range (ambient) of 0 to $+70^{\circ} \mathrm{C}$. This rating applies to the surface-mount product NE5562D also. Obviously, the power dissipation of the "D" package is lower than the standard DIP. Thermal resistance for the various packages are:

20-Pin plastic—NE5562N/SE5562N: $\theta_{J A} 61^{\circ} \mathrm{C} / \mathrm{W}$

20-Pin glass/ceramic-NE5562F/ SE5562F: $\theta_{J A} 90^{\circ} \mathrm{C} / \mathrm{W}$
20-Pin SO: -55 to $+85^{\circ} \mathrm{C} / \mathrm{W}$ (board-dependent)
NOTE:

1. See Figures 7 and 8 for internal Regulator Response Curves.

Design Example-An NE5562N is operated at $40^{\circ} \mathrm{C}$ ambient in the voltage-fed mode with $\mathrm{V}_{\mathrm{S}}=15 \mathrm{~V}$; assume $\mathrm{I}_{\mathrm{S}}=22 \mathrm{~mA}$ average:


Figure 38. Current-Feed


Figure 39. Internal Voltage Regulator
$\begin{aligned} \therefore \mathrm{P}_{\mathrm{D}} & =\left(22 \times 10^{-3}\right)(15) \\ & =330 \mathrm{~mW}\end{aligned}$
Solving for the temperature rise from ambient to the IC functions:
Temperature rise $=61^{\circ} \mathrm{C} / \mathrm{W} \times 0.33 \mathrm{~W}$ $=20.1^{\circ} \mathrm{C}$


NOTES:

1. Supply will become active as point ' $A$ ' reaches the level of $V_{R E F}, 3.80 \mathrm{~V}$.
2. Monitor Pin 19 and Pin 2 on dual-trace scope with voltmeter connected to supply output.

SL00427


## NOTE:

The $P_{1}$ clamp winding prevents collector voltage from exceeding $2 X V_{I N}$ during off time.
Figure 41. Forward Converter


Figure 42. Forward Converter Design Formulas


SLOO430

## Flyback Converter Design

## Flyback Converter

## Advantages:

- Simple circuit. Only one inductive component even with line isolation.
- Economic. Low component count, low cost.
- Work over large input voltage variations.
- Can accommodate multiple outputs.


## Disadvantages:

- Large output ripple current due to discontinuous energy transfer.
- Large output capacitor; has to supply part of the load current.
- Low leakage inductance required to prevent high voltage spikes at the switching transistors.
- Relatively large core volume for the output power. Core driven in one direction only.


## Design Parameters for Flyback Inductor

Input

- Minimum input voltage
- Maximum input voltage


## Output

- Output voltage or voltages
- Output current or currents
- Output load

Figure 43. Isolated Secondary

## Frequency of Operation

Estimate of Overall Efficiency. ( $\eta$ )


Figure 44. Forward Converter, 100W-5V


Figure 45. Shunt-Regulated Output With Bootstrap Supply


Development of Practical Flyback Converter Circuit


NOTES:
a. Unlimited choke current b. Interrupted choke current


Flyback Converter and Current and Voltage Waveforms
Figure 46.


NOTE:

Figure 47. NE5562 Flyback Converter


SLO0435
Figure 48. Negative Output Regulator Using Current Mirror


Figure 49. Microprocessor Controlled SMPS

## REFERENCES

1. R.D. Middlebrook and Slobadan Cuk, Advances in Switched Mode Power Conversion, Volumes I and II, TESLA Co., Pasadena, CA, 1983.
2. Rudolf P. Stevens and Gordon E. Bloom, Modern DC to DC Switchmode Power Convertor Circuits, Van Nostrand Reinhold/ Computer Science and Engineering Series, 1985.
3. H. Dean Venable, Stability Analysis Made Simple, Venable Industries, Inc., 1981.
4. J. Jongsma and L.P.M. Bracke, High Frequency Ferrite Power Transformer and Choke Design, N. V. Philips ELCOMA Publications, Eindhoven, the Netherlands, September 1982.
5. Edwin S. Oxner, Power FETs and Their Applications, PrenticeHall, 1982.

[^0]:    - Auxiliary comparator, with adjustable hysteresis
    - Loop fault protection
    - Demagnetization/overvoltage protection
    - Duty cycle adjust and clamp
    - Feed-forward control
    - External synchronization
    - Total shutdown after adjustable number of overcurrent faults
    - Soft-start

