August 1996 ## **Features** - Cutoff Frequency Selectable in 64 Steps Via Six Bit Control Word - Continuously Tuneable Cutoff Frequency Variable Via External Clock (Crystal, Resonator, or TTL/CMOS Clock) - Cutoff Frequency (f<sub>C</sub>) Range of 10Hz to 20kHz, 40Hz to 20kHz Via Popular 3.58MHz TV Crystal - Seventh Order Ellipitical Ladder Filter with Cosine Prefiltering Stage - Passband Ripple: <0.1dB</li> - Stopband Attenuation: >51dB for f>1.3f<sub>c</sub> - Uncommitted Input and Output Op Amps for Anti-Aliasing and Smoothing Functions - Steps May Be Custom Programmed from a Set of 2,048 Discrete Points Via Internal ROM - Low Power CMOS Technology # Typical Applications for the S3528B and S3529B Programmable Filters #### **Telecommunications** - PBX and Trunk Line Status Monitoring - Automatic Answering/Forwarding/Billing Systems - Anti-Alias Filtering - Adaptive Filtering ### **Remote Control** - Alarm Systems - Heating Systems - Acoustic Controllers ## Test Equipment/Instrumentation - Spectrum Analyzers - Computer Controlled Analog Circuit Testers - Medical Telemetry/Filtering - ECG Signal Filtering - Automotive Command Selection and Filtering # Typical Applications for the S3528B and S3529B Programmable Filters (Continued) #### **Audio** - Electronic Organs - Speech Analysis and Synthesis - · Speaker Crossovers - Sonabuoys - Spectrum Selection - Low Distortion Digitally Tuned Audio Oscillators # **Programmable Low Pass Filter** # **General Description** The S3528B's CMOS design using switched-capacitor techniques allows easy programming of the filter's cutoff frequency ( $f_C$ ) in 64 steps via a six-bit control word. For dynamic control of cutoff frequencies, the S3528B can operate as a peripheral to a microprocessor system with the code for the cutoff frequency being latched in from the data bus. When used with the companion high pass filter, the S3529B, a bandpass or a bandreject filter with a variable center frequency is obtained. For special applications the S3528B's internal ROM can be customized to accommodate a specific set of cutoff frequencies from a choice of 2,048 possibilities. # **Absolute Maximum Ratings** | Supply Voltage (V <sub>DD</sub> - V <sub>SS</sub> ) | + 15.0V | |-----------------------------------------------------|---------| | Operating Temperature | | | Storage Temperature | | | Input Voltage, All Pins | | # **D.C. Electrical Operating Characteristics:** $T_A = 0$ °C to +70°C, $(V_{DD} - V_{SS}) = 10$ V unless otherwise specified | Symbol | Parameter/Conditions | Min. | Тур. | Max. | Units | |-----------------|------------------------------------------------|------|-----------|------------|----------| | V <sub>DD</sub> | Positive Supply (Ref. to V <sub>SS</sub> ) | 9.0 | 10 | 13.5 | ٧ | | P <sub>D</sub> | Power Dissipation @10V<br>@13.5V | | 60<br>135 | 110<br>225 | mW<br>mW | | R <sub>IN</sub> | Input Resistance (Pins 1-4, 8, 12, 13, 16-18) | 8 | | | MΩ | | CIN | Input Capacitance (Pins 1-4, 8, 12, 13, 16-18) | | | 15.0 | pF | # **General Analog Signal Parameters:** $(V_{DD}-V_{SS})=10V\pm10\%,\,T_{A}=0^{\circ}C$ to + 70°C, $f_{clock}=$ 3.58MHz | Symbol | Parameter/Conditions | Min. | Тур. | Max. | Units | |------------------|-----------------------------------------------------------------------|--------------|------|-------|--------| | A <sub>F</sub> | Pass Band Gain at 0.6 f <sub>c</sub> | -0.5 | 0 | 0.5 | dB | | $V_0$ | Reference Level Point (0dBm0) | | 1.5 | | VRMS | | V <sub>FS</sub> | Maximum Input Signal Level (+ 3dBm0) | | 2.1 | | VRMS | | $R_{L}$ | Load Resistance FLT OUT, Pin 9 | 10 | | | kΩ | | RL | Load Resistance BUFF OUT, Pin 7 | 600 | | | ohms | | V <sub>OUT</sub> | Output Signal Level into $R_L$ for FLT OUT, BUFF OUT, $V_{IN} = 2.1V$ | 2.0 | 2.1 | | VRMS | | THD | Total Harmonic Distortion at .3f <sub>c</sub> | | .3 | | % | | WBN | Wideband Noise (to 30kHz) f <sub>C</sub> = 3.2kHz | | .15 | | mVRMS | | WBN | Wideband Noise (to 80kHz) f <sub>C</sub> = 15kHz | | .13 | | mvRMS | | ICN | Idle Channel Noise f <sub>C</sub> = 3200Hz | | 8 | 23 | dBrnCO | | V <sub>OS</sub> | Buffer Output (Pin 7) Offset Voltage | | ±10 | ±30 | mV | | $V_{OFS}$ | Filter Output (Pin 9) Offset Voltage 4055916 0015877 | ADA <b>T</b> | ±80 | ± 200 | mV | # S3528B # **Programmable Low Pass Filter** August 1996 msec # **Filter Performance Specifications** Low Pass Filter Characteristics: $f_{clock} = 3.58MHz$ , $(V_{DD} - V_{SS}) = 10V$ , $T_A = 0$ °C to +70°C | Symbol | Parameter/Conditions | | Min. | Typ. | Max. | Units | |-------------|-----------------------------------------------------|-------------------|------|------------------|-----------------|-------| | | Pass Band Ripple (Ref. 0.6 f <sub>C</sub> ) | | | ±0.05 | 0.5 | dB | | ilter Respo | nse(1): F <sub>c</sub> = 3200Hz (Pin 9) | | | | | | | | (See Figure 5) | (fc) 3200Hz | -0.5 | ±0.1 | 0.5 | dB | | | | (1.06fc) 3372Hz | -5.5 | -3.0 | -0.5 | dB | | | | (1.27fc) 4060 | | -42 | | dB | | | | (1.3fc) 4155 | | -51 | <del>-</del> 48 | dB | | | | (1.32fc) 4235 | | -65 | <b>-48</b> | dB | | | | (1.62fc) 5175 | | <del>- 7</del> 5 | <del>- 48</del> | dB | | | (1.3fc Upward) | 4155 to 100,000Hz | | <-51 | | dB | | DR | Dynamic Range (V <sub>ES</sub> to ICN) [+3.0 to -82 | dBml | | 85 | | dB | # **Digital Electrical Parameters:** $V_{DD} = +5V$ , $V_{SS} = -5V$ , $T_A = 0$ °C to +70°C unless otherwise specified | Symbol | Parameter/Conditions | Min. | Typ. | Max. | Units | |-----------------|-----------------------------------------------------|-----------------|------|-------------------|-------| | V <sub>IH</sub> | Input High Voltage | 2.0 | | $V_{\mathrm{DD}}$ | Volts | | V <sub>IL</sub> | Input Low Voltage | V <sub>SS</sub> | | 0.8 | Volts | | I <sub>N</sub> | Input Leakage Current (V <sub>IN</sub> = 0 to 4VDC) | | | 10 | μADC | | C <sub>IN</sub> | Input Capacitance | | | 15 | pF | | gital Timir | g Characteristics | | | | • | | t <sub>CE</sub> | Chip Enable Pulse Width | 200 | 300 | | nsec | | tas | Address Setup Time | | 300 | | nsec | | t <sub>AH</sub> | Address Hold Time | | 20 | | nsec | | foer | Crystal Oscillator Frequency(2) | | 3.58 | | MHz | <sup>1.)</sup> Filter Response Referenced to f = 1,920Hz Settling Time from $\overline{CE}$ to Stable $f_c$ ( $f_c = 3200$ )(3) 3.) $$t_{SET} = \frac{10}{f_c} + 3msec$$ # **Pin Function Description** | Pin Name | Number | Function | |----------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{\mathrm{DD}}$ | 6 | Positive supply voltage pin. Normally +5V ±10%. | | $V_{SS}$ | 5 | Negative supply voltage pin. Normally $-5V \pm 10\%$ . | | A <sub>GND</sub> | 11 | Analog ground reference point for analog input and output signals. Normally connected to ground. | | $D_{GND}$ | 15 | Digital ground reference point for digital input signals. Normally connected to ground. | | D <sub>0</sub><br>D <sub>1</sub><br>D <sub>2</sub><br>D <sub>3</sub><br>D <sub>4</sub><br>D <sub>5</sub> | 3<br>2<br>1<br>18<br>17<br>16 | Control word Inputs: The set of six bits allows selection of one of sixty-four cutoff frequencies. The 6 bit control word is latched on the rising edge of $\overline{\text{CE}}$ . The high-impedance inputs may be bridged directly across a microprocessor data bus. These inputs are TTL or CMOS compatible. A ''1'' is 2.0V to $V_{DD}$ , and a ''0'' is 0.8V to $V_{SS}$ . | | CE | 4 | Chip Enable: This pin has 3 states. When $\overline{CE}$ is at $V_{DD}$ the data in the latch is presented to the ROM and the inputs have no effect. When $\overline{CE}$ is at ground the data presented on the inputs is read into the latch but the previous data is still in the ROM. Returning $\overline{CE}$ to $V_{DD}$ presents the new data to the ROM and $f_C$ changes. When $\overline{CE}$ is at $V_{SS}$ the inputs go directly to the ROM, changing $f_C$ immediately. This is the configuration for a fixed filter; $\overline{CE}$ is at $V_{SS}$ and the $D_0$ through $D_5$ are tied to $V_{DD}$ or $V_{SS}/D_{GRND}$ depending on the desired $f_C$ . | 4055916 0015878 744 <sup>2.)</sup> The tables are based on common TV crystal. See paragraph on "Clock Frequencies" for more detail. # **Programmable Low Pass Filter** # **Pin Function Description** (Continued) | Pin Name | Number | Function | |--------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSC <sub>1</sub><br>OSC <sub>0</sub> | 13<br>14 | Oscillator In and Oscillator Out: Placing a crystal and a $10M\Omega$ resistor across these pins creates the time base oscillator. An inexpensive choice is to use the 3.58MHz TV colorburst crystal. | | SIG IN | 12 | Signal Input: This is the inverting input of the input op amp. The non-inverting input is internally connected to Analog Ground. | | FB | 10 | Feedback: This is the feedback point for the input op amp. The feedback resistor should be $\geq 10 k\Omega$ for proper operation. | | FLT OUT | 9 | Filter Out: This is the high impedance output of the programmable low pass filter. Loads must be ≥10kΩ. | | BUFF IN | 8 | Buffer Input: The inverting input of the buffer amplifier. | | BUFF OUT | 7 | Buffer Out: The buffer amplifier output to drive low impedance loads. This pin may drive as low as $600\Omega$ loads. | # Operation S3528B Filter is a CMOS Switched Capacitor Filter device designed to provide a very accurate, very flat, programmable filter that can be used in fixed applications where only one cutoff frequency is used, or in dynamic applications where logic or a microprocessor can select any one of 64 different cutoff frequencies. It is normally clocked by an inexpensive TV color burst crystal and provides the cutoff frequencies seen in Table 1 when the Data Bus pins are programmed. All that is required for fixed operation is a $10M\Omega$ resistor, the 3.58MHz TV crystal, and some resistors and capacitors around the input and output amplifiers to set the gain, anti-aliasing, and smoothing. The Data Bus pins are programmed from the table to either a "1" (+5V) or a "0" (ground or -5V) for the desired cutoff frequency. The $\overline{\text{CE}}$ pin is tied low, to $V_{SS}$ . 4055916 0015879 680 August 1996 ## **Operation** (Continued) The ROM is addressed by the contents of the latch and presents an 11-bit word to the programmable divider which divides $f_{\rm CLK}$ . The FILTER OUT pin is capable of driving a $10k\Omega$ load directly or, for smoothing and driving a $600\Omega$ load, the output buffer amplifier can be used for impedance matching. As illustrated in the curves of Figures 3, and 5 through 7, the passband ripple (for fc<18kHz) is less than $\pm 0.1$ dB and the stop band rejection is better than 50dB, as measured on a network analyzer. **Voice Band** For microprocessor controlled operation, the Data Bus can be bridged across a regular TTL bus and when $\overline{CE}$ is strobed, the data present will be latched in and the filter will settle down to its new cutoff frequency. In CMOS systems, the Data Bus and $\overline{CE}$ can be swung rail-to-rail. A<sub>GND</sub> and D<sub>GND</sub> must be at ½ the supply voltage. The following table illustrates the available cutoff frequencies based on using a 3.58MHz TV crystal for a time base, by approximately 100Hz steps through the voice band from 100Hz to 3900Hz. Note that the hex input code for each frequency in the voice band is one-hundredth of the cutoff frequency. For 3200Hz, the hex code is 32, for 900Hz it is 09. Additional frequencies are listed with their codes on the right side of the Table 1.0. Table 1.0—Standard Frequency Table: Programmable Filter S3528B. $f_{CLOCK} = 3.58MHz$ | • | | | |---|-------------------|-----------| | | Additional Points | s Availab | | Input Code<br>(HEX) | Divider | f <sub>c</sub><br>Actual | |---------------------|----------|--------------------------| | 05-00 | Ratio | (Hz) | | | <u> </u> | | | 00 | 2048 | 44 | | 01 | 895 | 100 | | 02 | 447 | 200 | | 03 | 298 | 300 | | 04 | 224 | 399 | | 05 | 179 | 500 | | 06 | 149 | 601 | | 07 | 128 | 699 | | 08 | 112 | 799 | | 09 | 99 | 904 | | 10 | 89 | 1005 | | 11 | 81 | 1105 | | 12 | 74 | 1209 | | 13 | 69 | 1297 | | 14 | 64 | 1398 | | 15 | 60 | 1491 | | 16 | 56 | 1598 | | 17 | 53 | 1688 | | 18 | 50 | 1790 | | 19 | 47 | 1904 | | 20 | 45 | 1989 | | 21 | 43 | 2081 | | 22 | 41 | 2183 | | 23 | 39 | 2295 | | 24 | 37 | 2418 | | 25 | 36 | 2486 | | 26 | 34 | 2632 | | 27 | 33 | 2711 | | 28 | 32 | 2797 | | 29 | 31 | 2887 | | 30 | 30 | 2983 | | 31 | 29 | 3086 | | 32 | 28 | 3196 | | 33 | 27 | 3314 | | 34 | 26 | 3442 | | 36 | 25 | 3579 | | 37 | 24 | 3728 | | 39 | 23 | 3891 | | Input Code<br>(HEX)<br>D <sub>5</sub> -D <sub>0</sub> | Divider<br>Ratio | f <sub>c</sub><br>Actual<br>(Hz) | |-------------------------------------------------------|------------------|----------------------------------| | 0A | 188 | 476 | | 0B | 358 | 250 | | 0C | 90 | 994 | | OD OD | 87 | 1028 | | 0E | 85 | 1053 | | 0F | 78 | 1147 | | 1A | 61 | 1467 | | 1B | 58 | 1542 | | 10 | 52 | 1721 | | 1D | 46 | 1945 | | 1E | 44 | 2034 | | l 1F | 40 | 2237 | | 2A | 38 | 2350 | | 2B | 35 | 2557 | | 2C | 22 | 4067 | | 2D | 20 | 4474 | | 2E | 18 | 4971 | | 2F | 16 | 5593 | | 35 | 15 | 5965 | | 38 | 14 | 6392 | | 3A | 12 | 7457 | | 3B | 10 | 8949 | | 3C | 9 | 9943 | | 3D | 6 | 14915 | | 3E | 5 | 17897 | | 3F | 4 | 22372 | $$f_{\text{cutoff}} = \frac{f_{\text{CLOCK}}}{40 \text{ (Divider Ratio)}}$$ $$f_{\text{sampling}} = \frac{f_{\text{CLOCK}}}{\text{Divider Ratio}}$$ | 4055916 0015880 3T2 📟 # **Programmable Low Pass Filter** August 1996 # **Applications Information** Many filter applications can benefit from the S3528B, particularly if extremely flat passband response with precise, repeatable cutoff frequencies are required. Or, if the same performance is required at different frequencies it can be switched or microprocessor controlled. The circuits (Figures 1 and 2) illustrate how the S3528B might be connected for two different uses. The "stand alone" drawing (Figure 1) shows how it would be programmed as a fixed, 3200Hz low pass filter. The other drawing (Figure 2) shows a microprocessor driven application that lets the cutoff frequency be varied on command. Some fields that can use such a filter are speech analysis and scrambling, geo-physical instrumentation, under water accoustical instrumentation, two-way radio, telecommunications, electronic music, remotely programmable test equipment, tracking filter, etc. ### **Anti-Aliasing** In planning an application the basic fundamentals of sampling devices must be considered. For example, aliasing must be taken into consideration. If a frequency close to the sampling frequency is presented to the input it can be aliased or folded back into the pass- an be anased or folded back into the pass 4055916 0015882 175 band. Because the S3528B has an input cosine filter the effective sample frequency is twice the filter clock frequency of 40 times the cutoff frequency. If $f_{\rm C}=1000{\rm Hz}$ and a signal of 79,200Hz is put into the filter, it will alias the 80kHz effective sampling frequency of the input cosine filter and appear as an 800Hz signal at the output. This means that for some applications the input op amp must be used to construct a simple one or two pole RC anti-aliasing filter to insure performance. In many situations, however, this will not be necessary since the input signal will already be band-limited. ### **Smoothing** In addition, all sampling devices will have aliased components near the clock frequency in the output. For example, there will be small components at $f_{\rm clk} \pm f_{\rm in}$ in the output waveform. This can be reduced by constructing a simple smoothing filter around the output buffer amplifier. Because of the sinx/x characteristics of a sample and hold stage the aliasing components are already better than 30dB down. The clock feed through is approximately $-50{\rm dBV}$ . This means that a simple one pole filter can provide another 20dB of rejection to keep the aliasing below 50dB down. In the case of a 3kHz $f_{\rm CUTOFF}$ and the smoothing filter designed for a 3dB point at $4f_{\rm CUTOFF}$ the smoothing filter will affect # **Programmable Low Pass Filter** ## Smoothing (continued) the 3kHz point by .25dB. If this is not desirable then the smoothing filter might be constructed as a second order filter. For a fixed application, anti-aliasing and smoothing are straight forward. For a dynamic operation, the desired operating range of frequencies must be considered carefully. It may be necessary to switch in or out additional components in the RC filters to move cutoff frequencies. The S3528B has a ratio of cutoff frequencies of 550:1 and to use the full range would require some switching. ## **Notch Rejection** The filter is designed to have 51dB of rejection at 1.3f<sub>CUTOFF</sub> and greater. If greater rejection of a specific tone or signal frequency is desired, the cutoff frequency can be selected to position the undesired tone at 1.325f<sub>CUTOFF</sub> or 1.62f<sub>CUTOFF</sub>. This will place it in a notch as illustrated in Figure 5. The S3529B (High Pass Filter) and the S3528B (Low Pass Filter) can be used together to make either Band Pass or Band Reject/Notch filters. The control code selection determines the bandwidth of the resulting filter. It should be noted that with the S3528B and S3529B data pins connected in parallel and their analog inputs and outputs in series a bandpass filter of approximately 10% bandwidth is created. ### **Crystal Oscillator** The S3528B crystal oscillator circuit requires a 10 Meg ohm resistor in parallel with a standard 3.58MHz television colorburst crystal. For this application, however, crystals with relaxed tolerances can be used. Specifications can be as follows: August 1996 - Note: - Anti-aliasing and smoothing filters on both chips A1, A2, S1, S2 $\,$ - Lowpass after highpass to remove higher harmonics, unless cosine input filter of lowpass needed to clean noisy input signal - For wider band width two different oscillators can be used. - For same digital logic code N = multiple of clock#1 to clock#2 f<sub>cL</sub> = .9fcu # **Programmable Low Pass Filter** Frequency $3.579545 \pm .02\%$ RS≤180Ω L<sub>M</sub>∼96MH $C_1 = 18pF$ $C_h = 7pF$ ## **Alternate Clock Configurations** If 3.58MHz is already available in the system it can be applied directly as a logic level to the $OSC_{IN}$ (pin 13). [Max. zero $\sim$ 30% ( $V_{DD}$ - $V_{SS}$ ), min. one $\sim$ 70% ( $V_{DD}$ - $V_{SS}$ )]. Waveforms not satisfying these logic levels can be capacitively coupled to $OSC_{IN}$ as long as the 10 Meg ohm feedback resistor is installed as shown in Figure 16. Although the tables are constructed around the TV colorburst crystal, other clock frequencies can be used from crystals or external clocks to achieve any cutoff frequency in the operating range. For example, by using a rate multiplier and duty-cycle restorer circuit between the system clock and the S3528B, and switching the inputs to the S3528B, almost any cutoff frequency between 40Hz and 35kHz can be selected. The clock input frequency can be anywhere between 500kHz and 5MHz. In addition to crystals or external clocks the S3528B can be used with ceramic resonators such as the Murata CSA series "Ceralock" devices. All that is required is the resonator and 2 capacitors to $V_{\rm SS}$ . Although the resonators are not quite as accurate as crystals they can be less expensive.