INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC02 1997 Jun 10



HILIP

## SAA4995WP

#### FEATURES

- Horizontal sample rate conversion in both zoom and compress direction, with a sample rate conversion factor between 0.5 and 2 (in 384 steps)
- Dynamic sample rate conversion for panorama mode display e.g. 4 : 3 material on a 16 : 9 display
- Dynamic sample rate conversion for amaronap mode display of e.g. 16 : 9 material on a 4 : 3 display
- Operates with 1fh and 2fh
- Programmable via microcontroller SNERT (Synchronous No parity Eight bit Receive Transmit) bus.

#### **GENERAL DESCRIPTION**

The PAN-IC is an add-on IC to be used, for example, between analog-to-digital conversion and a serial (field) memory. The device performs the following tasks:

- Linear horizontal sample rate conversion in both zoom and compress direction, with a sample rate conversion factor between 0.5 and 2
- Dynamic sample rate conversion for panorama mode display of e.g. 4 : 3 material on a 16 : 9 display
- Dynamic sample rate conversion for amaronap mode display of e.g. 16 : 9 material on a 4 : 3 display.

The PAN-IC has the ability to increase the data rate from the ADC to a maximum of twice the data rate at the output. To achieve this a clock rate at twice the normal output clock rate is needed to write data to the memory. All actions to generate a lower data rate, produces disable cycles in Write Enable (WE).

#### QUICK REFERENCE DATA

| SYMBOL           | PARAMETER                     | MIN. | TYP. | MAX. | UNIT |
|------------------|-------------------------------|------|------|------|------|
| V <sub>DD</sub>  | supply voltage                | 4.5  | 5    | 5.5  | V    |
| I <sub>DD</sub>  | supply current                | _    | 110  | _    | mA   |
| f <sub>CLK</sub> | operating clock frequency     | _    | -    | 33   | MHz  |
| T <sub>amb</sub> | operating ambient temperature | 0    | _    | 70   | °C   |

#### **ORDERING INFORMATION**

|           |        | PACKAGE                               |          |  |  |  |
|-----------|--------|---------------------------------------|----------|--|--|--|
|           | NAME   | DESCRIPTION                           | VERSION  |  |  |  |
| SAA4995WP | PLCC44 | plastic leaded chip carrier; 44 leads | SOT187-2 |  |  |  |

SAA4995WP

## PANorama-IC (PAN-IC)

#### **BLOCK DIAGRAM**



## SAA4995WP

#### PINNING

| SYMBOL           | PIN | DESCRIPTION              |
|------------------|-----|--------------------------|
| U <sub>I1</sub>  | 1   | U input bit 1            |
| U <sub>I0</sub>  | 2   | U input bit 0            |
| V <sub>I1</sub>  | 3   | V input bit 1            |
| V <sub>I0</sub>  | 4   | V input bit 0            |
| CL16             | 5   | half system clock        |
| V <sub>DD4</sub> | 6   | supply voltage 4         |
| WEI              | 7   | write enable input       |
| TEST             | 8   | test mode switch         |
| SCANIN           | 9   | input for scan chain     |
| V <sub>DD1</sub> | 10  | supply voltage 1         |
| Т0               | 11  | test mode switch 0       |
| GND1             | 12  | ground 1                 |
| T1               | 13  | test mode switch 1       |
| WE <sub>od</sub> | 14  | write enable odd samples |
| V <sub>DD2</sub> | 15  | supply voltage 2         |
| GND2             | 16  | ground 2                 |
| WEO              | 17  | write enable output      |
| V <sub>O0</sub>  | 18  | V output bit 0           |
| V <sub>O1</sub>  | 19  | V output bit 1           |
| U <sub>O0</sub>  | 20  | U output bit 0           |
| U <sub>O1</sub>  | 21  | U output bit 1           |
| Y <sub>O0</sub>  | 22  | luminance output bit 0   |
| Y <sub>01</sub>  | 23  | luminance output bit 1   |

| SYMBOL           | PIN | DESCRIPTION                                   |
|------------------|-----|-----------------------------------------------|
| Y <sub>O2</sub>  | 24  | luminance output bit 2                        |
| Y <sub>O3</sub>  | 25  | luminance output bit 3                        |
| Y <sub>O4</sub>  | 26  | luminance output bit 4                        |
| Y <sub>O5</sub>  | 27  | luminance output bit 5                        |
| Y <sub>O6</sub>  | 28  | luminance output bit 6                        |
| Y <sub>07</sub>  | 29  | luminance output bit 7                        |
| GND3             | 30  | ground 3                                      |
| CLK              | 31  | system clock                                  |
| GND4             | 32  | ground 4                                      |
| V <sub>DD3</sub> | 33  | supply voltage 3                              |
| SNDA             | 34  | data input from interface<br>SNERT bus        |
| SNCL             | 35  | clock input from interface<br>SNERT bus       |
| VRST             | 36  | reset input in the vertical blanking interval |
| Y <sub>I7</sub>  | 37  | luminance input bit 7                         |
| Y <sub>I6</sub>  | 38  | luminance input bit 6                         |
| Y <sub>I5</sub>  | 39  | luminance input bit 5                         |
| Y <sub>I4</sub>  | 40  | luminance input bit 4                         |
| Y <sub>I3</sub>  | 41  | luminance input bit 3                         |
| Y <sub>I2</sub>  | 42  | luminance input bit 2                         |
| Y <sub>I1</sub>  | 43  | luminance input bit 1                         |
| Y <sub>I0</sub>  | 44  | luminance input bit 0                         |

### SAA4995WP



#### FUNCTIONAL DESCRIPTION

The PAN-IC is an add-on IC to be used, for example, between analog-to-digital conversion and a serial (field) memory. The device performs the following tasks:

- Linear horizontal sample rate conversion in both zoom and compress direction, with a sample rate conversion factor between 0.5 and 2
- Dynamic sample rate conversion for panorama mode display of e.g. 4 : 3 material on a 16 : 9 display
- Dynamic sample rate conversion for amaronap mode display of e.g. 16 : 9 material on a 4 : 3 display.

The PAN-IC has the ability to increase the data rate from the ADC (maximum 16 MHz in a 16/32 MHz concept) to a maximum of twice the data rate. For this, a 32 MHz clock rate is needed to write to the memory. All actions to generate a lower data rate produces disable cycles in write enable.

In panorama and amaronap modes, the sample rate conversion factor is modulated along the video line.

In the centre of the line a high quality compression (e.g. with a factor  $\frac{4}{3}$ ) has to be made. Towards the sides of the line, more and more expansion and compression respectively is made. The sample rate conversion factor over a line will have a bathtub shape, with parameters illustrated in Fig.3:

- X<sub>0I</sub> and X<sub>0r</sub>, where in-between a constant data rate is maintained (area I) and starting points from where a curve can be programmed for its 2nd derivative (in areas II and V)
- X<sub>1I</sub> and X<sub>1r</sub>, points from where a new curve can be programmed for its 2nd derivative (for areas III and IV)
- X<sub>2l</sub> corresponds to the first sample in the output data stream, defined by start of WE<sub>1</sub>
- X<sub>2r</sub> corresponds to the last sample in the output data stream, defined by the programmed number of samples
- C<sub>1</sub>, which controls the second derivatives of the data rate in areas II and V
- C<sub>2</sub>, which controls the second derivatives of the data rate in areas III and IV.

### SAA4995WP

#### Interpolation function

The interpolation for phase positions between the original samples, is achieved with a variable phase delay filter with 10 taps for luminance signals and 4 taps for chrominance signals. For luminance the PAN-IC supplies samples up to 32 MHz. For chrominance the PAN-IC supplies each U and V samples with a data rate of 8 MHz (max).

#### Processing control in the PAN-IC

The compress factor (see Fig.4) at any position in the lines is a function of the dynamically changing DTO-increment. When  $DTO_{incr} = 255$ , the sample rate is divided by 2; when  $DTO_{incr} = 0$ , the sample rate in the PAN-IC remains unchanged; when  $DTO_{incr} = -128$ , the sample rate is doubled.

#### Control of number of samples per line

Three possibilities exist for the relationship between the end of  $WE_1$  and the required number of samples per line for storage in the field memory:

- WE<sub>1</sub> negative edge coincides with the required last sample in the line; standard operation.
- WE<sub>1</sub> negative edge is reached before the present last sample in the line was required; extra dummy WE cycles will be generated at the maximum rate (zoom factor 2) to arrive at the required number of samples per line.
- The required number of samples per line is reached before WE<sub>1</sub> negative edge; the DTO calculations will continue until the required number of samples is reached, but without generation of WE cycles.

The programmed number of samples per line is thus always realized, independent of all other controls (unless the line period becomes insufficient to store up to the last sample in a line). When using odd/even sample distribution, the programmed number of samples refers to the number of samples in each data stream. Consequently, the total number of samples is twice as many. There is an offset in the programmed number of samples compared to the effective number of samples per line.

- Effective number of Y samples = 4 × (programmed number of samples + 1)
- Effective number of UV samples = 1 × (programmed number of samples + 1)

#### **SECAM Y notch**

A notch filter at the Y input of the PAN-IC can be switched on. The purpose of this filter is to prevent artefacts from scan velocity modulation with SECAM inputs. The notch filter is an FIR filter with coefficients (-1 0 3 0 3 0 -1). When  $f_s = 16$  MHz, the notch frequency is 4 MHz; the maximum gain of the filter is +3 dB at 2 and 6 MHz.

#### Timing

The inputs are related to CL16 (half system clock). This clock is used for reference in the PAN-IC from the CL16 pin. The system clock must have a fixed phase relationship to the CL16 enable signal (one clock system).

#### Relationship of WE to video data

WE inputs and outputs may be used with either coincident or advanced WE to video timing (see Fig.5). The advanced WE to video timing is applicable to field memories, such as the SAA4955TJ. The input and output WEs of the PAN-IC can be programmed separately to either timing by the in-phase and out-phase bits.

#### Odd/even sample distribution

The PAN-IC usually delivers a complete YUV data stream to one receiving device, e.g. a field memory. Optionally, a data stream can be split into odd and even samples, to be received by two receiving devices.

The relationship between Y and UV samples is then non-trivial (see Tables 1 to 4).

### SAA4995WP

NO SPLITTING INTO ODD AND EVEN SAMPLE STREAM

 Table 1
 Normal output YUV data stream

| E                  | 0                  | Е                  | 0                  | E                  | 0                             | Е                             | 0                             | Е                  | 0                  | Е                  | 0                  | E                              |
|--------------------|--------------------|--------------------|--------------------|--------------------|-------------------------------|-------------------------------|-------------------------------|--------------------|--------------------|--------------------|--------------------|--------------------------------|
| Y <sup>0</sup>     | Y1                 | Y <sup>2</sup>     | Y <sup>3</sup>     | Y <sup>4</sup>     | Y <sup>5</sup>                | Y6                            | Y7                            | Y <sup>8</sup>     | Y9                 | Y <sup>10</sup>    | Y <sup>11</sup>    | Y12                            |
| UV <sub>76</sub> 0 | UV <sub>54</sub> 0 | UV <sub>32</sub> 0 | UV <sub>10</sub> 0 | UV <sub>76</sub> 4 | UV <sub>54</sub> <sup>4</sup> | UV <sub>32</sub> <sup>4</sup> | UV <sub>10</sub> <sup>4</sup> | UV <sub>76</sub> 8 | UV <sub>54</sub> 8 | UV <sub>32</sub> 8 | UV <sub>10</sub> 8 | UV <sub>76</sub> <sup>12</sup> |

SPLITTING INTO ODD AND EVEN SAMPLE STREAM

Keeps corresponding parts of the UV samples in one stream (UV<sup>0</sup>, UV<sup>8</sup>, etc. in even stream and UV<sup>4</sup>, UV<sup>12</sup>, etc. in odd stream): The odd data stream misses two samples at the start of a line and has two dummy samples at the end of the line, to keep the UV format correct and maintain the same line length as for the even stream (In the odd stream, the last two Y samples and the last U and V samples of a line are not valid).

#### Table 2 Even YUV data stream

| Е                  | _ | Е                  | _ | E                  | _ | E                  | _ | E                  | _ | E                  | _ | Е                              |
|--------------------|---|--------------------|---|--------------------|---|--------------------|---|--------------------|---|--------------------|---|--------------------------------|
| Y <sup>0</sup>     | - | Y <sup>2</sup>     | _ | Y <sup>4</sup>     | - | Y <sup>6</sup>     | _ | Y <sup>8</sup>     | - | Y <sup>10</sup>    | - | Y <sup>12</sup>                |
| UV <sub>76</sub> 0 | - | UV <sub>54</sub> 0 | _ | UV <sub>32</sub> 0 | - | UV <sub>10</sub> 0 | _ | UV <sub>76</sub> 8 | _ | UV <sub>54</sub> 8 | - | UV <sub>32</sub> <sup>12</sup> |

#### Table 3 Odd YUV data stream

| _ | _ | _ | _ | _ | 0                  | - | 0                             | _ | 0                             | _ | 0                             | - |
|---|---|---|---|---|--------------------|---|-------------------------------|---|-------------------------------|---|-------------------------------|---|
| - | - | - | - | - | Y <sup>5</sup>     | - | Y7                            | — | Y9                            | - | Y <sup>11</sup>               | — |
| _ | - | - | _ | _ | UV <sub>76</sub> 4 | _ | UV <sub>54</sub> <sup>4</sup> | _ | UV <sub>32</sub> <sup>4</sup> | - | UV <sub>10</sub> <sup>4</sup> | _ |

The even and odd data streams given in Tables 2 and 3 can be distributed to two receiving devices with input enable facilities. A separate input signal for each of the receiving devices must then be applied while the even YUV data stream and odd YUV data stream are again combined.

COMBINED ODD/EVEN OUTPUT YUV DATA STREAM

Table 4 Distribution with odd/even input enable signals

| Е                  | _ | E                  | _ | Е                  | _                  | E                  | 0                             | E                  | 0                             | E                  | 0                             | E                             |
|--------------------|---|--------------------|---|--------------------|--------------------|--------------------|-------------------------------|--------------------|-------------------------------|--------------------|-------------------------------|-------------------------------|
| Y <sup>0</sup>     | - | Y <sup>2</sup>     | _ | Y <sup>4</sup>     | Y <sup>5</sup>     | Y6                 | Y7                            | Y <sup>8</sup>     | Y9                            | Y <sup>10</sup>    | Y <sup>11</sup>               | Y12                           |
| UV <sub>76</sub> 0 | _ | UV <sub>54</sub> 0 | _ | UV <sub>32</sub> 0 | UV <sub>76</sub> 4 | UV <sub>10</sub> 0 | UV <sub>54</sub> <sup>4</sup> | UV <sub>75</sub> 8 | UV <sub>32</sub> <sup>4</sup> | UV <sub>54</sub> 8 | UV <sub>10</sub> <sup>4</sup> | UV <sub>32</sub> <sup>8</sup> |

## SAA4995WP





### SAA4995WP



#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                          | PARAMETER                           | CONDITIONS | MIN. | MAX.                  | UNIT |
|---------------------------------|-------------------------------------|------------|------|-----------------------|------|
| V <sub>DD</sub>                 | supply voltage                      |            | -0.5 | +6.5                  | V    |
| V <sub>i</sub> , V <sub>o</sub> | input and output voltages           |            | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| I <sub>o/out</sub>              | output current per output pin       |            | -    | 20                    | mA   |
| P/out                           | power dissipation per output pin    |            | -    | 100                   | mW   |
| T <sub>stg</sub>                | storage temperature                 |            | -55  | +140                  | °C   |
| T <sub>amb</sub>                | operating ambient temperature       |            | -40  | +85                   | °C   |
| V <sub>ESD</sub>                | electrostatic handling for all pins | note 1     | -    | ±2000                 | V    |
|                                 |                                     | note 2     | _    | ±300                  | V    |

#### Notes

- 1. Human body model: C = 100 pF, R = 1.5 k $\Omega$ , V = 2 kV.
- 2. Machine model: C = 200 pF, R = 0  $\Omega$ , V = 300 V.

#### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 50    | K/W  |

### SAA4995WP

#### CHARACTERISTICS

 $V_{DD}$  = 5.0 V;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL                   | PARAMETER                                          | CONDITIONS                                         | MIN. | TYP.                                         | MAX.            | UNIT |
|--------------------------|----------------------------------------------------|----------------------------------------------------|------|----------------------------------------------|-----------------|------|
| V <sub>DD</sub>          | supply voltage                                     |                                                    | 4.5  | 5                                            | 5.5             | V    |
| I <sub>DD</sub>          | supply current                                     |                                                    | -    | 110                                          | -               | mA   |
| f <sub>CLK</sub>         | operating frequency (CLK)                          |                                                    | -    | -                                            | 33              | MHz  |
| f <sub>CL16</sub>        | operating frequency (CL16)                         |                                                    | -    | <sup>1</sup> / <sub>2</sub> f <sub>CLK</sub> | -               | MHz  |
| V <sub>IL</sub>          | LOW level input voltage                            |                                                    | -    | -                                            | 0.8             | V    |
| V <sub>IH</sub>          | HIGH level input voltage                           |                                                    | 2.0  | -                                            | V <sub>DD</sub> | V    |
| Ci                       | input capacitance                                  |                                                    | -    | 10                                           | 15              | pF   |
| V <sub>OL</sub>          | LOW level output voltage                           | $I_0 = 4 \text{ mA}$                               | -    | -                                            | 0.4             | V    |
| V <sub>OH</sub>          | HIGH level output voltage                          | $I_0 = -4 \text{ mA}$                              | 2.6  | 3.4                                          | -               | V    |
| t <sub>su(i)(D)</sub>    | input set-up time with respect to CL16 rising edge | except pins SNDA, SNCL,<br>VRST and CLK; see Fig.6 | 8    | -                                            | -               | ns   |
| t <sub>h(i)(CL16)</sub>  | input hold time with respect to CL16 rising edge   | except pins SNDA, SNCL,<br>VRST and CLK; see Fig.6 | 0    | -                                            | -               | ns   |
| t <sub>su(i)(CL16)</sub> | input set-up time with respect to CLK rising edge  | see Fig.6                                          | 7    | -                                            | -               | ns   |
| t <sub>h(i)(CL16)</sub>  | input hold time with respect to CLK rising edge    | see Fig.6                                          | 3    | -                                            | -               | ns   |
| t <sub>h(o)</sub>        | output hold time with respect to CLK               | C <sub>L</sub> = 7 pF                              | 5    | -                                            | -               | ns   |
| t <sub>d</sub>           | output delay time with respect to CLK              | C <sub>L</sub> = 15 pF                             | -    | -                                            | 19              | ns   |
| T <sub>amb</sub>         | operating ambient temperature                      |                                                    | 0    | -                                            | 70              | °C   |
| Tj                       | junction temperature                               |                                                    | -    | -                                            | 125             | °C   |



**MICROCONTROLLER BUS TIMING (SNERT BUS)** 

### SAA4995WP

| SYMBOL                | PARAMETER              | CONDITIONS | MIN. | MAX. | UNIT |
|-----------------------|------------------------|------------|------|------|------|
| T <sub>cy(SNCL)</sub> | SNCL cycle time        | see Fig.7  | 1    | _    | μs   |
| t <sub>su(i)</sub>    | input data set-up time | see Fig.7  | 90   | _    | ns   |
| t <sub>h(i)</sub>     | input data hold time   | see Fig.7  | 50   | _    | ns   |
| t <sub>h(o)(D)</sub>  | output data hold time  | see Fig.7  | 0    | -    | ns   |
| t <sub>d</sub>        | output data delay time | see Fig.7  | _    | 700  | ns   |



#### MICROCONTROLLER BUS CONTROL (SNERT BUS)

The following control table applies (Table 5), for control via the microcontroller bus (SNERT bus, consisting of SNCL, SNDA and VRST signals). Data communication is by writing to the PAN-IC (address 40H to 48H) and reading from it (address 49H)

| ADDRESS<br>(HEX) | FUNCTION                   | # OF BITS | BIT<br>POSITION | REMARKS                                                                                                |
|------------------|----------------------------|-----------|-----------------|--------------------------------------------------------------------------------------------------------|
| 40               | X <sub>11</sub>            | 8         | 7:0             | definition of $X_{1\mathrm{I}}$ with a resolution of 4 samples; see Fig.3 and note 1                   |
| 41               | X <sub>0I</sub>            | 8         | 7:0             | definition of $X_{01}$ with a resolution of 4 samples; see Fig.3 and note 1                            |
| 42               | X <sub>0r</sub>            | 8         | 7:0             | definition of $X_{0r}$ with a resolution of 4 samples; see Fig.3 and note 1                            |
| 43               | X <sub>1r</sub>            | 8         | 7:0             | definition of $X_{1r}$ with a resolution of 4 samples; see Fig.3 and note 1                            |
| 44               | output samples<br>per line | 8         | 7:0             | resolution of 4 luminance samples; actual #<br>samples = (programmed # samples + 1) $\times$ 4; note 2 |

| Table 5 | SNERT-bus control |
|---------|-------------------|
|         |                   |

### SAA4995WP

| ADDRESS<br>(HEX) | FUNCTION       | # OF BITS   | BIT<br>POSITION | REMARKS                                                                                                                            |  |
|------------------|----------------|-------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| 45               | C <sub>0</sub> | 8           | 7:0             | constant DTO <sub>incr</sub> value for area I, MSB extended by zoom bit<br>at address 48 (twos complement value); see Figs 3 and 4 |  |
| 46               | C <sub>1</sub> | 6           | 5:0             | 2nd derivatives for DTO <sub>incr</sub> for areas II and V<br>(twos complement value); see Figs 3 and 4                            |  |
|                  | distribution   | 1           | 6               | enables odd/even sample distribution; see Tables 1 to 4                                                                            |  |
| 47               | C <sub>2</sub> | 6           | 5:0             | 2nd derivatives for DTO <sub>incr</sub> for areas III and IV (twos complement value)                                               |  |
|                  | test 1         | 1           | 6               | test bit, must be logic 0 in normal operation                                                                                      |  |
|                  | notch          | 1           | 7               | SECAM Y notch on/off (logic 1 = on, logic 0 = off)                                                                                 |  |
| 48               | zoom bit       | 1           | 0               | logic 1 = zoom, logic 0 = compress in area I                                                                                       |  |
|                  | in-phase       | 1           | 1               | logic 1 = shifted relation WE_IN to input data; see Fig.5                                                                          |  |
|                  | out-phase      | 1           | 2               | logic 1 = shifted relation $WE_O/WE_{od}$ to output data; see Fig.5                                                                |  |
|                  | init           | 1           | 3               | circuitry is initialized at VRST pulse                                                                                             |  |
|                  | vrst_xfer      | 1           | 4               | new settings are activated at VRST pulse                                                                                           |  |
|                  | keep           | 1           | 5               | compression curve is kept from last active line in field                                                                           |  |
| -                | test 2         | 1           | 6               | test bit, must be logic 0 in normal operation                                                                                      |  |
|                  | adapt          | 1           | 7               | adapt bit, must be logic 0 in normal operation                                                                                     |  |
| 49               | identify read  | 8 read bits | 7:0             | PAN-IC identifies by pulling all bits LOW (hardware cluck)                                                                         |  |

Notes

1. For a symmetrical bathtub curve  $X_{nl} + X_{nr}$  = output samples per line + 1.

2.  $WE_I$  falling edge delay to the  $WE_O$  latest sample should not be equal to the pipeline delay. This can be controlled with the  $WE_I$  length via the microcontroller.

#### TEST

The test mode can be chosen via pins TEST, T0 and T1.

#### Table 6 Test modes

| MODE            | PIN NAME |                  |                  |  |
|-----------------|----------|------------------|------------------|--|
| MODE            | TEST     | T1               | Т0               |  |
| Functional test | 0        | X <sup>(1)</sup> | X <sup>(1)</sup> |  |
| Test mode on    | 1        | X <sup>(1)</sup> | X <sup>(1)</sup> |  |

#### Note

1. X = don't care.

## SAA4995WP

SOT187-2

#### PACKAGE OUTLINE

#### PLCC44: plastic leaded chip carrier; 44 leads



### SAA4995WP

#### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all PLCC packages.

The choice of heating method may be influenced by larger PLCC packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our *"Quality Reference Handbook"* (order code 9398 510 63011).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

Wave soldering techniques can be used for all PLCC packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

### SAA4995WP

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                       |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                    | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                  | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                      | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                       |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                       |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                       |  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr 6 A-1101 WIEN P.O. Box 213 Tel. +43 1 60 101. Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 4 Rue du Port-aux-Vins. BP317. 92156 SURESNES Cedex. Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, MUMBAI 400 018, Tel. +91 22 4938 541, Fax. +91 22 4938 722 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381

Middle East: see Italy

Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 South America: Rua do Rocio 220, 5th floor, Suite 51, 04552-903 São Paulo, SÃO PAULO - SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 829 1849 Spain: Balmes 22, 08007 BARCELONA Tel. +34 3 301 6312. Fax. +34 3 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 632 2000, Fax. +46 8 632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2686, Fax. +41 1 481 7730 Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Haves. MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421

United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777

For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1997

SCA54

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

547047/20/01/pp16

Date of release: 1997 Jun 10

Document order number: 9397 750 01609

Let's make things better.

Internet: http://www.semiconductors.philips.com



