# Dual 8-Bit Buffered Multiplying CMOS D/A Converter T-51-09-08 PM-7528 #### **FEATURES** - On-Chip Latches For Both DACs - +5V To +15V Single Supply Operation - DACs Matched To 1% - Four-Quadrant Multiplication - TTL/CMOS Compatible - 8-Bit Endpoint Linearity (±1/2 LSB) - Full Temperature Operation - Low Power Consumption - Microprocessor Compatible - Improved ESD Resistance - Automatically Insertable Cerdip and Plastic Packages - Available in Surface Mount SO, PLCC and LCC Packages - Available in Die Form ## **APPLICATIONS** - Digital Gain/Attenuation Control - Digital Control Of Filter Parameters - Digitally-Controlled Audio Circuits - X-Y Graphics - Digital/Synchro Conversion - Robotics - Ideal For Battery-Operated Equipment #### **CROSS REFERENCE** | | PMI | IDA | TEMPERATURE<br>RANGE | |----|---------|----------|----------------------| | PM | 7528AR | AD7528UD | | | PM | 7528BR | AD7528TD | MIL | | PM | 7528BR | AD7528SD | | | PM | 7528ER | AD7528CQ | | | PM | 7528FR | AD7528BQ | IND | | PM | 7528FR | AD7528AQ | | | PM | 7528GP | PM7528GP | <del></del> | | PM | 7528FP | AD7528LN | COM | | РМ | 7528FPC | AD7528KP | | ## **FUNCTIONAL DIAGRAM** ## ORDERING INFORMATION 1 | | | | PACKAGE | | |----------------------|---------------|--------------------------------------|---------------------------------------------------------|-------------------------------------------| | RELATIVE<br>ACCURACY | GÁIN<br>ERROR | MILITARY* TEMPERATURE\$5°C TO +125°C | EXTENDED<br>INDUSTRIAL<br>TEMPERATURE<br>-40°C TO +85°C | COMMERCIAL<br>TEMPERATURE<br>0°C TO +70°C | | ±1/2 LSB | ±1 LSB | PM7528AR | PM7528ER | PM7528GP | | ±1/2 LSB | ±1 LSB | PM7528ARC/883 | | - | | ±1/2 LSB | ±2LSB | PM7528BR | PM7528FR | | | ±1/2 LSB | ±2LSB | PM7528BRC/883 | PM7528FP | | | ±1/2 LSB | ±2LSB | _ | PM7528FPC | | | ±1/2 LSB | ±2 LSB | | PM7528FS | · 🔐 | - For devices processed in total compliance to MIL-STD-883, add /883 after part number. Consult factory for 883 data sheet. - t Burn-in is available on commercial and industrial temperature range parts in CerDIP, plastic DIP, and TO-can packages. ## **GENERAL DESCRIPTION** The PM-7528 contains two 8-bit multiplying digital-to-analog converters. Excellent DAC-to-DAC matching and tracking results from monolithic construction. The PM-7528 consists of two thin-film R-2R resistor-ladder networks, tracking span resistors, two data latches, one input buffer, and control logic. Operation from a 5 to 15 volt single power supply dissipates only 20mW of power in a space saving 20-pin 0.3" wide DIP. The PM-7528 features circuitry designed to protect against damage from electrostatic discharges. Digital input data is directed into one of the DAC data latches determined by the DAC selection control line DAC A/DAC B. The 8-bit wide input data path provides TTL/CMOS compatibility. The data load cycle is similar to the write cycle of a random access memory. The PM-7528 is bus compatible with most 8-bit microprocessors, including the 6800, 8080, 8085, and Z80. ## PIN CONNECTIONS | ABSOLUTE MAXIMUM RATINGS (T <sub>A</sub> =+25°C, unless otherwise noted) | | |--------------------------------------------------------------------------|----------------------------------------| | V <sub>DD</sub> to AGND | 0V. +17V | | V <sub>np</sub> to DGND | 0V +17V | | AGND to DGND | | | V <sub>DD</sub> to DGND | 0.3V +15V | | V <sub>PIN 2</sub> , V <sub>PIN 20</sub> to AGND | 0.3V. +15V | | V <sub>REF</sub> A, V <sub>REF</sub> B to AGND | +25V | | V <sub>RFB</sub> A, V <sub>RFB</sub> B to AGND | +25V | | Operating Temperature Range | ······································ | | AR, ARC, BR, BRC Versions | -55°C to +125°C | | ER, FR, FP, FPC, FS Versions | -40°C to ±85°C | | GP Version | 0°C to ±70°C | | Junction Temperature | 150°C | | Storage Temperature | -65°C to 150°C | | Lead Temperature (Soldering, 60 sec) | O.061±010 C.C− | | | | | PACKAGE TYPE | Of (Note 1) | elc | UNITS | |-------------------------|-------------|-----|-------| | 20-Pin Hermetic DIP (R) | . 80 | 15 | °C/W | | 20-Pin Plastic DIP (P) | 74 | 32 | °C/W | | 20-Contact LCC (RC) | 76 | 36 | °C/W | | 20-Pin SO (S) | 89 | 27 | *C/W | | 20-Contact PLCC (PC) | 98 | 38 | *C/W | NOTE: O<sub>IA</sub> is specified for worst case mounting conditions, i.e., O<sub>IA</sub> is specified for device in socket for TO, CerDIP, P-DIP, and LCC packages; O<sub>IA</sub> is specified for device soldered to printed circuit board for SO and PLCC packages. - 1. Do not apply voltages higher than $\boldsymbol{V}_{\boldsymbol{D}\boldsymbol{D}}$ or less than GND potential on any ter- - minal except V<sub>REF</sub>. 2. The digital control inputs are zener-protected; however, permanent damage may occur on unprotected units from high-energy electrostatic fields. Keep units in conductive foam at all times until ready to use. - 3. Do not insert this device into powered sockets; remove power before insertion - 4. Use proper antistatic handling procedures. - 5. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. ELECTRICAL CHARACTERISTICS at $V_{DD}$ = +5V or +15V, $V_{REF}A = V_{REF}B$ = +10V, OUT A = OUT B = 0V; $T_A$ = -55°C to +125°C apply for PM-7528AR/ARC/BR/BRC; $T_A$ = -40°C to +85°C apply for PM-7528ER/FR/FP/FPC/FS; $T_A$ = 0°C to +70°C apply for PM7528GP, unless otherwise noted. | | | | | | PM-75 | 28 | | |--------------------------------------------------------------------------|------------------------|-------------------------------------------------------------|--------------------------|--------------|-------|---------------------------------------|--------------| | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | UNITS | | STATIC ACCURACY (Note 1) | | | | | | <del></del> | | | Resolution | N | | | 8 | | · · · · · · · · · · · · · · · · · · · | Bits | | Relative Accuracy<br>(Note 2) | NL | | | _ | _ | ±1/2 | LSB | | Differential Nonlinearity<br>(Note 3) | DNL | | · | - | | ±1 | LSB | | | | T <sub>A</sub> = +25°C | PM7528A/E/G<br>PM7528B/F | | | ±1<br>±2 | <del> </del> | | Full Scale Gain Error<br>(Note 4) | G <sub>FSE</sub> | V <sub>DD</sub> = +5V<br>T <sub>A</sub> = Full Temp. Range | PM7528A/E/G<br>PM7528B/F | | | ±3<br>±4 | LSB | | | | V <sub>DD</sub> = +15V<br>T <sub>A</sub> = Full Temp. Range | PM7528A/E/G<br>PM7528B/F | <del>-</del> | | ±1<br>±3 | | | Gain Temperature<br>Coefficient<br>(ΔGain/ΔTemperature)<br>(Notes 4, 10) | TCG <sub>FS</sub> | V <sub>DD</sub> = +5V<br>V <sub>DD</sub> = +15V | | | | ±0.007<br>+0.0035 | %/°C | | | | T <sub>A</sub> = +25°C | ··· | . ~ | 5 | ±50 | | | Output Leakage Current Out A (Pin 2)/Out B (Pin 20) | I <sub>LKG</sub> | V <sub>DD</sub> = +5V<br>T <sub>A</sub> = Full Temp. Range | | - | _ | ±400 | nA: | | (Note 5) | | V <sub>DD</sub> = +15V<br>T <sub>A</sub> = Full Temp. Range | | - | | +200 | | | Input Resistance<br>(V <sub>REF</sub> A, V <sub>REF</sub> B)<br>(Note 6) | R <sub>REF</sub> | | | 8 | _ | 15 | kΩ | | V <sub>REF</sub> A/V <sub>REF</sub> B<br>(Input Resistance Match) | ۵۷ <sub>REF</sub> A, B | | | <u> </u> | 0.1 | ±1 | <b>%</b> | **ELECTRICAL CHARACTERISTICS** at $V_{DD} = +5V$ or +15V, $V_{REF}A = V_{REF}B = +10V$ , OUT A = OUTB = 0V; $T_A = -55$ °C to +125°C apply for PM-7528AR/ARC/BR/BRC; $T_A = -40$ °C to +85°C apply for PM-7528ER/FR/FP/FPC/FS; $T_A = 0$ °C to +70°C apply for PM7528GP, unless otherwise noted. *Continued* | | | | | PM-7528 | | ÷ | |-------------------------------------------|------------------------------|-------------------------------------------------------------|--------------|----------------|--------------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | DIGITAL INPUTS<br>(Note 9) | | | | · | | | | Digital Input High<br>(Note 8) | V <sub>INH</sub> | V <sub>DD</sub> = +5V<br>V <sub>DD</sub> = +15V | 2,4<br>13.5 | - | -<br>- | ٧ | | Digital Input Low<br>(Note 8) | V <sub>INL</sub> | V <sub>DD</sub> = +5V<br>V <sub>DD</sub> = +15V | <del>-</del> | | 0.8<br>1.5 | ٧ | | Input Current<br>(Note 7) | I <sub>IN</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | <b>→</b> | .001 | ±1<br>±10 | μΑ | | Input Capacitance<br>(Note 10) | C <sub>IN</sub> | DB0-DB7<br>WR, CS, DAC A/DAC B | | <del>-</del> | 10<br>15 | pF | | SWITCHING CHARACTERISTI<br>(Notes 10, 11) | CS at V <sub>DD</sub> = +5V | | | <del></del> :- | | | | Chip Select to<br>Write Set-Up Time | t <sub>CS</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 200<br>230 | <del>-</del> . | | ns | | Chip Select to<br>Write Hold Time | t <sub>CH</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 20<br>30 | | -<br>- | ns | | DAC Select to<br>Write Set-Up Time | t <sub>AS</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 200<br>230 | <u> </u> | <del></del> | ns | | DAC Select to<br>Write Hold Time | t <sub>AH</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 20<br>30 | <b>-</b> | | ns | | Data Valid to<br>Write Set-Up Time | t <sub>DS</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 110<br>130 | <del>-</del> | <u>-</u> | ns | | Data Valid to<br>Write Hold Time | t <sub>DH</sub> | | 0 | | _ | ns | | Write Pulse Width | t <sub>WR</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 180<br>200 | - | | ns | | SWITCHING CHARACTERISTI<br>(Notes 10, 11) | CS at V <sub>OD</sub> = +15V | | | | | | | Chip Select to<br>Write Set-Up Time | <sup>t</sup> cs | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 60<br>80 | . <del>-</del> | <del></del> | ris | | Chip Select to<br>Write Hold Time | t <sub>CH</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 10<br>15 | <del>-</del> | <u>-</u> | ns | | DAC Select to<br>Write Set-Up Time | t <sub>AS</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 60<br>80 | · · | | ns | | DAC Select to<br>Write Hold Time | t <sub>AH</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 10<br>15 | · - | <del>-</del> | ns | | Data Valid to<br>Write Set-Up Time | t <sub>DS</sub> | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 50<br>70 | | _ | ns | | Data Valid to<br>Write Hold Time | t <sub>DH</sub> | | 10 | <del></del> | | ns | | Write Pulse Width | twn | T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | 60<br>80 | | - | ns | **ELECTRICAL CHARACTERISTICS** at $V_{DD}$ = +5V or +15V, $V_{REF}A = V_{REF}B$ = +10V, OUT A = OUT B = 0V; $T_A$ = -55°C to +125°C apply for PM-7528AR/ARC/BR/BRC; $T_A$ = -40°C to +85°C apply for PM-7528ER/FR/FP/FPC/FS; $T_A$ = 0°C to +70°C apply for PM7528GP, unless otherwise noted. *Continued* | | | | | PM-7528 | - | | |-----------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------|-----|------------|--------------|-----------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | POWER SUPPLY (Note 12) | | | | | | | | Supply Current | | All Digital Inputs V <sub>INL</sub> or V <sub>INH</sub> | | <u></u> | 1. | mA | | (Note 21) | l <sub>DD</sub> | All Digital Inputs 0V or V <sub>DD</sub> | | | 100 | μΑ | | AC PERFORMANCE CHARACTE (Note 13) | RISTICS | | | | | - | | DC Supply Rejection Ratio | PSRR | V <sub>DD</sub> = +5V<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | | _ | 0.02<br>0.04 | • | | (∆Gain/∆V <sub>DD</sub> )<br>(Note 14) | rann | V <sub>DD</sub> = +15V<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | | <u> </u> | 0.01<br>0.02 | %/% | | Propagation Delay<br>(Notes 15, 16, 17) | t <sub>pD</sub> | V <sub>DD</sub> = +5V<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | · _ | <br>- | 220<br>270 | ns | | | | V <sub>DD</sub> = +15V<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | _ | <u>-</u> | 80<br>100 | | | Current Settling Time | t <sub>s</sub> | V <sub>DD</sub> = +5V<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp, Range | | | 350<br>400 | ns | | (Notes 16, 17, 22) | *3 | V <sub>DD</sub> = +15V<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | | | 180<br>200 | , , , , , | | Digital Charge Injection (Note 18) | Q | $T_A = +25^{\circ}C$<br>$V_{DD} = +5V$<br>$V_{DD} = +15V$ | | 160<br>440 | -<br>- | nVs | | Output Capacitance | C <sub>OUT</sub> A<br>C <sub>OUT</sub> B | DAC Latches Loaded with 000000000 | | <u>-</u> | 50<br>50 | | | — , | C <sub>OUT</sub> A<br>C <sub>OUT</sub> B | DAC Latches Loaded with 11111111 | | _ | 120<br>120 | - pF | | AC Feedthrough | FTA | V <sub>REF</sub> A to OUT A;<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | | n-a. | -70<br>-65 | dB | | (Note 19) | FT <sub>B</sub> | V <sub>REF</sub> B to OUT B;<br>T <sub>A</sub> = +25°C<br>T <sub>A</sub> = Full Temp. Range | . – | <u> </u> | 70<br>65 | ua | ELECTRICAL CHARACTERISTICS at $V_{DD}$ = +5V or +15V, $V_{REF}A = V_{REF}B = +10V$ , OUT A = OUT B = 0V; $T_A$ = -55°C to +125°C apply for PM-7528AR/ARC/BR/BRC; $T_A$ = -40°C to +85°C apply for PM-7528ER/FR/FP/FPC/FS; $T_A$ = 0°C to +70°C apply for PM7528GP, unless otherwise noted. *Continued* | | | | | PM-7528 | 3 | | |------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------|------------|----------|-------| | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | AC PERFORMANCE CHARAC<br>(Note 13) | TERISTICS | | | | | | | Channel-to-Channel | CCIBA | $V_{REF}$ A to OUT B;<br>$V_{REF}$ A = $20V_{p-p}$ Sinewave<br>@ t = $100kHz$<br>$V_{REF}$ B = $0V$ .<br>$T_A = +25$ °C | _ | 77 | _ | dB | | Isolation (Note 20) | CCI <sub>AB</sub> | $V_{REF}$ B to OUT A;<br>$V_{REF}$ B = $20V_{p-p}$ Sinewave<br>@ f = $100k$ Hz<br>$V_{REF}$ A = $0V$ .<br>$T_A = +25^{\circ}$ C | | -77 | · _ | . 45 | | Digital Crosstalk | a | For Code Transition From 00000000 to 11111111. $T_{A} = +25^{\circ}\text{C}$ $V_{DD} = +5\text{V}$ $V_{OD} = +15\text{V}$ | | 30<br>60 | <u>-</u> | nVs | | Harmonic Distortion | THD | V <sub>IN</sub> = 6Vrms @ f = 1kHz.<br>T <sub>A</sub> = +25°C | <del></del> | <b>−85</b> | | dB | #### NOTES: - 1. Specifications apply to both DAC A and DAC B. - 2. This is an endpoint linearity specification. - All grades guaranteed to be monotonic over the full operating temperature range. - Measured using internal R<sub>FB</sub> A and R<sub>FB</sub> B. Both DAC latches loaded with 11111111. Gain error is adjustable using circuits of Figures 5 and 6. - DAC loaded with 00000000. - Input resistance TC = +50ppm/°C; typical input resistance = 11kΩ. - 7. $V_{IN} = 0V \text{ or } V_{DD}$ - 8. For all data bits DB0-DB7, WR, CS, DAC A/DAC B. - Logic inputs are MOS gates. Typical input current (+25°C) is less than InA. - 10. Guaranteed and not tested. - 11. See timing diagram. - 12. See Figure 3. - These characteristics are for design guidance only and are not subject to test. - 14. $\Delta V_{DD} = \pm 5\%$ . - 15. From digital input to 90% of final analog-output current. - 16. $V_{REF} A = V_{REF} B = +10V$ ; OUT A, OUT B load = $100\Omega$ , $G_{EXT} = 13pF$ . - 17. $\overline{WR}$ , $\overline{CS} = 0V$ , DB0-DB7 = 0V to $V_{DD}$ or $V_{DD}$ to 0V. - 18. For code transition 00000000 to 11111111. - 19. $V_{REF} A$ , $V_{REF} B = 20V_{p-p}$ Sinewave @ f = 100kHz. - 20. Both DAC latches loaded with 11111111. - 21. $I_{DD} = 500 \mu A$ at $T_A = Full Temp. Range.$ - 22. Extrapolated: t<sub>s</sub> (1/2 LSB) = t<sub>p</sub>D + 6.2τ, where τ = the measured first time constant of the final RC decay. #### **DICE CHARACTERISTICS** DIE SIZE 0.086 $\times$ 0.092 inch, 7,192 sq. mils (2.184 $\times$ 2.337 mm, 5.105 sq. mm) - 1. ANALOG GROUND (AGND) - 2. OUTPUT A (OUT A) - 3. DAC A FEEDBACK RESISTOR (RFBA) - 4. DAC A REFERENCE INPUT (VREFA) - 5. DIGITAL GROUND (DGND) - 6. DIGITAL SELECTION (DAC A/DAC B) - 7. DIGITAL INPUT DB7 (MSB) - 8. DIGITAL INPUT DB6 - 9. DIGITAL INPUT DB5 - 10. DIGITAL INPUT DB4 - 11. DIGITAL INPUT DB3 - 12. DIGITAL INPUT DB2 - 13. DIGITAL INPUT DB1 - 14. DIGITAL INPUT DEG (LSB) - 15. CHIP SELECT (CS) - 16. WRITE (WR) - 17. POSITIVE POWER SUPPLY (VDD) - 18. DAC B REFERENCE INPUT (VREFB) - 19. DAC B FEEDBACK RESISTOR (RFBB) - 20. OUTPUT B (OUT B) WAFER TEST LIMITS at VDD = +5V or +15V, VREF A = VREF B = +10V, OUT A = OUT B = 0V; TA = 25°C, unless otherwise noted. | | | PM-7528G | - | |--------------------------------------------------------------------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | CONDITIONS | LIMIT | UNITS | | NL | Endpoint Linearity Error | ±½ | LSB MAX | | DNL | | ±1 | LSB MAX | | G <sub>FSE</sub> | DAC Latches Loaded with 11111111 | ±2 | LSB MAX | | I <sub>LKG</sub> | DAC Latches Loaded with 00000000<br>Pad 2 and 20 | ±50 | nA MAX | | R <sub>AEF</sub> | Pad 4 and 18 | 8/15 | KΩMIN/<br>KΩMAX | | ΔV <sub>REF</sub> A, B | | ±1 | % MAX | | V <sub>iH</sub> | V <sub>DD</sub> = 5V<br>V <sub>OD</sub> = 15V | 2.4<br>13.5 | V <sub>MIN</sub> | | V <sub>iL</sub> | V <sub>DD</sub> = 5V<br>V <sub>DD</sub> = 15V | 0.8<br>1.5 | . V <sub>MAX</sub> | | I <sub>IN</sub> | V <sub>IN</sub> = 0V or V <sub>DD</sub> | ±1 | μA MAX | | All Digital Inputs V <sub>INL</sub> or V <sub>INH</sub> All Digital Inputs OV or V <sub>DD</sub> | | 1 .<br>0.1 | mA MAX | | PSRR | V <sub>DD</sub> = ±5% | 0.02 | %/% MAX | | | NL DNL GFSE ILKG RAEF ΔVAEFA, B VIH VIL IIN | NL Endpoint Linearity Error DNL G <sub>FSE</sub> DAC Latches Loaded with 11111111 I <sub>LKG</sub> DAC Latches Loaded with 000000000 Pad 2 and 20 R <sub>REF</sub> Pad 4 and 18 ΔV <sub>REF</sub> A, B V <sub>IH</sub> V <sub>DD</sub> = 5V V <sub>DD</sub> = 15V V <sub>IL</sub> V <sub>DD</sub> = 5V V <sub>DD</sub> = 15V I <sub>IN</sub> V <sub>IN</sub> = 0V or V <sub>DD</sub> All Digital Inputs V <sub>INL</sub> or V <sub>INH</sub> All Digital Inputs 0V or V <sub>DD</sub> | NL Endpoint Linearity Error ±¼ DNL ±1 G <sub>FSE</sub> DAC Latches Loaded with 11111111 ±2 I <sub>LKG</sub> DAC Latches Loaded with 00000000 ±50 Pad 2 and 20 ±50 R <sub>REF</sub> Pad 4 and 18 8/15 ΔV <sub>REF</sub> A, B ±1 V <sub>IH</sub> V <sub>DD</sub> = 5V<br>V <sub>OD</sub> = 15V 13.5 V <sub>IL</sub> V <sub>DD</sub> = 5V<br>V <sub>DD</sub> = 15V 0.8<br>V <sub>DD</sub> = 15V I <sub>IN</sub> V <sub>IN</sub> = 0V or V <sub>DD</sub> ±1 I <sub>DD</sub> All Digital Inputs V <sub>INL</sub> or V <sub>INH</sub><br>All Digital Inputs 0V or V <sub>DD</sub> 0.1 | #### NOTE: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualification through sample lot assembly and testing. TYPICAL ELECTRICAL CHARACTERISTICS at $V_{DD}$ = +5V or +15V, $V_{REF}$ A = $V_{REF}$ B = +10V, OUT A = OUT B = 0V; $T_A$ = 25°C, unless otherwise noted. (Note 13) | PARAMETER | SYMBOL | CONDITIONS | PM-7528G<br>TYPICAL | UNITS | |-----------------------------------------|------------------------------------------|-----------------------------------------------|---------------------|-------| | Digital Input Capacitance | C <sub>IN</sub> | • | 6 | pF | | Output Capacitance | C <sub>OUT</sub> A<br>C <sub>OUT</sub> B | DAC Latches Loaded with 00000000 | 22<br>22 | pF | | | C <sub>OUT</sub> A<br>C <sub>OUT</sub> B | DAC Latches Loaded with 11111111 | 40 .<br>40 | pF | | Propagation Delay<br>(Notes 15, 16, 17) | t <sub>pD</sub> | V <sub>OD</sub> = 15V<br>V <sub>OD</sub> = 5V | 70<br>150 | ns | ## TYPICAL PERFORMANCE CHARACTERISTICS T-51-09-08 **GAIN AND PHASE SHIFT** ## TYPICAL PERFORMANCE CHARACTERISTICS ## **VOLTAGE SWITCHING MODE CHARACTERISTICS** ## PARAMETER DEFINITIONS #### **RELATIVE ACCURACY** Relative accuracy, or endpoint nonlinearity, is a measure of the maximum deviation from a straight line passing through the endpoints of the DAC transfer function. It is measured after adjusting for zero and full scale, and is normally expressed in LSB's or as a percentage of full scale reading. #### **DIFFERENTIAL NONLINEARITY** Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum over the operating temperature range ensures monotonicity. #### **GAIN ERROR** Gain error, or full-scale error, is a measure of the output error between an Ideal DAC and the actual device output. The Ideal full-scale output is V<sub>REF</sub> minus 1 LSB. Gain error of both DAC's in the PM-7528 is adjustable to zero with external resistance. #### **OUTPUT CAPACITANCE** Capacitance from OUT A or OUT B to AGND. #### **DIGITAL CHARGE INJECTION** The amount of charge injected from the digital inputs to the analog output when the inputs change states. This is normally specified as the area of the glitch in either pAsecs or nVsecs, depending upon whether the glitch is measured as a current or voltage signal. Digital charge injection is measured with $V_{REF}\,A$ , $V_{REF}\,B$ = AGND. #### **PROPAGATION DELAY** This is a measure of the internal delays of the circuit. It is defined as the time from a digital input change to the analog output current reaching 90% of its final value. ## **CHANNEL-TO-CHANNEL ISOLATION** The portion of input signal from one DAC's reference input which appears at the output of the other DAC, expressed as a ratio in dB. ## **DIGITAL CROSSTALK** The glitch energy transferred to the output of one converter, due to a change in digital input code to the other converter, specified in nVsec. #### **AC FEEDTHROUGH** AC signal due to capacitive coupling from V<sub>REF</sub> to output with all switches "off." ## INTERFACE LOGIC INFORMATION #### DAC SELECTION Both DAC latches share a common 8-bit input port. The control input DAC A/DAC B selects which DAC can accept data from the input port. #### **MODE SELECTION** The inputs $\overline{\text{CS}}$ and $\overline{\text{WR}}$ control the operating mode of the selected DAC. See Mode Selection Table below. #### **WRITE MODE** When $\overline{CS}$ and $\overline{WR}$ are both low, the selected DAC is in the write mode. The input data latches of the selected DAC are transparent and its analog output responds to the data on the data bit lines DB0-DB7. #### HOLD MODE The selected DAC latch retains the data which was present on the data lines just prior to CS or WR assuming a high state. Both analog outputs remain at the values corresponding to the data in their respective latches. ## MODE SELECTION TABLE | DAC A/DAC B | CS | WR | DAC A | DAC B | |---------------|-----|------------|--------|----------| | L. | L | L | WRITE | HOLD | | Н | L | <u> </u> | HOLD | WRITE | | X | H | X | HOLD | HOLD | | X | Χ | Н | HOLD | HOLD | | L = Low State | H≃⊦ | ligh State | X = Do | n't Care | ## CIRCUIT INFORMATION—D/A SECTION The PM-7528 contains two identical 8-bit multiplying digital-toanalog converters, DAC A and DAC B. Each DAC includes a stable thin-film R-2R resistor ladder and eight NMOS current steering switches. Figure 1 shows a simplified equivalent circuit ## WRITE CYCLE TIMING DIAGRAM of either DAC. The inverted R-2R ladder takes a voltage or current reference and divides it in a binary manner among the eight current steering switches. The number of switches selected to the output (OUT) add their currents together forming an analog output current representation of the switch selection. The DAC OUT and analog ground (AGND) should be maintained at the same voltage for proper operation. The internal feedback resistor (R<sub>FB</sub>) has a normally closed switch in series as shown in Figure 1. This switch improves linearity performance over temperature and power supply rejection; however when the circuit is not powered up the switch assumes an open state. FIGURE 1: Simplified functional circuit for DAC A or DAC B. #### **EQUIVALENT CIRCUIT ANALYSIS** The equivalent circuit of DAC A shown in Figure 2 is similar to DAC B. DAC A and DAC B both share the analog ground pin 1 (AGND). With all digital inputs high, the reference current flows to OUT A. A small leakage current ( $I_{LEAKAGE}$ ) flows across internal junctions, doubling every 10°C. The R-2R ladder termination resistor generates a constant 1/256 current which is 1 LSB of the reference current ( $I_{REF}$ ). $C_{OUT}$ is the parallel combination of the NMOS current steering switches. The value of $C_{OUT}$ depends on the number of switches connected to the output. The range of $C_{OUT}$ is 50pF to 120pF maximum. The equivalent output resistance $R_O$ varies with input code from 0.8R to 3R, where R is the nominal ladder resistor of the R-2R ladder. FIGURE 2: PM-7528 DAC A equivalent circuit. All digital inputs high. ## CIRCUIT INFORMATION—DIGITAL SECTION The digital inputs provide TTL input compatibility ( $V_{INH}=2.4$ , $V_{INL}=0.8V$ ) when the PM-7528 operates with $V_{DD}$ of +5V. The digital inputs effect the amount of quiescent supply current as shown in Figure 3. Peak supply current occurs as the digital input ( $V_{IN}$ ) passes through the transition voltage. Maintaining the digital input voltages as close as possible to the supplies ( $V_{DD}$ and DGND) minimizes supply current consumption. When operating the PM-7528 from CMOS logic the digital inputs are driven very close to the supply rails, minimizing power consumption. Digital input protection from electrostatic discharge and electrostatic buildup occurs in the input network shown in Figure 4. **FIGURE 3:** Typical plots of supply current, $I_{DD}$ vs logic input voltage $(V_{IN})$ , for $V_{DD} = +5V$ , +10V, and +15V. ## **BURN-IN CIRCUIT** FIGURE 4: Simplified equivalent gate-input protection circuit. One of eight current switches, and its associated internal CMOS-drive-circuitry, is shown. ## **APPLICATIONS INFORMATION** The most common application of this DAC is voltage output operation. Unipolar output operation provides a 0 to 10 volt output swing when connected, as shown in Figure 5. The maximum output voltage polarity is the inverse of the input reference voltage, since the op amp inverts the input currents. The transfer equation for unipolar operation is $V_{OUT} = -V_{IN} \times D/256$ , where D is the decimal value of the data bit inputs DBO thru DB7 and $V_{IN}$ is the reference input voltage. The transfer equation highlights another popular application of CMOS DAC's, multiplication. The output voltage is the product of the reference voltage and the digital input code. The reference input voltage can be any value in the range of $\pm 25$ volts for both DC or AC signals. The circuit in Figure 5 performs two-quadrant multiplication. Table 1 provides example analog outputs for the given digital input codes. For bipolar output operation connect the PM-7528 as shown in Figure 6. This circuit configuration provides an offset current, derived from the reference, to enable the output op amp to swing in both polarities. The digital input coding becomes offset binary. Table 2 provides some example analog outputs for various digital inputs (D). The transfer equation for bipolar operation is $V_{OUT} = V_{IN} \times (D/128 - 1)$ , where D is the decimal value of the data bit inputs DB0 thru DB7. This circuit provides full four-quadrant multiplication able to accept both polarities on all inputs as well as the circuit output. FIGURE 5: Dual DAC Unipolar Binary Operation (2 Quadrant Multiplication). See Table 1. TABLE 1: Unipolar Binary Code Table. See Figure 5. TABLE 2: Bipolar (Offset Binary) Code Table. See Figure 6. | | | | * * | |-------------------------------|--------------------------------------------------------------|-------------------------------|------------------------------------------| | DAC LATCH CONTENTS<br>MSB LSB | ANALOG OUTPUT<br>(DAC A or DAC B) | DAC LATCH CONTENTS<br>MSB LSB | ANALOG OUTPUT<br>(DAC A or DAC B) | | 11111111 | $-V_{IN} \left( \frac{255}{256} \right)$ | 1111111 | $+V_{IN} \left(\frac{127}{128}\right)$ | | 1000001 | $-V_{IN} \left( \frac{129}{256} \right)$ | 1000001 | $+V_{IN}\left(\frac{1}{128}\right)$ | | 1000000 | $-V_{IN}$ $\left(\frac{128}{256}\right) = -\frac{V_{IN}}{2}$ | 1000000 | 0 | | 0111111 | $-V_{IN} \left( \frac{127}{256} \right)$ | 0111111 | $-V_{IN}\left(\frac{1}{128}\right)$ | | 0000001 | $-V_{IN}\left(\frac{1}{256}\right)$ | 0000001 | $-V_{IN}\left(\frac{127}{128}\right)$ | | 0000000 | $-V_{IN}\left(\frac{0}{256}\right)=0$ | 0000000 | $-V_{IN} \left( \frac{128}{128} \right)$ | | . 1 | | 4 | | **NOTE:** 1 LSB = $(2^{-8})(V_{IN}) = \frac{1}{256}(V_{IN})$ **NOTE:** 1 LSB = $(2^{-7})(V_{IN}) = \frac{1}{128}(V_{IN})$ FIGURE 6: Dual DAC Bipolar Operation (4 Quadrant Multiplication). See Table 2. #### **APPLICATION HINTS** To ensure system performance consistent with PM-7528 specifications, careful attention must be given to the following points: - GENERAL GROUND MANAGEMENT: AC or transient voltages between the PM-7528 AGND and DGND can cause noise injection into the analog output. The simplest method of ensuring that voltages at AGND and DGND are equal, is to tie AGND and DGND together at the PM-7528. In more complex systems where the AGND-DGND connection is on the back-plane, it is recommended that diodes (1N914 or equivalent) be connected in inverse parallel between the PM-7528 AGND and DGND pins. - 2. OUTPUT AMPLIFIER OFFSET: CMOS DACs exhibit a code-dependent output resistance which in turn causes a code-dependent amplifier noise gain. The effect is a code-dependent differential nonlinearity term at the amplifier output with a maximum magnitude of 0.67 V<sub>OS</sub> (V<sub>OS</sub> is amplifier input-offset voltage). This differential nonlinearity term adds to the R/2R differential nonlinearity. To maintain monotonic operation, it is recommended that amplifier V<sub>OS</sub> be no greater than 10% of 1 LSB over the temperature range of interest. - 3. HIGH-FREQUENCY CONSIDERATIONS: The output capacitance of a CMOS DAC works in conjunction with the amplifier feedback resistance to add a pole to the open-loop response; this can cause ringing or oscillation. Stability can be restored by adding a phase-compensation capacitor in parallel with the feedback resistor. - 4. DYNAMIC PERFORMANCE: The dynamic performance of the two DACs in the PM-7528 will depend upon the gain and phase characteristics of the output amplifiers, together with the optimum choice of the PC board layout and decoupling components. - 5. CIRCUIT LAYOUT SUGGESTIONS: Analog and digital ground traces should be routed between package pins to isolate the digital inputs from the analog circuitry. Analog ground traces should also be placed between pins 17-18, 18-19, 3-4, 4-5 to minimize reference feedthrough to the output in multiplying applications. A power supply bypass capacitor (0.1µF) is recommended across VDD to DGND. ## SINGLE SUPPLY OPERATION, VOLTAGE SWITCHING With the PM-7528 connected in the voltage switching mode of operation, Figure 7, only one power supply is necessary. There is no voltage inversion between the reference input polarity and the output in the voltage switching mode. Two characteristic curves in the typical performance characteristics section were generated using this voltage switching mode of operation. The first graph, linearity error versus input reference voltage, shows that to maintain a $\pm$ 1/2 LSB maximum linearity error, V<sub>REF</sub> should be less than 1.5 volts for V<sub>DD</sub>=5 volts or less than 6 volts for V<sub>DD</sub>=15 volts. The gain-phase response graph shows a dominant pole response for single supply applications where the reference input is an AC signal. In this application the reference input should remain between 1.5 volts and ground when V<sub>DD</sub>=5 volts. Additionally settling time measures 400 to 500 nano seconds for a digital input change of 255 to 0 when V<sub>DD</sub>=5V. The output terminal in the voltage switching mode has a constant output resistance ( $\approx$ 11K $\Omega$ ) independent of the digital input code. The output should be buffered with a voltage follower when driving low impedance loads. FIGURE 7: PM-7528 in Single Supply, Voltage Switching Mode ## SINGLE SUPPLY, CURRENT SWITCHING An alternate single-supply operating mode of the PM-7528 results when offsetting the analog ground. Figure 8 shows the method of connection. The advantage of this connection method is the ability to set the output voltage swing in the center of the supply voltage. This allows use of lower cost op amps that would not work in single-supply voltage-switching applications. The transfer equation in this mode of operation is: $$V_{OUT}(D) = D/256 (AGND - V_{REF}) + AGND$$ where D is the whole number binary input A popular connection in the current-steering single-supply mode consists of a 2.5 volt reference connected to AGND, the $V_{REF}$ input grounded, $V_{DD}$ connected to 5 volts and the external (V+) op amp tied to 12 volts. This hookup results in the following transfer equation; $$V_{OUT}(D) = 2.5 (1 + D/256)$$ where $$V_{OUT}$$ (255) = 2.5 (1 + 255/256) = 5V $V_{OUT}$ (0) = 2.5V To maintain best linearity keep AGND equal to or less than 2.5 volts when $V_{DD}$ is 5 volts. FIGURE 8: PM-7528 in Single Supply, Current-Steering Mode ## PROGRAMMABLE WINDOW COMPARATOR A programmable window-comparator in Figure 9 will determine if voltage inputs applied to the DAC feedback resistors are within limits programmed into the PM-7528 data latches. The input signal range depends on the reference and polarity, that is the test input range is 0 to minus $V_{REF}$ . The A and B data latches are programmed with the upper and lower test limits. A signal within the programmed limits will drive the output to logic high. FIGURE 9: Digitally Programmable Window Comparator (Upper and Lower Limit Detector). ## MICROPROCESSOR INTERFACE FIGURE 10: PM-7528 Dual DAC to 6800 CPU Interface. FIGURE 11: PM-7528 Dual DAC to 8085 CPU Interface. # DIGITALLY CONTROLLED SIGNAL ATTENUATOR Figure 12 shows the PM-7528 configured as a two-channel programmable attenuator. Applications include stereo, audio, and telephone signal-level control applications. In order to generate logarithmic attenuation, Table 4 was generated based on the equation: Digital Input = $$256 \times \exp\left(\frac{-\text{Attenuation (dB)}}{20}\right)$$ FIGURE 12: Digitally-Controlled Dual Telephone Attenuator. TABLE 4: Attenuation vs. DAC A, DAC B Code for the Circuit of Figure 12 | ATTN. dB | DAC INPUT CODE | CODE IN DECIMAL | ATTN. dB | DAC INPUT CODE | CODE IN<br>DECIMAL | |----------|----------------|-----------------|----------|----------------|--------------------| | 0 | 1111111 | 255 | 8.0 | 01100110 | 102 | | 0.5 | 11110010 | 242 | 8.5 | 01100000 | 96 | | 1.0 | 11100100 | 228 | 9.0 | 01011011 | 91 | | 1.5 | 11010111 | 215 | 9.5 | 01010110 | 86 | | 2.0 | 11001011 | 203 | 10.0 | 01010001 | 81 | | 2.5 | 11000000 | 192 | 10.5 | 01001100 | 76 | | 3.0 | 10110101 | 181 | 11.0 | 01001000 | 72 | | 3.5 | 10101011 | 171 | 11.5 | 01000100 | 68 | | 4.0 | 10100010 | 162 | 12.0 | 01000000 | 64 | | 4.5 | 10011000 | 152 | 12.5 | 00111101 | 61 | | 5.0 | 10010000 | 144 | 13.0 | 00111001 | 57 | | 5.5 | 10001000 | 136 | 13.5 | 00110110 | 54 | | 6.0 | 10000000 | 128 | 14.0 | 00110011 | 51 | | 6.5 | 01111001 | 121 | 14.5 | 00110000 | 48 | | 7.0 | 01110010 | 114 | 15.0 | 00101110 | 46 | | 7.5 | 01101100 | 108 | 15.5 | 00101011 | 43 |