## feATURES

## - Operation to 48V Input Voltage

- Ultrahigh Efficiency: Up to 95\%
- Current Mode Operation for Excellent Line and Load Transient Response
- High Efficiency Maintained over Wide Current Range
- Logic-Controlled Micropower Shutdown
- Short-Circuit Protection
- Very Low Dropout Operation: 100\% Duty Cycle
- Synchronous FET Switching for High Efficiency
- Adaptive Nonoverlap Gate Drives
- Available in 16-Pin Narrow SO Package


## APPLICATIONS

- Notebook and Palmtop Computers
- Portable Instruments
- Battery-Operated Digital Devices
- Industrial Power Distribution
- Avionics Systems
- Telecom Power Supplies
$\boldsymbol{\Omega}$, LTC and LT are registered trademarks of Linear Technology Corporation. Burst Mode is a trademark of Linear Technology Corporation.


## DESCRIPTIOn

The LTC ${ }^{\circledR} 1149$ series is a family of synchronous stepdown switching regulator controllers featuring automatic Burst Mode ${ }^{\text {TM }}$ operation to maintain high efficiencies at low output currents. These devices drive external complementary power MOSFETs at switching frequencies up to 250 kHz using a constant off-time current-mode architecture.

Special onboard regulation and level-shift circuitry allow operation at input voltages from dropout to $48 \mathrm{~V}(60 \mathrm{~V}$ absolute max). The constant off-time architecture maintains constant ripple current in the inductor, easing the design of wide input range converters. Current mode operation provides excellent line and load transient response. The operating current level is user-programmable via an external current sense resistor.

The LTC1149 series incorporates automatic power saving Burst Mode operation when load currents drop below the level required for continuous operation. Standby power is reduced to only about 8 mW at $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$. In shutdown, both MOSFETs are turned off.

## TYPICAL APPLICATION




Figure 1. High Efficiency Step-Down Regulator

## absolute maximum ratings


$V_{\text {CC }}$ Output Current (Pin 3) .................................. 50 mA
VCC Input Voltage (Pin 5) ....................................... 16V
Continuous Output Current (Pins 4, 13) .............. 50mA
Sense Voltages (Pins 8, 9)

$$
\mathrm{V}_{\text {IN }} \geq 12.7 \mathrm{~V} \text {.......................................... } 13 \mathrm{~V} \text { to }-0.3 \mathrm{~V}
$$

Shutdown Voltages (Pins 10, 15) ............................................7V
Operating Temperature Range .................... $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Extended Commercial
Temperature Range $\qquad$ $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Junction Temperature (Note 1) ............................ $125^{\circ} \mathrm{C}$ Storage Temperature Range ................ $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec ) $\qquad$ $300^{\circ} \mathrm{C}$

PACKAGE/ORDER INFORMATION


Consult factory for Industrial and Military grade parts.

## ELECTRICAL CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{I N}=12 \mathrm{~V}, \mathrm{~V}_{10}=0 \mathrm{~V}$ (Note 2), unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{10}$ | Feedback Voltage (LTC1149 Only) | $\mathrm{V}_{\text {IN }}=9 \mathrm{~V}$ | $\bullet$ | 1.21 | 1.25 | 1.29 | V |
| $1_{10}$ | Feedback Current (LTC1149 Only) |  | $\bullet$ |  | 0.2 | 1 | $\mu \mathrm{A}$ |
| VOUT | Regulated Output Voltage LTC1149-3.3 LTC1149-5 | $\begin{aligned} & \mathrm{V}_{I N}=9 \mathrm{~V} \\ & \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA} \end{aligned}$ | $\bullet$ | $\begin{gathered} 3.23 \\ 4.9 \end{gathered}$ | $\begin{aligned} & 3.33 \\ & 5.05 \end{aligned}$ | $\begin{gathered} 3.43 \\ 5.2 \end{gathered}$ | V |
| $\mathrm{V}_{\text {OUT }}$ | Output Voltage Line Regulation | $\mathrm{V}_{\text {IN }}=9 \mathrm{~V}$ to 48 V , $\mathrm{I}_{\text {LOAD }}=50 \mathrm{~mA}$ |  | -40 | 0 | 40 | mV |
|  | Output Voltage Load Regulation LTC1149-3.3 <br> LTC1149-5 | $\begin{aligned} & 5 \mathrm{~mA}<\mathrm{I}_{\mathrm{LOAD}}<2 \mathrm{~A} \\ & 5 \mathrm{~mA}<\mathrm{l}_{\mathrm{LOAD}}<2 \mathrm{~A} \end{aligned}$ | $\bullet$ |  | $\begin{aligned} & 40 \\ & 60 \end{aligned}$ | $\begin{gathered} 65 \\ 100 \end{gathered}$ | mV mV |
|  | Burst Mode Output Ripple | $\mathrm{I}_{\text {LOAD }}=0 \mathrm{~A}$ |  | 50 |  |  | $\mathrm{mV} \mathrm{P}_{-\mathrm{P}}$ |
| $\mathrm{I}_{2}$ | Input DC Supply Current (Note 3) Normal Mode | $\begin{aligned} & V_{I N}=12 \mathrm{~V} \\ & V_{I N}=48 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 2.0 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & 2.8 \\ & 3.0 \end{aligned}$ | mA mA |
|  | Burst Mode | $\begin{aligned} & V_{I N}=12 \mathrm{~V} \\ & V_{I N}=48 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 0.6 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 1.1 \end{aligned}$ | mA mA |
|  | Shutdown | $\begin{aligned} & V_{I N}=12 V, V_{15}=2 V \\ & V_{I N}=48 V, V_{15}=2 V \end{aligned}$ |  |  | $\begin{aligned} & 135 \\ & 300 \end{aligned}$ | $\begin{aligned} & 170 \\ & 390 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $V_{C C}$ | Internal Regulator Voltage (Sets MOSFET Gate Drive Levels) | $\begin{aligned} & \mathrm{V}_{I N}=12 \mathrm{~V} \text { to } 48 \mathrm{~V} \\ & \mathrm{I}_{3}=20 \mathrm{~mA} \end{aligned}$ | - | 9.75 | 10.25 | 11 | V |
| $V_{2}-V_{3}$ | $V_{\text {CC }}$ Dropout Voltage | $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{I}_{3}=10 \mathrm{~mA}$ |  |  | 200 | 250 | mV |
| $\mathrm{V}_{\text {IN }}-V_{1}$ | P-Gate to Source Voltage (0ff) | $\begin{aligned} & V_{I N}=12 \mathrm{~V} \\ & V_{I N}=48 \mathrm{~V} \end{aligned}$ | $\bullet$ | $\begin{aligned} & \hline-0.2 \\ & -0.2 \end{aligned}$ | $\begin{aligned} & \hline 0 \\ & 0 \end{aligned}$ |  | V |

## ELECTRICAL CHARACTERISTICS $T_{A}=25^{\circ}, V_{\mathbb{W}}=12 v, V_{10}=0 V($ Note 2$)$, unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{9}-\mathrm{V}_{8}$ | Current Sense Threshold Voltage LTC1149 | $\begin{aligned} & V_{8}=5 \mathrm{~V}, \mathrm{~V}_{10}=1.32 \mathrm{~V} \text { (Forced) } \\ & V_{8}=V_{0 U T}-100 \mathrm{mV} \end{aligned}$ | $\bullet$ | 130 | $\begin{gathered} 25 \\ 150 \end{gathered}$ | 170 | mV mV |
|  | LTC1149-3.3 | $\begin{aligned} & \mathrm{V}_{8}=3.5 \mathrm{~V} \text { (Forced) } \\ & \mathrm{V}_{8}=\mathrm{V}_{\text {OUT }}-100 \mathrm{mV} \end{aligned}$ | $\bullet$ | 130 | $\begin{gathered} 25 \\ 150 \end{gathered}$ | 170 | mV mV |
|  | LTC1149-5 | $\begin{aligned} & \mathrm{V}_{8}=5.3 \mathrm{~V} \text { (Forced) } \\ & \mathrm{V}_{8}=\mathrm{V}_{\text {OUT }}-100 \mathrm{mV} \end{aligned}$ | $\bullet$ | 130 | $\begin{gathered} 25 \\ 150 \end{gathered}$ | 170 | mV mV |
| $V_{10}$ | Shutdown 1 Threshold LTC1149-3.3, LTC1149-5 |  |  | 0.5 | 0.8 | 2 | V |
| $\mathrm{V}_{15}$ | Shutdown 2 Threshold |  |  | 0.8 | 1.4 | 2 | V |
| $\mathrm{I}_{15}$ | Shutdown 2 Input Current | $V_{15}=5 \mathrm{~V}$ |  |  | 18 | 25 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{6}$ | $\mathrm{C}_{\text {T }}$ Pin Discharge Current | $\mathrm{V}_{\text {OUT }} \operatorname{In}$ Regulation, $\mathrm{V}_{\text {SENSE }}{ }^{-}=\mathrm{V}_{\text {OUT }}$ $V_{\text {OUT }}=0 \mathrm{~V}$ |  | 50 | $\begin{gathered} \hline 70 \\ 2 \end{gathered}$ | $\begin{aligned} & 90 \\ & 10 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {OFF }}$ | Off-Time (Note 4) | $\mathrm{C}_{T}=390 \mathrm{pF}, \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA}$ |  | 4 | 5 | 6 | $\mu \mathrm{S}$ |
| $\mathrm{tr}_{\underline{\text {, }} \text { t }}$ | Driver Output Transition Times | $\mathrm{C}_{\mathrm{L}}=3000 \mathrm{pF}$ (Pins 4, 13), $\mathrm{V}_{\text {IN }}=6 \mathrm{~V}$ |  |  | 100 | 200 | ns |

$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}$ (Note 5), unless otherwise noted.

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{10}$ | Feedback Voltage LTC1149 Only |  | 1.2 | 1.25 | 1.3 | V |
| $\mathrm{V}_{\text {OUT }}$ | Regulated Output Voltage LTC1149-3.3 <br> LTC1149-5 | $\begin{aligned} & \hline \mathrm{V}_{\text {IN }}=9 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{LOAD}}=700 \mathrm{~mA} \\ & \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.17 \\ & 4.85 \end{aligned}$ | $\begin{aligned} & 3.33 \\ & 5.05 \end{aligned}$ | $\begin{aligned} & 3.43 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{I}_{2}$ | Input DC Supply Current (Note 3) Normal Mode | $\begin{aligned} & V_{I N}=12 \mathrm{~V} \\ & V_{I N}=48 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & 3.2 \\ & 3.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
|  | Burst Mode | $\begin{aligned} & V_{I N}=12 \mathrm{~V} \\ & V_{I N}=48 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.6 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 1.05 \\ & 1.30 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
|  | Shutdown | $\begin{aligned} & V_{I N}=12 V, V_{15}=2 V \\ & V_{I N}=48 V, V_{15}=2 V \end{aligned}$ |  | $\begin{aligned} & 135 \\ & 300 \end{aligned}$ | $\begin{aligned} & \hline 230 \\ & 520 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $V_{C C}$ | Internal Regulator Voltage (Sets MOSFET Gate Drive Levels) | $\begin{aligned} & V_{I N}=12 \mathrm{~V} \text { to } 48 \mathrm{~V} \\ & \mathrm{I}_{3}=20 \mathrm{~mA} \end{aligned}$ | 9.75 | 10.25 | 11 | V |
| $V_{9}-V_{8}$ | Current Sense Threshold Voltage | Low Threshold (Forced) High Threshold (Forced) | 125 | $\begin{gathered} 25 \\ 150 \end{gathered}$ | 175 | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \end{aligned}$ |
| $\mathrm{V}_{15}$ | Shutdown 2 Threshold |  | 0.8 | 1.4 | 2 | V |
| $\mathrm{t}_{\text {OFF }}$ | Off-Time (Note 4) | $\mathrm{C}_{\mathrm{T}}=390 \mathrm{pF}, \mathrm{I}_{\text {LOAD }}=700 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=10 \mathrm{~V}$ | 3.8 | 5 | 6 | $\mu \mathrm{S}$ |

The - denotes specifications which apply over the full operating temperature range.
Note 1: $T_{J}$ is calculated from the ambient temperature $T_{A}$ and power dissipation $\mathrm{P}_{\mathrm{D}}$ according to the following formulas:

LTC1149CN, LTC1149CN-3.3, LTC1149CN-5: $\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\left(\mathrm{P}_{\mathrm{D}}\right)\left(70^{\circ} \mathrm{C} / \mathrm{W}\right)$
LTC1149CS, LTC1149CS-3.3, LTC1149CS-5: $\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}+\left(\mathrm{P}_{\mathrm{D}}\right)\left(110^{\circ} \mathrm{C} / \mathrm{W}\right)$
Note 2: Pin 10 is a shutdown pin on the LTC1149-3.3 and LTC1149-5 fixed output voltage versions and must be at ground potential for testing.

Note 3: Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. The allowable operating frequency may be limited by power dissipation at high input voltages. See Typical Performance Characteristics and Applications Information.
Note 4: In applications where $\mathrm{R}_{\text {SENSE }}$ is placed at ground potential, the offtime increases approximately $40 \%$.
Note 5: The LTC1149, LTC1149-3.3, and LTC1149-5 are not tested and not quality assurance sampled at $-40^{\circ} \mathrm{C}$ and $85^{\circ} \mathrm{C}$. These specifications are guaranteed by design and/or correlation.

## TYPICAL PERFORMANCE CHARACTERISTICS



1149 G01

DC Supply Current


1149 G04


Load Regulation


1149 G03
Operating Frequency
vs ( $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}$ )


Current Sense Threshold Voltage


Line Regulation


1149 GO2


1149 G05
Off-Time vs $\mathrm{V}_{\text {OUT }}$


## PIn functions

PGATE (Pin 1): Level-Shifted Gate Drive Signal for Top P -Channel MOSFET. The voltage swing at Pin 1 is from $\mathrm{V}_{\mathrm{IN}}$ to $V_{\text {IN }}-V_{\text {CC }}$.
$V_{I N}$ (Pin 2): Main Supply Input Pin.
VCC (Pin 3): Output Pin of Low Dropout 10V Regulator. Pin 3 is not protected against DC short circuits.
PDRIVE (Pin 4): High Current Gate Drive for Top P-Channel MOSFET. The voltage swing at Pin 4 is from $V_{C C}$ to ground.
VCC (Pin 5): Regulated 10V Input for Driver and Control Supplies. Must be closely decoupled to power ground.
$\mathbf{C}_{\boldsymbol{T}}$ (Pin 6): External capacitor $\mathrm{C}_{\boldsymbol{T}}$ from Pin 6 to ground sets the operating frequency. (The frequency is also dependent on the ratio $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$.)
$I_{\text {TH }}$ (Pin 7): Gain Amplifier Decoupling Point. The current comparator threshold increases with the Pin 7 voltage.
SENSE ${ }^{-}$(Pin 8): Connects to internal resistive divider which sets the output voltage in LTC1149-3.3 and LTC1149-5 versions. Pin 8 is also the (-) input for the current comparator.
SENSE ${ }^{+}$(Pin 9): The (+) Input for the Current Comparator. A built-in offset between Pins 8 and 9 in conjunction with $\mathrm{R}_{\text {SENSE }}$ sets the current trip threshold.

SHDN1/V ${ }_{\text {FB }}$ (Pin 10): In fixed output voltage versions, Pin 10 serves as a shutdown pin for the control circuitry only ( $V_{\text {CC }}$ is not affected). Taking Pin 10 of the LTC1149-3.3 or LTC1149-5 high holds both MOSFETs off. Must be at ground potential for normal operation.
For the LTC1149 adjustable version, Pin 10 serves as the feedback pin from an external resistive divider used to set the output voltage.
SGND (Pin 11): Small-Signal Ground. Must be routed separately from other grounds to the (-) terminal of $\mathrm{C}_{\text {OUT }}$.
PGND (Pin 12): Driver Power Ground. Connects to source of N -channel MOSFET and the (-) terminal of $\mathrm{C}_{\mid \mathrm{N}}$.
NGATE (Pin 13): High Current Drive for Bottom N-channel MOSFET. The voltage swing at Pin 13 is from ground to $V_{\text {CC }}$.
RGND (Pin 14): Low Dropout Regulator Ground. Connects to power ground.
SHDN2 (Pin 15): Master Shutdown Pin. Taking Pin 15 high shuts down $V_{C C}$ and all control circuitry; requires a logic signal with $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}<1 \mu \mathrm{~s}$.
CAP (Pin 16): Charge Compensation Pin. A capacitor from Pin 16 to $V_{C C}$ provides the charge required by the P-drive level-shift capacitor during supply transitions. The Pin 16 capacitor must be larger than the Pin 4 capacitor.

## OPERATIOी (Reeer to Functional Diagram)

The LTC1149 series uses a current mode, constant offtime architecture to synchronously switch an external pair of complementary power MOSFETs. Operating frequency is set by an external capacitor at the timing capacitor, Pin 6.
The output voltage is sensed either by an internal voltage divider connected to SENSE ${ }^{-}$, Pin 8 (LTC1149-3.3 and LTC1149-5) or an external divider returned to $V_{F B} \operatorname{Pin} 10$ (LTC1149). A voltage comparator V, and a gain block G, compare the divided output voltage with a reference voltage of 1.25 V . To optimize efficiency, the LTC1149 series automatically switches between two modes of operation, burst and continuous. The voltage comparator is the primary control element for Burst Mode operation, while the gain block controls the output voltage in continuous mode.

A low dropout 10V regulator provides the operating voltage $V_{C C}$ for the MOSFET drivers and control circuitry. The driver outputs at Pins 4 and 13 are referenced to ground, which fulfills the N -channel MOSFET gate drive requirement. The P-channel gate drive at Pin 1 must be referenced to the main supply input $V_{I N}$, which is accomplished by level-shifting the Pin 4 signal via an internal 500k resistor and external capacitor.
During the switch "ON" cycle in continuous mode, current comparator C monitors the voltage between Pins 8 and 9 connected across an external shunt in series with the inductor. When the voltage across the shunt reaches its threshold value, the PGATE output is switched to $\mathrm{V}_{\mathrm{IN}}$, turning off the P-channel MOSFET. The timing capacitor connected to Pin 6 is now allowed to discharge at a rate determined by the off-time controller. The discharge

## OPERATIOी (Refer to Functional Diagram)

current is made proportional to the output voltage (measured by Pin 8) to model the inductor current, which decays at a rate which is also proportional to the output voltage. While the timing capacitor is discharging, the NGATE output is high, turning on the N-channel MOSFET.
When the voltage on the timing capacitor has discharged past $\mathrm{V}_{\mathrm{TH} 1}$, comparator T trips, setting the flip-flop. This causes the NGATE output to go low (turning off the N-channel MOSFET) and the PGATE output to also go low (turning the P-channel MOSFET back on). The cycle then repeats.
As the load current increases, the output voltage decreases slightly. This causes the output of the gain stage to increase the current comparator threshold, thus tracking the load current.
The sequence of events for Burst Mode operation is very similar to continuous operation with the cycle interrupted by the voltage comparator. When the output voltage is at or abovethe desired regulated value, the P-channel MOSFET is held off by comparator V and the timing capacitor continues to discharge below $\mathrm{V}_{\mathrm{TH} 1}$. When the timing capacitor discharges past $\mathrm{V}_{\mathrm{TH} 2}$, voltage comparator S trips, causing the internal SLEEP line to go low and the N -channel MOSFET to turn off.

The circuit now enters sleep mode with both power MOSFETs turned off. In sleep mode, much of the circuitry is turned off, dropping the supply current from several milliamperes (with the MOSFETs switching) to $600 \mu \mathrm{~A}$. When the output capacitor has discharged by the amount of hysteresis in comparator V, the P-channel MOSFET is again turned on and this process repeats. To avoid the operation of the current loop interfering with Burst Mode operation, a built-in offset is incorporated in the gain stage. This prevents the current comparator threshold from increasing until the output voltage has dropped below a minimum threshold.
To prevent both the external MOSFETs from ever being turned on at the same time, feedback is incorporated to sense the state of the driver output pins. Before the N-gate output can go high, the P-drive output must also be high. Likewise, the P-drive output is prevented from going low when the N -gate output is high.
Using constant off-time architecture, the operating frequency is a function of the input voltage. To minimize the frequency variation as dropout is approached, the offtime controller increases the discharge current as $V_{\text {IN }}$ drops below $\mathrm{V}_{\text {OUT }}+1.5 \mathrm{~V}$. In dropout the P-channel MOSFET is turned on continuously.

FUПCTO AL PIFGRAMA Pin 10 connection shown for LTC1149-3.3 and LTC1149-5; changes create LTC1149.


## TEST CIRCUIT



## APPLICATIONS INFORMATION

## Typical Application Circuit

The basic LTC1149 series application circuit is shown in Figure 1. External component selection is driven by the input voltage and output load requirement, and begins with the selection of $\mathrm{R}_{\text {SENSE }}$. Once $\mathrm{R}_{\text {SENSE }}$ is known, $\mathrm{C}_{\boldsymbol{T}}$ and $L$ can be chosen. Next, the power MOSFETs and D1 are selected. Finally, $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\text {OUT }}$ are selected and the loop is compensated. The circuit shown in Figure 1 can be configured for operation up to an input voltage of 48 V . If the application does not require greater than 15 V operation, then the LTC1148 should be used.

## RSENSE Selection for Output Current

$R_{\text {SENSE }}$ is chosen based on the required output current. The LTC1149 series current comparator has a threshold range which extends from a minimum of $25 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}$ to a maximum of $150 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}$. The current comparator threshold sets the peak of the inductor ripple current, yielding a maximum output current $l_{\text {MAX }}$ equal to the peak value less half the peak-to-peak ripple current. For proper Burst Mode operation, I IIPPLE(P-P) must be less than or equal to the minimum current comparator threshold.

Since efficiency generally increases with ripple current, the maximum allowable ripple current is assumed, i.e., $I_{\text {RIPPLE(P-P) }}=25 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}$ (see $\mathrm{C}_{\mathrm{T}}$ and $L$ Selection for Operating Frequency). Solving for R RENSE and allowing a margin for variations in the LTC1149 series and external component values yields:

$$
\mathrm{R}_{\text {SENSE }}=\frac{100 \mathrm{mV}}{I_{\mathrm{MAX}}}
$$

A graph for selecting $R_{\text {SENSE }}$ versus maximum output current is given in Figure 2. The LTC1149 series works well with values of $\mathrm{R}_{\text {SENSE }}$ from $0.02 \Omega$ to $0.2 \Omega$.

The load current below which Burst Mode operation commences, $I_{\text {BURST }}$, and the peak short-circuit current, $I_{S C(P K)}$, both track $I_{\text {MAX. }}$. Once R RENSE has been chosen, $I_{\text {BURST }}$ and $I_{S C(P K)}$ can be predicted from the following equations:

$$
\begin{aligned}
& \mathrm{I}_{\text {BURST }} \approx \frac{15 \mathrm{mV}}{R_{\text {SENSE }}} \\
& \mathrm{I}_{\text {SC(PK })}=\frac{150 \mathrm{mV}}{\mathrm{R}_{\text {SENSE }}}
\end{aligned}
$$

## APPLICATIONS InFORMATION

The LTC1149 series automatically extends $\mathrm{t}_{0 \text { FF }}$ during a short circuit to allow sufficient time for the inductor current to decay between switch cycles. The resulting ripple current causes the average short-circuit current $I_{S C(A V G)}$ to be reduced to approximately $I_{\text {max. }}$.


Figure 2. RSENSE vs Maximum Output Current

## L and $\mathrm{C}_{\boldsymbol{T}}$ Selection for Operating Frequency

The LTC1149 series uses a constant off-time architecture with $t_{\text {OFF }}$ determined by an external timing capacitor $\mathrm{C}_{\mathrm{T}}$. Each time the P-channel MOSFET switch turns on, the voltage on $\mathrm{C}_{\boldsymbol{T}}$ is reset to approximately 3.3 V . During the off-time, $\mathrm{C}_{\boldsymbol{T}}$ is discharged by a current which is proportional to $V_{\text {OUT }}$. The voltage on $C_{T}$ is analogous to the current in inductor L, which likewise decays at a rate proportional to $\mathrm{V}_{\text {OUT }}$. Thus the inductor value must track the timing capacitor value.
The value of $\mathrm{C}_{\boldsymbol{T}}$ is calculated from the desired continuous mode operating frequency, f:

$$
C_{T}=\frac{(7.8)\left(10^{-5}\right)}{f}\left(1-\frac{V_{0 U T}}{V_{I N}}\right)
$$

A graph for selecting $\mathrm{C}_{\boldsymbol{T}}$ versus frequency including the effects of input voltage is given in Figure 3.
As the operating frequency is increased the gate charge Iosses will be higher, reducing efficiency (see Efficiency Considerations). The complete expression for operating frequency is given by:

$$
f=\frac{1}{t_{\text {OFF }}}\left(1-\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right)
$$

where:

$$
\mathrm{t}_{\text {OFF }}=(1.3)\left(10^{4}\right)\left(\mathrm{C}_{\mathrm{T}}\right)\left(\frac{\mathrm{V}_{\mathrm{REG}}}{\mathrm{~V}_{\text {OUT }}}\right)
$$

$V_{\text {REG }}$ is the desired output voltage (i.e., $5 \mathrm{~V}, 3.3 \mathrm{~V}$ ), while $V_{\text {OUT }}$ is the actual output voltage. Thus $V_{\text {REG }} / V_{\text {OUT }}=1$ when in regulation.

Note that as $\mathrm{V}_{\text {IN }}$ decreases, the frequency decreases. When the input to output voltage differential drops below 1.5 V , the LTC1149 series reduces $\mathrm{t}_{\text {OFF }}$ by increasing the discharge current in $\mathrm{C}_{\mathrm{T}}$. This prevents audible operation prior to dropout.
Once the frequency has been set by $\mathrm{C}_{T}$, the inductor $L$ must be chosen to provide no more than $25 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}$ of peak-to-peak inductor ripple current. This results in a minimum required inductor value of:

$$
L_{\text {MIN }}=(5.1)\left(10^{5}\right)\left(R_{\text {SENSE }}\right)\left(C_{T}\right)\left(V_{\text {REG }}\right)
$$

As the inductor value is increased from the minimum value, the ESR requirements for the output capacitor are eased at the expense of efficiency. If too small an inductor is used, the inductor current will decrease past zero and change polarity. A consequence of this is that the LTC1149 series may not enter Burst Mode operation and efficiency will be severely degraded at low currents.


1149 F03
Figure 3. Timing Capacitor Selection

## APPLICATIONS INFORMATION

## Inductor Core Selection

Once the minimum value for $L$ is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite, molypermalloy, or Kool $M \mu^{\circledR}$ cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses increase.
Ferrite designs have very low core loss, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates "hard," which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple which can cause Burst Mode operation to be falsely triggered in the LTC1149 series. Do not allow the core to saturate!

Molypermalloy (from Magnetics, Inc.) is a very good, Iow loss core material for toroids, but it is more expensive than ferrite. A reasonable compromise from the same manufacturer is Kool $\mathrm{M} \mu$. Toroids are very space efficient, especially when you can use several layers of wire. Because they generally lack a bobbin, mounting is more difficult. However, new surface mount designs available from Coiltronics do not increase the height significantly.

## P-Channel MOSFET Selection

Two external power MOSFETs must be selected for use with the LTC1149 series: a P-channel MOSFET for the main switch, and an N-channel MOSFET for the synchronous switch.

The minimum input voltage determines whether standard threshold or logic-level threshold MOSFETs must be used. For $\mathrm{V}_{\mathrm{IN}}>8 \mathrm{~V}$, standard threshold MOSFETs $\left(\mathrm{V}_{\mathrm{GS}}(\mathrm{TH})<4 \mathrm{~V}\right)$ may be used. If $\mathrm{V}_{\text {IN }}$ is expected to drop below 8 V , logiclevel threshold MOSFETs ( $\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}<2.5 \mathrm{~V}$ ) are strongly recommended. When logic-level MOSFETs are used, the absolute maximum $V_{G S}$ rating for the MOSFETs must be greater than the LTC1149 series internal regulator voltage $\mathrm{V}_{\text {CC }}$.

Selection criteria for the P-channel MOSFET include the on-resistance $R_{D S(O N)}$, reverse transfer capacitance $\mathrm{C}_{\mathrm{RSS}}$, input voltage and maximum output current. When the LTC1149 is operating in continuous mode, the duty cycle for the P-channel MOSFET is given by:

$$
\text { P-Ch Duty Cycle }=\frac{V_{0 U T}}{V_{\text {IN }}}
$$

The P-channel MOSFET dissipation at maximum output current is given by:

$$
\begin{aligned}
P-C h P_{D} & =\frac{V_{O U T}}{V_{I N}}\left(l_{\text {MAX }}\right)^{2}\left(1+\partial_{P}\right) R_{D S(O N)} \\
& +K\left(V_{I N}\right)^{2}\left(l_{\mathrm{MAX}}\right)\left(C_{R S S}\right)(f)
\end{aligned}
$$

where $\partial$ is the temperature dependency of $R_{D S(O N)}$ and $K$ is a constant related to the gate drive current. Note the two distinct terms in the equation. The first gives the $I^{2} R$ losses, which are highest at low input voltages, while the second gives the transition losses, which are highest at high input voltages. For $\mathrm{V}_{\mathrm{IN}}<24 \mathrm{~V}$, the high current efficiency generally improves with larger MOSFETs (although gate charge losses begin eating into the gains. See Efficiency Considerations). For $\mathrm{V}_{\text {IN }}>24 \mathrm{~V}$, the transition losses rapidly increase to the point that the use of a higher $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ device with lower $\mathrm{C}_{\text {RSS }}$ actually provides higher efficiency. This is illustrated in the Design Example section.

The term $(1+\partial)$ is generally given for a MOSFET in the form of a normalized $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$ vs temperature curve, but $\partial=0.007 /{ }^{\circ} \mathrm{C}$ can be used as an approximation for low voltage MOSFETs. C ${ }_{\text {RSS }}$ is usually specified in the MOSFET electrical characteristics. The constant K is much harder to pin down, but K = 5 can be used for the LTC1149 series to estimate the relative contributions of the two terms in the P-channel dissipation equation.

## N-Channel MOSFET and D1 Selection

The same input voltage constraints apply to the N-channel MOSFET as to the P-channel with regard to when logiclevel devices are required. However, the dissipation calculation is quite different. The duty cycle and dissipation for

Kool $M \mu$ is a registered trademark of Magnetics, Inc.

## APPLICATIONS InFORMATION

the N -channel MOSFET operating in continuous mode are given by:

$$
\begin{aligned}
& \text { N-Ch Duty Cycle }=\frac{V_{\text {IN }}-V_{\text {OUT }}}{V_{\text {IN }}} \\
& \text { N-Ch } \left.P_{D}=\frac{V_{I N}-V_{O U T}}{V_{I N}}\left(I_{M A X}\right)^{2}\left(1+\partial_{N}\right) R_{D S(O N}\right)
\end{aligned}
$$

where $\partial$ is the temperature dependency of $R_{D S(O N)}$. Note that there is no transition loss term in the N-channel dissipation equation because the drain-to-source voltage is always low when the N -channel MOSFET is turning on or off. The remaining $I^{2} \mathrm{R}$ losses are the greatest at high input voltage or during a short circuit, when the N-channel duty cycle is nearly $100 \%$. Fortunately, Iow $\mathrm{R}_{\mathrm{DS}(0 N)}$ N -channel MOSFETs are readily available which reduce losses to the point that heat sinking is not required, even during continuous short-circuit operation.
The Schottky diode D1 shown in Figure 1 only conducts during the dead-time between the conduction of the two power MOSFETs. D1's sole purpose in life is to prevent the body diode of the N-channel MOSFET from turning on and storing charge during the dead-time, which could cost as much as $1 \%$ in efficiency (although there are no other harmful effects if D1 is omitted). Therefore, D1 should be selected for a forward voltage of less than 0.7 V when conducting $\mathrm{I}_{\mathrm{MAX}}$.
Finally, both MOSFETs and D1 must be selected for breakdown voltages higher than the maximum $\mathrm{V}_{\mathrm{IN}}$.

## $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\text {OUT }}$ Selection

In continuous mode, the source current of the P-channel MOSFET is a square wave of duty cycle $\mathrm{V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}$. To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$
\mathrm{C}_{\mathrm{IN}} \text { Required } \mathrm{I}_{\mathrm{RMS}} \approx \frac{\mathrm{I}_{\mathrm{MAX}}\left[\mathrm{~V}_{\text {OUT }}\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {OUT }}\right)\right]^{1 / 2}}{\mathrm{~V}_{\text {IN }}}
$$

This formula has a maximum at $\mathrm{V}_{\text {IN }}=2 \mathrm{~V}_{\text {OUT }}$, where $I_{\text {RMS }}=I_{\text {MAX }} / 2$. This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that capacitor manufacturer's
ripple current ratings are often based on only 2000 hours of life. This makes it advisable to further derate the capacitor, or to choose a capacitor rated at a higher temperature than required. Several capacitors may be paralleled to meet size or height requirements in the design. An additional $0.1 \mu$ F ceramic capacitor may also be required on $\mathrm{V}_{\text {IN }}$ for high frequency decoupling.
The selection of $\mathrm{C}_{\text {OUT }}$ is driven by the required effective series resistance (ESR). The ESR of Cout must be less than twice the value of RSENSE for proper operation of the LTC1149 series:

## $C_{\text {OUt }}$ Required ESR $<2 R_{\text {SENSE }}$

Optimum efficiency is obtained by making the ESR equal to $\mathrm{R}_{\text {SENSE }}$. As the ESR is increased up to $2 \mathrm{R}_{\text {SENSE }}$, the efficiency degrades by less than $1 \%$. If the ESR is greater than $2 \mathrm{R}_{\text {SENSE }}$, the voltage ripple on the output capacitor will prematurely trigger Burst Mode operation, resulting in disruption of continuous mode and an efficiency hit which can be several percent.
Manufacturers such as Nichicon, Chemicon and Sprague should be considered for high performance capacitors. The OS-CON semiconductor dielectric capacitor available from Sanyo has the lowest ESR for its size, at a somewhat higher price. Once the ESR requirement for $\mathrm{C}_{0 \text { ut }}$ has been met, the RMS current rating generally far exceeds the $I_{\text {RIPPLE(P-P) }}$ requirement.
In surface mount applications multiple capacitors may have to be paralleled to meet the capacitance, ESR, or RMS current handling requirements of the application. Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalums, available in case heights ranging from 2 mm to 4 mm . For example, if $200 \mu \mathrm{~F} / 10 \mathrm{~V}$ is called for in an application requiring 3 mm height, two AVX 100 $\mu \mathrm{F} / 10 \mathrm{~V}$ (P/NTPSD 107K010) could be used. Consult the manufacturer for other specific recommendations.

At low supply voltages, a minimum value of $\mathrm{C}_{\text {Out }}$ is suggested to prevent an abnormal low frequency operating mode (see Figure 4). When $\mathrm{C}_{\text {OUt }}$ is too small, the

## APPLICATIONS INFORMATION

output ripple at low frequencies will be large enough to trip the voltage comparator. This causes the Burst Mode operation to be activated when the LTC1149 series would normally be in continuous operation. The effect is most pronounced with low values of $R_{\text {SENSE }}$ and can be improved by operating at higher frequencies with lower values of $L$. The output remains in regulation at all times.

## Checking Transient Response

Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs, $\mathrm{V}_{\text {OUT }}$ shifts by an amount equal to ( $\left.\Delta l_{\text {LOAD }}\right)$ (ESR), where ESR is the effective series resistance of $\mathrm{C}_{0 \text { UT }}$. $\Delta l_{\text {LOAD }}$ also begins to charge or discharge $\mathrm{C}_{\text {OUT }}$ until the


Figure 4. Minimum Suggested $\mathrm{C}_{\text {Out }}$
regulator loop adapts to the current change and returns $V_{\text {Out }}$ to its steady state value. During this recovery time $V_{\text {Out }}$ can be monitored for overshoot or ringing which would indicate a stability problem. The Pin 7 external components shown in the Figure 1 circuit will prove adequate compensation for most applications.

A second, more severe transient is caused by switching in loads with large ( $>1 \mu \mathrm{~F}$ ) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with $\mathrm{C}_{\text {OUT }}$, causing a rapid drop in $\mathrm{V}_{\text {OUT }}$. No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive so that the load rise time is limited to approximately (25)(CLOAD). Thus a $10 \mu \mathrm{~F}$ capacitor would require a $250 \mu$ s rise time, limiting the charging current to about 200 mA .

LTC1149 Adjustable Applications
When an output voltage other than 3.3 V or 5 V is required, the LTC1149 adjustable version is used with an external resistive divider from $V_{O U T}$ to $V_{F B}$ Pin 10. The regulated voltage is determined:

$$
\mathrm{V}_{\text {OUT }}=1.25\left(1+\frac{\mathrm{R} 2}{\mathrm{R} 1}\right)
$$

In applications where $\mathrm{V}_{\text {OUT }}$ is greater than the LTC1149 internally regulated $\mathrm{V}_{\mathrm{CC}}$ voltage, $\mathrm{R}_{\text {SENSE }}$ must be moved to


Figure 5. High Efficiency Step-Down Regulator with $V_{O U T}>V_{C C}$

## APPLICATIONS InFORMATION

the ground side of the output to prevent the absolute maximum voltage ratings of the sense pins from being exceeded. This is shown in Figure 5. When the current sense comparator is operating at 0 V common mode, the off-time increases approximately $40 \%$, requiring the use of a smaller timing capacitor $\mathrm{C}_{\mathrm{T}}$.

## Efficiency Considerations

The percent efficiency of a switching regulator is equal to the output power divided by the input power times $100 \%$. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

$$
\text { \%Efficiency = } 100-(\mathrm{L} 1+\mathrm{L} 2+\mathrm{L} 3+\ldots)
$$

where L1, L2, etc., are the individual losses as a percentage of input power. (For high efficiency circuits only small errors are incurred by expressing losses as a percentage of output power.)

Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the Iosses in LTC1149 series circuits: 1) LTC1149 DC supply current, 2) MOSFET gate charge current, 3) $\left.\right|^{2} \mathrm{R}$ losses and 4) P-channel transition losses.

1. The DC supply current is the current which flows into $V_{I N}$ Pin 2 less the gate charge current. For $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ the LTC1149 DC supply current is 0.6 mA for no load, and increases proportionally with load up to 2 mA after the LTC1149 series has entered continuous mode. Because the DC supply current is drawn from $V_{I N}$, the resulting loss increases with input voltage. For $V_{\text {IN }}=24 \mathrm{~V}$, the DC bias losses are generally less than 3\% for load currents over 300mA. However, at very low load currents the DC bias current accounts for nearly all of the loss.
2. MOSFET gate charge current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge $d Q$ moves from $V_{I N}$ to ground. The resulting dQ/dt is a current out of $\mathrm{V}_{\text {IN }}$ which is typically much larger than the DC supply current. In continuous
mode, $I_{\text {GATECHG }}=f\left(Q_{N}+Q_{P}\right)$. The typical gate charge for a $0.1 \Omega \mathrm{~N}$-channel power MOSFET is 25 nC , and for a P-channel about twice that value. This results in $I_{\text {GATECHG }}=7.5 \mathrm{~mA}$ in 100 kHz continuous operation, for a $5 \%$ to $10 \%$ typical mid-current loss with $\mathrm{V}_{\text {IN }}=24 \mathrm{~V}$.

Note that the gate charge loss increases directly with both input voltage and operating frequency. This is the principal reason why the highest efficiency circuits operate at moderate frequencies. Furthermore, it argues against using larger MOSFETs than necessary to control $I^{2} \mathrm{R}$ losses, since overkill can cost efficiency as well as money!
3. $I^{2} R$ losses are easily predicted from the $D C$ resistances of the MOSFET, inductor and current shunt. In continuous mode all of the output current flows through $L$ and $R_{\text {SENSE }}$, but is "chopped" between the P-channel and N-channel MOSFETs. If the two MOSFETs have approximately the same $\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}$, then the resistance of one MOSFET can simply be summed with the resistances of $L$ and $R_{\text {SENSE }}$ to obtain $I^{2} R$ losses. For example, if each $R_{D S(O N)}=0.1 \Omega, R_{L}=0.15 \Omega$ and $R_{\text {SENSE }}=0.05 \Omega$, then the total resistance is $0.3 \Omega$. This results in losses ranging from $3 \%$ to $12 \%$ as the output current increases from 0.5 A to $2 \mathrm{~A} .1^{2} \mathrm{R}$ losses cause the efficiency to roll-off at high output currents.
4. Transition losses apply only to the P-channel MOSFET, and only when operating at high input voltages (typically 24 V or greater). Transition losses can be estimated from:
Transition Loss $\approx 5\left(\mathrm{~V}_{\text {IN }}\right)^{2}\left(\mathrm{I}_{\text {MAX }}\right)\left(\mathrm{C}_{\text {RSS }}\right)(\mathrm{f})$
For example, if $\mathrm{V}_{\mathrm{IN}}=48 \mathrm{~V}, \mathrm{I}_{\mathrm{MAX}}=2 \mathrm{~A}, \mathrm{C}_{\mathrm{RSS}}=300 \mathrm{pF}$ (a very large MOSFET) and $f=100 \mathrm{kHz}$, the transition loss is 0.7 W . A loss of this magnitude would not only kill efficiency but would probably require additional heat sinking for the MOSFET! See Design Example for further guidelines on how to select the P-channel MOSFET.
Other losses including $\mathrm{C}_{I N}$ and $\mathrm{C}_{0 U T}$ ESR dissipative losses, Schottky conduction losses during dead-time, and inductor core losses, generally account for less than 2\% total additional loss.

## APPLICATIONS INFORMATION

## LTC1149 Package Dissipation

High input voltage applications in which large MOSFETs are being driven at high frequencies may cause the maximum junction temperature rating for the LTC1149 series to be exceeded. The LTC1149 supply current is dominated by the gate charge supply current, which is given as a function of operating frequency in the Typical Performance Characteristics. The LTC1149 series junction temperature can be estimated by using the equations given in Note 1 of the Electrical Characteristics. For example, the LT1149CS is limited to less than 11 mA from a 48 V supply:

$$
\begin{aligned}
\mathrm{T}_{J} & =70^{\circ} \mathrm{C}+(11 \mathrm{~mA})(48 \mathrm{~V})\left(110^{\circ} \mathrm{C} / \mathrm{W}\right) \\
& =128^{\circ} \mathrm{C} \text { exceeds absolute maximum }
\end{aligned}
$$

To prevent the maximum junction temperature from being exceeded, the Pin 2 supply current must be checked in continuous mode when operating at the maximum $\mathrm{V}_{\mathrm{IN}}$.

## Design Example

As a design example, assume $\mathrm{V}_{\text {IN }}=24 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}$, $I_{\text {MAX }}=2.5 \mathrm{~A}$ and $\mathrm{f}=100 \mathrm{kHz}$. $R_{\text {SENSE }}, C_{T}$ and L can immediately be calculated:

$$
\begin{aligned}
& \mathrm{R}_{\text {SENSE }}=\frac{100 \mathrm{mV}}{2.5}=0.039 \Omega \\
& \mathrm{C}_{\mathrm{T}}=\frac{(7.8)\left(10^{-5}\right)}{100 \mathrm{kHz}}\left(1-\frac{5 \mathrm{~V}}{24 \mathrm{~V}}\right)=620 \mathrm{pF} \\
& \mathrm{~L}_{\text {MIN }}=(5.1)\left(10^{5}\right)(0.039 \Omega)(620 \mathrm{pF})(5 \mathrm{~V})=62 \mu \mathrm{H}
\end{aligned}
$$

Selection of the P-channel MOSFET involves doing calculations for different sized MOSFETs to determine the relative loss contributions. Taking an International Rectifier IRF9Z34 for example, $R_{D S(O N)}=0.14 \Omega$ Max, $Q_{P}=35 n C$ and $C_{R S S}=200 \mathrm{pF}\left(V_{D S}=V_{I N} / 2\right)$. These values can be used to estimate the $I^{2}$ R losses, transition losses and gate charge supply current losses:

```
Est. I \({ }^{2}\) R Loss \(\left(T_{j}=100^{\circ} \mathrm{C}\right)=\)
\((5 \mathrm{~V} / 24 \mathrm{~V})(2.5)^{2}(1+0.5) 0.14 \Omega=270 \mathrm{~mW}\)
Est. Transition Loss =
\(5(24 \mathrm{~V})^{2}(2.5 \mathrm{~A})(200 \mathrm{pF})(100 \mathrm{kHz})=145 \mathrm{~mW}\)
Est. Gate Charge Loss =
\((100 \mathrm{kHz})(35 \mathrm{nC})(24 \mathrm{~V})=85 \mathrm{~mW}\)
```

The same calculations were repeated for a smaller device, the Motorola MTD2955 ( $\left.\mathrm{R}_{\mathrm{DS}(\mathrm{ON})}=0.3 \Omega\right)$ and a larger one, the Harris RFP30P05 ( $\left.\mathrm{R}_{\mathrm{DS}(0 \mathrm{~N})}=0.065 \Omega\right)$. The results are summarized in the table.

| CONDITIONS <br> $V_{\text {IN }}=24 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5 \mathrm{~V}$ <br> $\mathrm{~F}=100 \mathrm{kHz}$, I OUT $^{2}=2.5 \mathrm{~A}$ |  | P-CHANNEL MOSFET |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | MTD2955 | IRF9Z34 | RFP30P05 |  |
| Est. I ${ }^{2} \mathrm{R}$ Loss $\left(100^{\circ} \mathrm{C}\right)$ | 550 mW | 270 mW | 120 mW |  |
| Est. Transition Loss | 110 mW | 145 mW | 290 mW |  |
| Est. Gate Charge Loss | 60 mW | 85 mW | 240 mW |  |
| Est. Total Loss | 720 mW | 500 mW | 650 mW |  |

For this set of conditions, the midsized P-channel MOSFET actually produces the lowest total losses at $I_{\text {max. }}$. The resulting efficiency differences will be even more pronounced at lower output currents. Note that only the $I^{2} R$ and transition losses are dissipated in the MOSFET; the gate charge supply current loss is dissipated by the LTC1149 series.

Selection of the N-channel MOSFET is somewhat easier; it need only be sized for the anticipated $I^{2} \mathrm{R}$ losses at $100 \%$ duty cycle (worst-case assumption for short circuit.) The Siliconix Si9410, for example, has $\mathrm{R}_{\mathrm{DS}(O N)}=0.03 \Omega$ Max and $Q_{N}=30 \mathrm{nC}$. This will produce an $I^{2} R$ loss of 250 mW at $100^{\circ} \mathrm{C}$ and a gate charge supply current loss of 75 mW . As with the P-channel device, the use of a larger MOSFET may actually result in lower midcurrent efficiency.
$\mathrm{C}_{\text {IN }}$ will require an RMS current rating of at least 1.25 A at temperature, and $\mathrm{C}_{\text {OUT }}$ will require an ESR of $0.04 \Omega$ for optimum efficiency. The output capacitor ESR requirement can be fulfilled by a single OS-CON or by two or more surface mount tantalums in parallel.

## Auxiliary Windings - Suppressing Burst Mode Operation

The LTC1149 synchronous switch removes the normal limitation that power must be drawn from the inductor primary winding in order to extract power from auxiliary windings. With synchronous switching, auxiliary outputs may be loaded without regard to the primary output load, providing that the loop remains in continuous mode operation.
Burst Mode operation can be suppressed at low output currents with a simple external network which cancels the

## APPLICATIONS InFORMATION

25 mV minimum current comparator threshold. This technique is also useful for eliminating audible noise from certain types of inductors in high current ( $\mathrm{I}_{\text {OUT }}>5 \mathrm{~A}$ ) applications when they are lightly loaded.
An external offset is put in series with the SENSE ${ }^{-}$pin to subtract from the built-in 25 mV offset. An example of this technique is shown in Figure 6. Two $100 \Omega$ resistors are inserted in series with the leads from the sense resistor.

With the addition of R3, a current is generated through R1 causing an offset of:

$$
V_{\text {OFFSET }}=V_{\text {OUT }}\left(\frac{R 1}{R 1+R 3}\right)
$$

If $\mathrm{V}_{\text {OFFSET }}>25 \mathrm{mV}$, the minimum threshold will be cancelled and Burst Mode operation is prevented from occurring. Since $V_{\text {OFFSET }}$ is constant, the maximum load current is also decreased by the same offset. Thus, to get back to the same $I_{\text {max }}$, the value of the sense resistor must be lower:

$$
\mathrm{R}_{\mathrm{SENSE}} \approx \frac{75 \mathrm{mV}}{\mathrm{I}_{\mathrm{MAX}}}
$$

To prevent noise spikes from erroneously tripping the current comparator, a 1000pF capacitor is needed across Pins 8 and 9 .


Figure 6. Suppressing Burst Mode Operation

## Output Crowbar

An added feature to using an N-channel MOSFET as the synchronous switch is the ability to crowbar the output with the same MOSFET. Pulling the timing capacitor Pin 6 above 1.5 V when the output voltage is greater than the desired regulated value, will turn onthe N -channel MOSFET.
A fault condition which causes the output voltage to go above a maximum value can be detected by external
circuitry. Turning on the N-channel MOSFET when this fault is detected will then force the system fuse to blow.
The N-channel MOSFET needs to be sized so it will safely handle this overcurrent condition. The typical delay from pulling the $\mathrm{C}_{\top}$ Pin 6 high to when the NGATE Pin 13 goes high is 250 ns . Under shutdown conditions, the N -channel is held off and pulling Pin 6 high will not cause the output to be crowbarred.

A small $N$-channel FET can be used as an interface between the overvoltage detect circuitry and the LTC1149 as shown in Figure 7.


Figure 7. Output Crowbar Interface

## Board Layout Checklist

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC1149 series. These items are also illustrated graphically in the layout diagram of Figure 8. Check the following in your layout:

1. Are the signal and power grounds segregated? The LTC1149 signal ground Pin 11 must connect separately to the $(-)$ plate of $\mathrm{C}_{\text {OUt }}$. The other ground Pins 12 and 14 should return to the source of the N -channel MOSFET, anode of the Schottky diode and (-) plate of $\mathrm{C}_{\mathrm{I}}$, which should have as short lead lengths as possible.
2. Does the LTC1149 SENSE- Pin 8 connect to a point close to $\mathrm{R}_{\text {SENSE }}$ and the (+) plate of $\mathrm{C}_{\text {OUT }}$ ? In adjustable applications, the resistive divider R1, R2 must be connected between the $(+)$ plate of $\mathrm{C}_{\text {OUT }}$ and signal ground.
3. Are the SENSE ${ }^{-}$and SENSE $^{+}$leads routed together with minimum PC trace spacing? The differential decoupling capacitor between Pins 8 and 9 should be as close as possible to the LTC1149. Up to $100 \Omega$ may be placed

## APPLICATIONS INFORMATION



Figure 8. LTC1149 Series Layout Diagram (see Layout Checklist)
in series with each sense lead to help decouple Pins 8 and 9 . However, when these resistors are used, the capacitor should be no larger than 1000 pF .
4. Does the $(+)$ plate of $\mathrm{C}_{\text {IN }}$ connect to the source of the P-channel MOSFET as closely as possible? An additional $0.1 \mu \mathrm{~F}$ ceramic capacitor between $\mathrm{V}_{\text {IN }}$ and power ground may be required in some applications.
5. Is the $\mathrm{V}_{\text {CC }}$ decoupling capacitor connected closely between Pin 5 of the LTC1149 and power ground? This capacitor carries the MOSFET driver peak currents.
6. Is the SHDN1 Pin 10 (fixed output versions only) actively pulled to ground during normal operation? The SHDN1 pin is high impedance and must not be allowed to float. In adjustable versions, Pin 10 is the feedback pin and is very sensitive to pickup from the switch node. Care must be taken to isolate $\mathrm{V}_{\mathrm{FB}}$ from possible capacitive coupling of the inductor switch signal.

## Troubleshooting Hints

Since efficiency is critical to LTC1149 series applications, it is very important to verify that the circuit is functioning
correctly in both continuous and Burst Mode operation. The waveform to monitor is the voltage on the timing capacitor Pin 6.

In continuous mode ( $l_{\text {LOAD }}>I_{\text {BURST }}$ ) the voltage on Pin 6 should be a sawtooth with a $0.9 \mathrm{~V}_{\mathrm{P} \text {-p }}$ swing. This voltage should never dip below 2V as shown in Figure 9a.
When load currents are low (I LOAD < IBURST) Burst Mode operation should occur with the $\mathrm{C}_{\top}$ pin waveform periodically falling to ground as shown in Figure 9b.
If Pin 6 is observed falling to ground at high output currents, it indicates poor decoupling or improper grounding. Refer to the Board Layout Checklist.


Figure 9. $\mathrm{C}_{\mathrm{T}}$ Pin 6 Waveforms

## TYPICAL APPLICATIONS



Figure 10. High Efficiency 8V to 20V Input 3.3V/1A Output Regulator


Figure 11. High Efficiency 8V to 20V Input 3.3V/3A Output Regulator

## TYPICAL APPLICATIONS



Figure 12. Ultra Wide Input Range (5.5V to 25V) High Efficiency 5V Regulator


Figure 13. 250kHz High Efficiency 12V Input 5V/2A Output Regulator

## TYPICAL APPLICATIONS



Figure 14. High Efficiency 48V Input 5V/2.5A Output Regulator


Figure 15. Logic Selectable 5V/2A or 3.3V/2A High Efficiency Regulator

## TYPICAL APPLICATIONS



Figure 16. 25W High Efficiency Regulator Using N-Channel MOSFET Switches

PACKAGE DESCRIPTIOी Dimensions in inches (millimeters) unless otherwise noted.

## N Package <br> 16-Lead PDIP (Narrow 0.300) <br> (LTC DWG \# 05-08-1510)


*THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS.
MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.010 INCH ( 0.254 mm )

LTC1149
LTC1149-3.3/LTC1149-5
PACKAGE DESCRIPTIOी Dimensions in inches (millimeters) unless otherwise noted.


## TYPICAL APPLICATION



Figure 17. High Efficiency 24V Input 12V/3A Output Regulator

## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :--- | :--- | :--- |
| LTC1148HV | High Efficiency, Synchronous Step-Down Switching Regulator | $4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<20 \mathrm{~V}$ |
| LTC1159 | High Efficiency, Synchronous Step-Down Switching Regulator | $4 \mathrm{~V}<\mathrm{V}_{\text {IN }}<40 \mathrm{~V}$, I $_{\text {SHUTDOWN }}=20 \mu \mathrm{~A}$ |
| LTC1435A | High Efficiency, Low Noise, Synchronous Switching Regulator | $3.5 \mathrm{~V}<\mathrm{V}_{\text {IN }}<36 \mathrm{~V}, \mathrm{~N}-C h a n n e l$ |
| Driver |  |  |
| LTC1438 | Dual, Low Noise, Synchronous Switching Regulator | $3.5 \mathrm{~V}<\mathrm{V}_{\text {IN }}<36 \mathrm{~V}$, N-Channel Driver |

