#### FAIRCHILD

SEMICONDUCTOR

### 74F74 **Dual D-Type Positive Edge-Triggered Flip-Flop**

#### **General Description**

The F74 is a dual D-type flip-flop with Direct Clear and Set inputs and complementary (Q,  $\overline{Q})$  outputs. Information at the input is transferred to the outputs on the positive edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive-going pulse. After the Clock Pulse input threshold voltage has been passed, the Data input is locked out and information present will not be transferred to

the outputs until the next rising edge of the Clock Pulse input.

April 1988

**Revised September 2000** 

Asynchronous Inputs:

LOW input to  $\overline{S}_D$  sets Q to HIGH level LOW input to  $\overline{C}_{\mathsf{D}}$  sets Q to LOW level Clear and Set are independent of clock

Simultaneous LOW on  $\overline{C}_D$  and  $\overline{S}_D$ makes both Q and Q HIGH

#### **Ordering Code:**

Logic Symbols

| Order Number | Package Number | Package Description                                                         |
|--------------|----------------|-----------------------------------------------------------------------------|
| 74F74SC      | M14A           | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow |
| 74F74SJ      | M14D           | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74F74PC      | N14A           | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide       |
|              |                |                                                                             |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### IEEE/IEC Ŝ<sub>₽1</sub> СР D ō ē<sub>D1</sub>-S<sub>D2</sub> Q., $CP_2$ $D_2$ ą, $\bar{c}_{D2}$

#### **Connection Diagram**



© 2000 Fairchild Semiconductor Corporation DS009469 www.fairchildsemi.com

#### CP

# 74F74

#### **Unit Loading/Fan Out**

| Pin Names                                  | Description                             | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |  |
|--------------------------------------------|-----------------------------------------|----------|-----------------------------------------|--|
| i in Names                                 | Description                             | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |  |
| D <sub>1</sub> , D <sub>2</sub>            | Data Inputs                             | 1.0/1.0  | 20 μA/–0.6 mA                           |  |
| CP <sub>1</sub> , CP <sub>2</sub>          | Clock Pulse Inputs (Active Rising Edge) | 1.0/1.0  | 20 µA/–0.6 mA                           |  |
| $\overline{C}_{D1}, \overline{C}_{D2}$     | Direct Clear Inputs (Active LOW)        | 1.0/3.0  | 20 μA/–1.8 mA                           |  |
| $\overline{S}_{D1}, \overline{S}_{D2}$     | Direct Set Inputs (Active LOW)          | 1.0/3.0  | 20 μA/–1.8 mA                           |  |
| $Q_1, \overline{Q}_1, Q_2, \overline{Q}_2$ | Outputs                                 | 50/33.3  | –1 mA/20 mA                             |  |

#### **Truth Table**

|    | Inp | Outputs |   |                |                  |
|----|-----|---------|---|----------------|------------------|
| SD | CD  | СР      | D | Q              | Q                |
| L  | Н   | Х       | Х | н              | L                |
| н  | L   | х       | Х | L              | н                |
| L  | L   | х       | Х | н              | н                |
| н  | н   | ~       | h | н              | L                |
| н  | н   | ~       | I | L              | н                |
| Н  | Н   | L       | х | Q <sub>0</sub> | $\overline{Q}_0$ |

H (h) = HIGH Voltage Level L (l) = LOW Voltage Level X = Immaterial

 $Q_0 = Previous Q(\overline{Q})$  before LOW-to-HIGH Clock Transition

Lower case letters indicate the state of the referenced input or output one setup time prior to the LOW-to-HIGH clock transition.



www.fairchildsemi.com

#### Absolute Maximum Ratings(Note 1)

|                                             | -                                    |
|---------------------------------------------|--------------------------------------|
| Storage Temperature                         | -65°C to +150°C                      |
| Ambient Temperature under Bias              | -55°C to +125°C                      |
| Junction Temperature under Bias             | -55°C to +150°C                      |
| V <sub>CC</sub> Pin Potential to Ground Pin | -0.5V to +7.0V                       |
| Input Voltage (Note 2)                      | -0.5V to +7.0V                       |
| Input Current (Note 2)                      | -30 mA to +5.0 mA                    |
| Voltage Applied to Output                   |                                      |
| in HIGH State (with $V_{CC} = 0V$ )         |                                      |
| Standard Output                             | –0.5V to V <sub>CC</sub>             |
| 3-STATE Output                              | -0.5V to +5.5V                       |
| Current Applied to Output                   |                                      |
| in LOW State (Max)                          | twice the rated I <sub>OL</sub> (mA) |
| ESD Last Passing Voltage (Min)              | 4000V                                |
|                                             |                                      |

## Recommended Operating Conditions

Free Air Ambient Temperature Supply Voltage

74F74

0°C to +70°C +4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                    |                     | Min  | Тур  | Max  | Units  | v <sub>cc</sub> | Conditions                                           |  |
|------------------|------------------------------|---------------------|------|------|------|--------|-----------------|------------------------------------------------------|--|
| VIH              | Input HIGH Voltage           |                     | 2.0  |      |      | V      |                 | Recognized as a HIGH Signal                          |  |
| VIL              | Input LOW Voltage            |                     |      |      | 0.8  | V      |                 | Recognized as a LOW Signal                           |  |
| V <sub>CD</sub>  | Input Clamp Diode Voltage    |                     |      |      | -1.2 | V      | Min             | I <sub>IN</sub> = -18 mA                             |  |
| V <sub>OH</sub>  | Output HIGH                  | 10% V <sub>CC</sub> | 2.5  |      |      | v      | Min             | I <sub>OH</sub> = -1 mA                              |  |
|                  | Voltage                      | 5% V <sub>CC</sub>  | 2.7  |      |      | v      | IVIILI          | $I_{OH} = -1 \text{ mA}$                             |  |
| V <sub>OL</sub>  | Output LOW                   | 10% V <sub>CC</sub> |      |      | 0.5  | V      | Min             | I <sub>OL</sub> = 20 mA                              |  |
|                  | Voltage                      |                     |      |      |      |        |                 |                                                      |  |
| I <sub>IH</sub>  | Input HIGH                   |                     |      |      | 5.0  | μA     | Max             | V - 2 7V                                             |  |
|                  | Current                      |                     |      |      | 5.0  | μΛ     | IVIAA           | V <sub>IN</sub> = 2.7V                               |  |
| I <sub>BVI</sub> | Input HIGH Current           |                     |      |      | 7.0  |        | Max             | V <sub>IN</sub> = 7.0V                               |  |
|                  | Breakdown Test               |                     |      |      | 7.0  | μΑ     | IVIAX           | v <sub>IN</sub> = 7.0v                               |  |
| ICEX             | Output HIGH                  |                     |      |      | 50   | μA     | Max             | $V_{OUT} = V_{CC}$                                   |  |
|                  | Leakage Current              |                     |      |      | 50   | μΛ     | IVIAA           | VOUT - VCC                                           |  |
| V <sub>ID</sub>  | Input Leakage                |                     | 4.75 |      |      | V      | 0.0             | I <sub>ID</sub> = 1.9 μA                             |  |
|                  | Test                         |                     | 4.75 |      |      | v      | 0.0             | All Other Pins Grounded                              |  |
| I <sub>OD</sub>  | Output Leakage               |                     |      |      | 3.75 | μA     | 0.0             | V <sub>IOD</sub> = 150 mV                            |  |
|                  | Circuit Current              |                     |      |      | 3.75 |        |                 | All Other Pins Grounded                              |  |
| IIL              | Input LOW Current            |                     |      |      | -0.6 | mA Max |                 | V <sub>IN</sub> = 0.5V (D, CP)                       |  |
|                  |                              |                     |      |      | -1.8 | 111A   | ividX           | $V_{IN} = 0.5V \ (\overline{C}_D, \ \overline{S}_D)$ |  |
| l <sub>os</sub>  | Output Short-Circuit Current |                     | -60  |      | -150 | mA     | Max             | V <sub>OUT</sub> = 0V                                |  |
| Icc              | Power Supply Current         |                     |      | 10.5 | 16.0 | mA     | Max             |                                                      |  |

www.fairchildsemi.com

| Symbol           | Provider                                                                | T <sub>A</sub> = +25°C<br>V <sub>CC</sub> = +5.0V |                       |     | T <sub>A</sub> = 0°C to +70°C<br>V <sub>CC</sub> = +5.0V |                       | Units |  |
|------------------|-------------------------------------------------------------------------|---------------------------------------------------|-----------------------|-----|----------------------------------------------------------|-----------------------|-------|--|
|                  | Parameter                                                               |                                                   | $C_L = 50 \text{ pF}$ |     |                                                          | $C_L = 50 \text{ pF}$ |       |  |
|                  |                                                                         | Min                                               | Тур                   | Max | Min                                                      | Max                   |       |  |
| f <sub>MAX</sub> | Maximum Clock Frequency                                                 | 100                                               | 125                   |     | 100                                                      |                       | MHz   |  |
| t <sub>PLH</sub> | Propagation Delay                                                       | 3.8                                               | 5.3                   | 6.8 | 3.8                                                      | 7.8                   |       |  |
| t <sub>PHL</sub> | $CP_n$ to $Q_n$ or $\overline{Q}_n$                                     | 4.4                                               | 6.2                   | 8.0 | 4.4                                                      | 9.2                   | ns    |  |
| t <sub>PLH</sub> | Propagation Delay                                                       | 3.2                                               | 4.6                   | 6.1 | 3.2                                                      | 7.1                   |       |  |
|                  | $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ to $Q_n$ or $\overline{Q}_n$ | 3.5                                               | 7.0                   | 9.0 | 3.5                                                      | 10.5                  | ns    |  |

### AC Operating Requirements

| Symbol             | Parameter                                                      |     | T <sub>A</sub> = +25°C<br>V <sub>CC</sub> = +5.0V |     | T <sub>A</sub> = 0°C to +70°C<br>V <sub>CC</sub> = +5.0V |    |
|--------------------|----------------------------------------------------------------|-----|---------------------------------------------------|-----|----------------------------------------------------------|----|
|                    |                                                                | Min | Max                                               | Min | Max                                                      |    |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW                                        | 2.0 |                                                   | 2.0 |                                                          |    |
| t <sub>S</sub> (L) | D <sub>n</sub> to CP <sub>n</sub>                              | 3.0 |                                                   | 3.0 |                                                          | ns |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW                                         | 1.0 |                                                   | 1.0 |                                                          |    |
| t <sub>H</sub> (L) | D <sub>n</sub> to CP <sub>n</sub>                              | 1.0 |                                                   | 1.0 |                                                          |    |
| t <sub>W</sub> (H) | CP <sub>n</sub> Pulse Width                                    | 4.0 |                                                   | 4.0 |                                                          |    |
| t <sub>W</sub> (L) | HIGH or LOW                                                    | 5.0 |                                                   | 5.0 |                                                          | ns |
| t <sub>W</sub> (L) | $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ Pulse Width<br>LOW  | 4.0 |                                                   | 4.0 |                                                          | ns |
| t <sub>REC</sub>   | Recovery Time $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ to CP | 2.0 |                                                   | 2.0 |                                                          | ns |

www.fairchildsemi.com



www.fairchildsemi.com

5



www.fairchildsemi.com

6

