ML2008*, ML2009**

## $\mu \mathrm{P}$ Compatible Logarithmic Gain/Attenuator

## GENERAL DESCRIPTION

The ML2008 and ML2009 are digitally controlled logarithmic gain/attenuators with a range of -24 to +24 dB in 0.1 dB steps.

Easy interface to microprocessors is provided by an input latch and control signals consisting of chip select and write.
The interface for gain setting of the ML2008 is by an 8-bit data word, while the ML2009 is designed to interface to a 16-bit data bus with a single write operation by hardwiring the gain/attenuation pin or LSB pin. The ML2008 can be power downed by the microprocessor utilizing a bit in the second write operation.

Absolute gain accuracy is 0.05 dB max over supply tolerance of $\pm 10 \%$ and temperature range.
These CMOS logarithmic gain/attenuators are designed for a wide variety of applications in telecom, audio, sonar or general purpose function generation.

## FEATURES

■ Low noise

- Low harmonic distortion OdBrnc max with +24 dB gain
- Gain range
-60 dB max
-24 to +24 dB
- Resolution
- Flat frequency response
- Low supply current
- TTL/CMOS compatible digital interface
- ML2008 is designed to interface to an 8-bit data bus; ML2009 to 16-bit data bus

[^0]
## BLOCK DIAGRAM

## ML2008



ML2009*


## PIN CONFIGURATION

## ML2008

18-Pin DIP (P18)


20-Pin PLCC (Q20)


ML2009*
18-Pin DIP (P18)


20-Pin PLCC (Q20)


## PIN DESCRIPTION

| NAME | FUNCTION |
| :--- | :--- |
| $V_{\text {SS }}$ | Negative supply. -5Volts $\pm 10 \%$ |
| $V_{\text {CC }}$ | Positive supply. 5Volts $\pm 10 \%$ |
| GND | Digital ground. OVolts. All digital <br> inputs are referenced to this ground. <br> Analog ground. 0Volts. Analog input <br> and output are referenced to this <br> ground. |
| $V_{\text {IN }}$ | Analog input |
| $V_{\text {OUT }}$ | Analog output |
| D8 | Data bit, ATTEN/GAIN |
| D7 | Data bit, C3 |
| D6 | Data bit, C2 |
| D5 | Data bit, C1 |
| D4 | Data bit, C0 |


| NAME | FUNCTION |
| :---: | :---: |
| D3 | Data bit, F3 |
| D2 | Data bit, $\mathrm{P}_{\text {DN }}$, F2 ML2008; F2 ML2009 |
| D1 | Data bit, F0, F1 ML2008; F1 ML2009 |
| D0 | Data bit, F0 ML2009 only |
| $\overline{W R}$ | Write enable. This input latches the data bits into the registers on rising edges of $\overline{W R}$. |
| $\overline{\mathrm{CS}}$ | Chip select. This input selects the device by only allowing the $\overline{W R}$ signal to latch in data when $\overline{\mathrm{CS}}$ is low. |
| $\begin{gathered} \text { A0 } \\ \text { (ML2008 only) } \end{gathered}$ | Address select. This input determines which data word is being written into the registers. |

## ABSOLUTE MAXIMUM RATINGS

(Note 1)
Supply Voltage
$\mathrm{V}_{\mathrm{CC}} . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~+6.5 \mathrm{~V}$
$V_{S S}$ $-6.5 \mathrm{~V}$
AGND with Respect to GND $\qquad$ $\mathrm{V}_{\mathrm{CC}}$ to $\mathrm{V}_{\mathrm{SS}}$
Analog Inputs and Outputs ..... $\mathrm{V}_{\mathrm{SS}}-0.3 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Digital Inputs and Outputs ... GND -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Input Current Per Pin $\pm 25 \mathrm{~mA}$
Power Dissipation 750 mW
Storage Temperature Range ............... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering 10 sec .) $\qquad$

## OPERATING CONDITIONS

Temperature Range (Note 2)<br>ML2008CX, ML2009CX $.0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$<br>ML2008IX, ML2009IX $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$<br>Supply Voltage<br>$\qquad$<br>$V_{S S}$<br>-4 V to -6 V

## ELECTRICAL CHARACTERISTICS

Unless otherwise specified, $T_{A}=T_{\text {MIN }}$ to $T_{M A X}, V_{C C}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{S S}=-5 \mathrm{~V} \pm 10 \%$, Data Word: D8 (ATTEN/GAIN) $=1$, Other Bits $=0$, (0dB Ideal Gain), $C_{L}=100 \mathrm{pF}, R_{L}=600 \Omega, \mathrm{dBm}$ measurements use $600 \Omega$ as reference load, digital timing measured at 1.4 V .

| SYMBOL | PARAMETER | NOTES | CONDITIONS | MIN | $\begin{gathered} \text { TYP } \\ \text { NOTE } 3 \end{gathered}$ | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Analog |  |  |  |  |  |  |  |
| AG | Absolute Gain Accuracy | 4 | $\mathrm{V}_{\mathrm{IN}}=8 \mathrm{dBm}, 1 \mathrm{kHz}$ | -0.05 |  | +0.05 | dB |
| RG | Relative Gain Accuracy | 4 | $\begin{aligned} & 100000001 \\ & 000000000 \\ & 000000001 \\ & \text { All other gain settings } \\ & \text { All values referenced to } 100000000 \\ & \text { gain when D8 (ATTEN/GAIN) }=1, \\ & V_{\text {IN }}=8 \mathrm{dBm} \text { when D8 }(\text { ATTEN } / \text { GAIN) })=0, \\ & \mathrm{~V}_{\text {IN }}=(8 \mathrm{dBm}-\text { Ideal Gain) in dB } \end{aligned}$ | $\begin{gathered} -0.05 \\ -0.05 \\ -0.05 \\ -0.1 \end{gathered}$ |  | $\begin{aligned} & +0.05 \\ & +0.05 \\ & +0.05 \\ & +0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| FR | Frequency Response | 4 | $\begin{aligned} & \hline 300-4000 \mathrm{~Hz} \\ & 100-20,000 \mathrm{~Hz} \\ & \text { Relative to } 1 \mathrm{kHz} \end{aligned}$ | $\begin{gathered} \hline-0.05 \\ -0.1 \end{gathered}$ |  | $\begin{gathered} +0.05 \\ +0.1 \end{gathered}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| $\mathrm{V}_{\text {OS }}$ | Output Offset Voltage | 4 | $\mathrm{V}_{\mathrm{IN}}=0,+24 \mathrm{~dB}$ gain |  |  | $\pm 100$ | mV |
| $\mathrm{I}_{\mathrm{CN}}$ | Idle Channel Noise | $\begin{aligned} & 4 \\ & 5 \end{aligned}$ | $\mathrm{V}_{\mathrm{IN}}=0,+24 \mathrm{~dB}, \mathrm{C} \mathrm{msg}$ weighted $\mathrm{V}_{\mathrm{IN}}=0,+24 \mathrm{~dB}, 1 \mathrm{kHz}$ |  | $\begin{gathered} -6 \\ 450 \end{gathered}$ | $\begin{gathered} 0 \\ 900 \end{gathered}$ | dBrnc $\mathrm{nv} / \sqrt{\mathrm{Hz}}$ |
| HD | Harmonic Distortion | 4 | $\mathrm{V}_{\mathrm{IN}}=8 \mathrm{dBm}, 1 \mathrm{kHz}$ <br> Measure 2nd, 3rd, harmonic relative to fundamental |  |  | -60 | dB |
| SD | Signal to Distortion | 4 | $\mathrm{V}_{\mathrm{IN}}=8 \mathrm{dBm}, 1 \mathrm{kHz}$ C msg weighted | +60 |  |  | dB |
| PSRR | Power Supply Rejection | 4 | $\begin{gathered} 200 \mathrm{~m} V_{\text {P-P }}, 1 \mathrm{kHz} \text { sine, } \mathrm{V}_{\mathrm{IN}}=0 \\ \text { on } \mathrm{V}_{\mathrm{CC}} \\ \text { on } \mathrm{V}_{\mathrm{SS}} \end{gathered}$ |  | $\begin{aligned} & -60 \\ & -60 \end{aligned}$ | $\begin{aligned} & -40 \\ & -40 \end{aligned}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
| $\mathrm{Z}_{\mathrm{IN}}$ | Input Impedance, $\mathrm{V}_{\text {IN }}$ | 4 |  | 1 |  |  | Meg |
| $V_{\text {INR }}$ | Input Voltage Range | 4 |  | $\pm 3.0$ |  |  | V |
| $\mathrm{V}_{\text {OSW }}$ | Output Voltage Swing | 4 |  | $\pm 3.0$ |  |  | V |

ELECTRICAL CHARACTERISTICS (Continued)

| SYMBOL | PARAMETER | NOTES | CONDITIONS | MIN | TYP <br> NOTE 3 | MAX | UNITS |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |

## Digital and DC

| $\mathrm{V}_{\text {IL }}$ | Digital Input Low Voltage | 4 |  |  | 0.8 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Digital Input High Voltage | 4 |  | 2.0 |  | V |
| $\mathrm{I}_{\mathrm{IN}}$ | Input Current, Low | 4 | $\mathrm{V}_{\mathrm{IH}}=\mathrm{GND}$ |  | -10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Input Current, High | 4 | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}$ |  | 10 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ Supply Current | 4 | No output load, $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$, $V_{\mathrm{IH}}=V_{\mathrm{CC}}, V_{\mathrm{IN}}=0$ |  | 4 | mA |
| $\mathrm{I}_{\text {SS }}$ | $\mathrm{V}_{\text {SS }}$ Supply Current | 4 | No output load, $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$, $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{IN}}=0$ |  | -4 | mA |
| $\mathrm{I}_{\text {CCP }}$ | $\mathrm{V}_{\mathrm{CC}}$ Supply Current, ML2008 Powerdown Mode Only | 4 | No output load, $\mathrm{V}_{\text {IL }}=\mathrm{GND}$, $V_{I H}=V_{C C}$ |  | 0.5 | mA |
| $\mathrm{I}_{\text {SSP }}$ | $V_{\text {SS }}$ Supply Current, ML2008 Powerdown Mode Only | 4 | No output load, $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$, $V_{I H}=V_{C C}$ |  | -0.1 | mA |

## AC Characteristics

| $\mathrm{t}_{\text {SET }}$ | $\mathrm{V}_{\text {OUT }}$ Settling Time | 4 | $\mathrm{V}_{\mathrm{IN}}=0.185 \mathrm{~V}$. Change gain from -24 to +24 dB . Measure from $\overline{\mathrm{WR}}$ rising edge to when $\mathrm{V}_{\text {OUT }}$ settles to within 0.05 dB of final value. |  | 20 | $\mu \mathrm{s}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {STEP }}$ | $\mathrm{V}_{\text {Out }}$ Step Response | 4 | Gain $=+24 \mathrm{~dB} . \mathrm{V}_{\mathrm{IN}}=-3 \mathrm{~V}$ to +3 V step. Measure from $V_{\text {IN }}=-3 \mathrm{~V}$ to when $\mathrm{V}_{\text {OUT }}$ settles to within 0.05 dB of final value. |  | 20 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{DS}}$ | Data Setup Time | 4 |  | 50 |  | ns |
| $\mathrm{t}_{\text {DH }}$ | Data Hold Time | 4 |  | 50 |  | ns |
| $\mathrm{t}_{\text {AS }}$ | A0 Setup Time | 4 |  | 0 |  | ns |
| $\mathrm{t}_{\text {AH }}$ | A0 Hold Time | 4 |  | 0 |  | ns |
| ${ }^{\text {t }}$ CSS | $\overline{\mathrm{CS}}$ * Setup Time | 4 |  | 0 |  | ns |
| ${ }^{\text {t CSH }}$ | $\overline{\mathrm{CS}}$ * Hold Time | 4 |  | 0 |  | ns |
| tPW | $\overline{\mathrm{WR}}$ * Pulse Width | 4 |  | 50 |  | ns |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
Note 2: $\quad 0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ and $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ operating temperature range devices are $100 \%$ tested with temperature limits guaranteed by $100 \%$ testing, sampling, or by correlation with worst-case test conditions.
Note 3: Typicals are parametric norm at $25^{\circ} \mathrm{C}$.
Note 4: Parameter guaranteed and 100\% production tested.
Note 5: Parameter guaranteed. Parameters not $100 \%$ tested are not in outgoing quality level calculation.

## TIMING DIAGRAM



TYPICAL PERFORMANCE CURVES


Figure 2. Amplitude vs Frequency

$$
\left(\mathrm{V}_{\mathrm{IN}} / \mathrm{V}_{\mathrm{OUT}}=0.5 \mathrm{~V}_{\mathrm{RMS}}\right)
$$



Figure 4. Output Noise Voltage vs Frequency


Figure 3. Amplitude vs Frequency

$$
\left(\mathrm{V}_{\mathrm{IN}} / \mathrm{V}_{\mathrm{OUT}}=2 \mathrm{~V}_{\mathrm{RMS}}\right)
$$



Figure 5. $\mathrm{C}_{\text {MSG }}$ Output Noise vs Gain Setting

TYPICAL PERFORMANCE CURVES (Continued)


Figure 6. $\mathrm{C}_{\mathrm{MSG}} \mathrm{S} / \mathrm{N}$ vs Gain Setting


Figure 8. $\mathrm{S} / \mathrm{N}+\mathrm{D}$ vs Gain Setting $\left(\mathrm{V}_{\mathrm{IN}} / \mathrm{V}_{\text {OUT }}=2 \mathrm{~V}_{\text {RMS }}\right)$

### 1.0 FUNCTIONAL DESCRIPTION

The ML2008, ML2009 consists of a coarse gain stage, a fine gain stage, an output buffer, and a $\mu \mathrm{P}$ compatible parallel digital interface.

### 1.1 Gain Stages

The analog input, $\mathrm{V}_{\mathrm{IN}}$, goes directly into the op amp input in the coarse gain stage. The coarse gain stage has a gain range of 0 to 22.5 dB in 1.5 dB steps.
The fine gain stage is cascaded onto the coarse section. The fine gain stage has a gain range of 0 to 1.5 dB in 0.1 dB steps.

Both stages can be programmed for either gain or attenuation, thus doubling the effective gain range.


Figure 7. Gain Error vs Gain Setting


Figure 9. $\mathrm{S} / \mathrm{N}+\mathrm{D}$ vs Gain Setting $\left(\mathrm{V}_{\mathrm{IN}} / \mathrm{V}_{\mathrm{OUT}}=0.5 \mathrm{~V}_{\mathrm{RMS}}\right)$

The logarithmic steps in each gains stage are generated by placing the input signal across a resistor string of 16 series resistors. Analog switches allow the voltage to be tapped from the resistor string at 16 points. The resistors are sized such that each output voltage is at the proper logarithmic ratio relative to the input signal at the top of the string. Attenuation is implemented by using the resistor string as a simple voltage divider, and gain is implemented by using the resistor string as a feedback resistor around an internal op amp.

### 1.2 Gain Settings

Since the coarse and fine gain stages are cascaded, their gains can be summed logarithmically. Thus, any gain from -24 dB to +24 dB in 0.1 dB steps can be obtained by combining the coarse and fine gain setting to yield the
desired gain setting. The relationship between the register 0 and 1 bits and the corresponding analog gain values is shown in Tables 1 and 2. Note that C3-C0 select the coarse gain, F3-F0 select the fine gain, and ATTEN/GAIN selects either gain or attenuation.

### 1.3 Output Buffer

The final analog stage is the output buffer. This amplifier has internal gain of 1 and is designed to drive $600 \Omega$, 100 pF loads. Thus, it is suitable for driving a telephone hybrid circuit directly without any external amplifier.

Table 1. Fine Gain Settings ( $\mathrm{C} 3-\mathrm{C} 0=0$ )

|  |  |  |  | Ideal Gain (dB) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| F3 | F2 | F1 | F0 | ATTEN/GAIN $=\mathbf{1}$ | ATTEN/GAIN = 0 |
| 0 | 0 | 0 | 0 | 0.0 | 0.0 |
| 0 | 0 | 0 | 1 | -0.1 | 0.1 |
| 0 | 0 | 1 | 0 | -0.2 | 0.2 |
| 0 | 0 | 1 | 1 | -0.3 | 0.3 |
| 0 | 1 | 0 | 0 | -0.4 | 0.4 |
| 0 | 1 | 0 | 1 | -0.5 | 0.5 |
| 0 | 1 | 1 | 0 | -0.6 | 0.6 |
| 0 | 1 | 1 | 1 | -0.7 | 0.7 |
| 1 | 0 | 0 | 0 | -0.8 | 0.8 |
| 1 | 0 | 0 | 1 | -0.9 | 0.9 |
| 1 | 0 | 1 | 0 | -1.0 | 1.0 |
| 1 | 0 | 1 | 1 | -1.1 | 1.1 |
| 1 | 1 | 0 | 0 | -1.2 | 1.2 |
| 1 | 1 | 0 | 1 | -1.3 | 1.3 |
| 1 | 1 | 1 | 0 | -1.4 | 1.4 |
| 1 | 1 | 1 | 1 | -1.5 | 1.5 |

### 2.0 DIGITAL INTERFACE

The architecture of the digital section is shown in the preceding black diagram.

The structure of the data registers or latches is shown in Figures 10 and 11 for the ML2008 and ML2009, respectively. The registers control the attenuation/gain setting bits and with the ML2008 the power down bit.
Tables 1 and 2 describe how the data word programs the gain.
The difference between the ML2008 and ML2009 is in the register structure. The ML2008 is an 8-bit data bus version. This device has one 8 -bit register and one 2-bit register to store the 9 gain setting bits and 1 powerdown bit. Two write operations are necessary to program the full 10 data bits from eight external data pins. The address pin A0 controls which register is being written into. The powerdown bit, PDN, causes the device to be placed in powerdown. When PDN $=1$, the device is powered

### 1.4 Power Supplies

The digital section is powered between $\mathrm{V}_{\mathrm{CC}}$ and GND, or 5 V . The analog section is powered between $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{SS}}$ and uses AGND as the reference point, or $\pm 5 \mathrm{~V}$.
GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. Typically this is less than $100 \mu \mathrm{~V}$. However, AGND and GND should be tied together physically near the device and ideally close to the common power supply ground connection.

Typically, the power supply rejection of $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{SS}}$ to the analog output is greater than -60 dB at 1 KHz . If decoupling of the power supplies is still necessary in a system, $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\text {SS }}$ should be decoupled with respect to AGND.

Table 2. Coarse Gain Settings ( $\mathrm{F} 3-\mathrm{F} 0=0$ )

|  |  |  | Ideal Gain (dB) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| C3 | C2 | $\mathbf{C 1}$ | C0 | ATTEN/GAIN $=\mathbf{1}$ | ATTEN/GAIN $=\mathbf{0}$ |
| 0 | 0 | 0 | 0 | 0.0 | 0.0 |
| 0 | 0 | 0 | 1 | -1.5 | 1.5 |
| 0 | 0 | 1 | 0 | -3.0 | 3.0 |
| 0 | 0 | 1 | 1 | -4.5 | 4.5 |
| 0 | 1 | 0 | 0 | -6.0 | 6.0 |
| 0 | 1 | 0 | 1 | -7.5 | 7.5 |
| 0 | 1 | 1 | 0 | -9.0 | 9.0 |
| 0 | 1 | 1 | 1 | -10.5 | 10.5 |
| 1 | 0 | 0 | 0 | -12.0 | 12.0 |
| 1 | 0 | 0 | 1 | -13.5 | 13.5 |
| 1 | 0 | 1 | 0 | -15.0 | 15.0 |
| 1 | 0 | 1 | 1 | -16.5 | 16.5 |
| 1 | 1 | 0 | 0 | -18.0 | 18.0 |
| 1 | 1 | 0 | 1 | -19.5 | 19.5 |
| 1 | 1 | 1 | 0 | -21.0 | 21.0 |
| 1 | 1 | 1 | 1 | -22.5 | 22.5 |

down. In this state, the power consumption is reduced by removing power from the analog section and forcing the analog output, $\mathrm{V}_{\text {OUT }}$, to a high impedance state. While the device is in powerdown, the digital section is still functional and the current data word remains stored in the registers. When $\mathrm{PDN}=0$, device is in normal operation.

The ML2009 is a 9-bit data bus version. This device has one 9-bit register to store the 9 gain setting bits. The full 9 data bits can be programmed with one write operation from nine external data pins.

The internal registers or latches are edge triggered. The data is transferred from the external pins to the register output on the rising edge of $\overline{W R}$. The address pin, $A 0$, controls which register the data will be written into as shown in Figures 1 and 2. The $\overline{\mathrm{CS}}$ control signal selects the device by allowing the $\overline{W R}$ signal to latch in the data only when $\overline{\mathrm{CS}}$ is low. When $\overline{\mathrm{CS}}$ is high, $\overline{\mathrm{WR}}$ is inhibited from latching in new data into the registers.


Figure 10. ML2008 Register Structure


Figure 12. Typical 8-Bit $\mu$ P Interface, Double Write


Figure 14. Typical 16-Bit $\mu \mathrm{P}$ Interface


Figure 11. ML2009 Register Structure


Figure 13. Typical 8-Bit $\mu$ P Interface, Single Write


Figure 15. AGC for DSP or Modem Front End


Figure 16. Operation as Logarithmic D/A Converter


Figure 17. Controlling Multiple Gain/Attenuators

PHYSICAL DIMENSIONS inches (millimeters)


PHYSICAL DIMENSIONS inches (millimeters)


ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :--- |
| ML2008IP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Molded PDIP (P18) (EOL) |
| ML2008IQ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Molded PLCC (Q20) (EOL) |
| ML2008CP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Molded PDIP (P18) (EOL) |
| ML2008CQ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Molded PLCC (Q20) (EOL) |
| ML2009IP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Molded PDIP (P18) (OBS) |
| ML2009IQ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | Molded PLCC (Q20) (OBS) |
| ML2009CP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Molded PDIP (P18) (OBS) |
| ML2009CQ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Molded PLCC (Q20) (OBS) |

[^1]Micro Linear reserves the right to make changes to any product herein to improve reliability, function or design. Micro Linear does not assume any liability arising out of the application or use of any product described herein, neither does it convey any license under its patent right nor the rights of others. The circuits contained in this data sheet are offered as possible applications only. Micro Linear makes no warranties or representations as to whether the illustrated circuits infringe any intellectual property rights of others, and will accept no responsibility

2092 Concourse Drive San Jose, CA 95131
Tel: 408/433-5200 or liability for use of any application herein. The customer is urged to consult with appropriate legal counsel

Fax: 408/432-0295
before deciding on a particular application.


[^0]:    * This Part Is End Of Life As Of August 1, 2000
    ** This Part Is Obsolete

[^1]:    © Micro Linear 1997两—Micro Linear is a registered trademark of Micro Linear Corporation
     $5,546,017 ; 5,559,470 ; 5,565,761 ; 5,592,128 ; 5,594,376$; Japan: 2598946 . Other patents are pending.

