## 8155(H)/8156(H) 2048-Bit Static MOS RAM with I/O Ports and Timer #### DISTINCTIVE CHARACTERISTICS - 256 word x 8-bits - Single +5 V power supply - · Completely static operation - Internal address latch - 2 programmable 8-bit I/O ports - 1 programmable 6-bit I/O port - Programmable 14-bit binary counter/timer - Multiplexed address and data bus #### **GENERAL DESCRIPTION** The 8155(H) and 8156(H) are RAM and I/O chips to be used in the 8085AH MPU system. The RAM portion is designed with 2K bit static cells organized as 256 x 8. They have a maximum access time of 400ns to permit use with no wait states in 8085AH CPU. The 8155H-2 and 8156H-2 have maximum access times of 330ns for use with the 8085AH. The I/O portion consists of three general purpose I/O ports. One of the three ports can be programmed to be status pins, thus allowing the other two ports to operate in handshake mode. A 14-bit programmable counter/timer is also included on chip to provide either a square wave or terminal count pulse for the CPU system depending on timer mode. #### **BLOCK DIAGRAM** \*8155H = CE, 8156H = CE Publication # Rev. Amendment 00934 C /0 # CONNECTION DIAGRAM Top View **DIPs** ----- Note: Pin 1 is marked for orientation. #### **ORDERING INFORMATION** #### **Commodity Products** AMD commodity products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Temperature Range - b. Package Type - c. Device Number - d. Speed Option - e. Optional Processing #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released valid combinations, and to obtain additional data on AMD's standard military grade products. \*This device is also available in Military temperature range. See MOS Microprocessors and Peripherals Military Handbook (Order #09275A/0) for electrical performance characteristics. | Valid Cor | Valid Combinations | | | | | |-----------|--------------------|--|--|--|--| | | 8155 | | | | | | | 8155H | | | | | | | 8155-2 | | | | | | P, D | 8155H-2 | | | | | | | 8156 | | | | | | | 8156H | | | | | | | 8156-2 | | | | | | | 8156H-2 | | | | | | | 8155B | | | | | | | 8155HB | | | | | | | 8155-2B | | | | | | D, ID | 8155H-2B | | | | | | | 8156B | | | | | | | 8156HB | | | | | | | 8156-2B | | | | | | | 8156H-2B | | | | | | | PIN DESCRIPTION | | | | | | |-------------------|----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin No. | Name | 1/0 | Description | | | | | 4 | RESET | ı | The Reset signal is a pulse provided by the 8085AH to initialize the system. Input high on this line resets the chip and initializes the three I/O ports to input mode. The width of RESET pulse should typically be 600ns. (Two 8085AH clock cycle times). | | | | | 12-19 | AD <sub>0</sub> -AD <sub>7</sub> | 1/0 | These are 3-state Address/Data lines that interface with the CPU lower 8-bit Address/Data Bus. The 8-bit address is latched into the address latch on the falling edge of the ALE. The address can be either for the memory section or the I/O section depending on the polarity of the IO/M input signal. The 8-bit data is either written into the chip or read from the chip depending on the status of WRITE or READ input signal. | | | | | 8 | CE OR CE | ı | Chip Enable: On the 8155(H) this pin is $\overline{CE}$ and is active low. On the 8156(H) this pin is $\overline{CE}$ and is active high. | | | | | 9 | RD | ı | Input low on this line with the Chip Enable active enables the $AD_{0-7}$ buffers. If $IO/\overline{M}$ pin is LOW, the RAM content will be read out to the AD bus. Otherwise, the content of the selected I/O port will be read to the AD bus. | | | | | 10 | WR | 1 | Input low on this line with the Chip Enable active causes the data on the AD lines to be written to the RAM or I/O ports, depending on the polarity of $IO/\overline{M}$ . | | | | | 11 | ALE | ı | Address Latch Enable: This control signal latches the address on the $AD_{0-7}$ lines and the state of the Chip Enable and $IO/\overline{M}$ into the chip at the falling edge of ALE. | | | | | 7 | 10/ <b>M</b> | 1 | IO/MEMORY Select: This line selects the memory if LOW and selects the IO if HIGH. | | | | | 21-28 | PA <sub>0</sub> -PA <sub>7</sub> | 1/0 | These 8 pins are general purpose I/O pins. The in/out direction is selected by programming the Command/Status Register. | | | | | 29-36 | PB <sub>0</sub> -PB <sub>7</sub> | 1/0 | These 8 pins are general purpose I/O pins. The in/out direction is selected by programming the Command/Status Register. | | | | | 37-39,<br>1, 2, 5 | PC <sub>0</sub> -PC <sub>5</sub> | 1/0 | These 6 pins can function as either input port, output port, or as control signals for PA and PB. Programming is done through the C/S Register. When PC <sub>0-5</sub> are used as control signals, they will provide the following: PC <sub>0</sub> -A INTR (Port A Interrupt) PC <sub>1</sub> -A BF (Port A Buffer Full) PC <sub>2</sub> -A STB (Port A Strobe) PC <sub>3</sub> -B INTR (Port B Interrupt) PC <sub>4</sub> -B BF (Port B Buffer Full) PC <sub>5</sub> -B STB (Port B Strobe) | | | | | 3 | TIMER IN | 1 | This is the timer input to the counter timer. | | | | | 6 | TIMER<br>OUT | 0 | This pin is the timer output. This output can be either a square wave or a pulse depending on the timer mode. | | | | | 40 | Vcc | | +5 volt supply. | | | | | 20 | Vss | | Ground reference. | | | | #### **DETAILED DESCRIPTION** The 8155(H)/8156(H) includes the following operational features: - 2K Bit Static RAM organized as 256 x 8 - Two 8-bit I/O ports (PA and PB) and one 6-bit I/O port (PC) - 14-bit down counter The I/O portion contains four registers (Command/Status, PA<sub>0-7</sub>, PB<sub>0-7</sub>, PC<sub>0-5</sub>). The IO/ $\overline{M}$ (IO/ $\overline{M}$ emory Select) pin selects the I/O or the memory (RAM) portion. Detailed descriptions of memory, I/O ports and timer functions will follow. The 8-bit address on the AD lines, the Chip Enable input, and $IO/\overline{M}$ are all latched on chip at the falling edge of ALE. A LOW on the $IO/\overline{M}$ must be provided to select the memory section. Note: For detailed timing diagram information, see Read/Write Cycle Timing Diagrams and Switching Characteristics. Figure 1. Memory Read/Write Cycle #### PROGRAMMING INFORMATION #### The Command/Status Register The command register consists of eight latches, one for each bit. Four bits (0-3) define the mode of the ports. Two bits (4-5) enable or disable the interrupt from Port C when it acts as control port, and the last two bits (6-7) are for the timer. The C/S register contents can be altered at any time by using the I/O address XXXXX000 during a WRITE operation. The meaning of each bit of the command byte is defined as follows: Figure 2. Command/Status Register Bit Assignment #### Reading the Command/Status Register The status register consists of seven latches, one for each bit: six (0-5) for the status of the ports and one (6) for the status of the timer. The status of the timer and the I/O section can be polled by reading the C/S Register (Address XXXXX000). Status word format is shown below: Figure 3. Command/Status Register Status Word Format #### Input/Output Section The I/O section of the 8155(H)/8156(H) consists of four registers as described below. Command/Status Register (C/S) — This register is assigned the address XXXXXOOO. The C/S address serves a dual purpose. When the C/S register is selected during WRITE operation, a command is written into the command register. The contents of this register are not accessible through the pins. When the C/S (XXXXX000) is selected during a READ operation, the status information of the I/O ports and the timer becomes available on the AD<sub>0-7</sub> lines. - PA Register This register can be programmed to be either input or output ports, depending on the status of the contents of the C/S Register. Also, depending on the command, this port can operate in either the basic mode or the strobed mode (see timing diagram). The I/O pins assigned in relation to this register are PA<sub>0-7</sub>. The address of this register is XXXXX001. - PB Register This register functions the same as PA Register. The I/O pins assigned are PB<sub>0-7</sub>. The address of this register is XXXXX010. - PC Register This register has the address XXXXX011 and contains only 6 bits. The 6 bits can be programmed to be either input ports, output ports or as control signals for PA and PB properly programming the AD<sub>2</sub> and AD<sub>3</sub> bits of the C/S register. When $PC_{0-5}$ is used as a control port, 3 bits are assigned for Port A and 3 for Port B. The first bit is an interrupt that the 8155(H) sends out. The second is an output signal indicating whether the buffer is full or empty, and the third is an input pin to accept a strobe for the strobed input mode. See Table 1. When the "C" port is programmed to either ALT3 or ALT4, the control signals for PA and PB are initialized as follows: | Control | Input Mode | Output Mode | | | |---------|---------------|---------------|--|--| | BF | LOW | LOW | | | | INTR | LOW | HIGH | | | | STB | Input Control | Input Control | | | The set and reset of INTR and BF with respect to STB, WR and RD timing are shown in Strobed I/O Timing Diagrams. To summarize, the register's assignments are: | Address | Pinouts | Functions | No. of<br>Bits | |----------|-------------------|----------------------------------------------|----------------| | XXXXX000 | Internal | Command/Status Register | 8 | | XXXXX001 | PA <sub>0-7</sub> | General Purpose I/O Port | 8 | | XXXXX010 | PB <sub>0-7</sub> | General Purpose I/O Port | 8 | | XXXXX011 | PC <sub>0-5</sub> | General Purpose I/O Port or<br>Control Lines | 6 | The following diagram shows how I/O Ports A and B are structured within the 8155(H) and 8156(H): Figure 4. 8155(H)/8156(H) One Bit of Port A or Port B Notes: 1. Output Mode 2. Simple Input 3. Strobed Input 4. = 1 for output mode. = 0 for input mode. Read Port = $(IO/\overline{M} = 1) \cdot (\overline{RD} = 0) \cdot (CE \text{ active}) \cdot (Port address selected)$ Write Port = $(IO/\overline{M} = 1) \cdot (\overline{WR} = 0) \cdot (CE \text{ active}) \cdot (Port address selected})$ Note in the diagram that when the I/O ports are programmed to be output ports, the contents of the output ports can still be read by a READ operation when appropriately addressed. Note also that the output latch is cleared when the port enters the input mode. The output latch cannot be loaded by writing to the port if the port is in the input mode. The result is that each time a port mode is changed from input to output, the output pins will go LOW. When the 8155(H)/8156(H) is RESET, the output latches are all cleared and all 3 ports enter the input mode. When in the ALT 1 or ALT 2 modes, the bits of Port C are structured like the diagram above in the simple input or output mode, respectively. Reading from an input port with nothing connected to the pins will provide unpredictable results. Table 1. Table of Port Control Assignment | Pin | ALT 1 | ALT 2 | ALT 3 | ALT 4 | |-----|------------|-------------|---------------------------|---------------------------| | PC0 | Input Port | Output Port | A INTR (Port A Interrupt) | A INTR (Port A Interrupt) | | PC1 | Input Port | Output Port | A BF (Port A Buffer Full) | A BF (Port A Buffer Full) | | PC2 | Input Port | Output Port | A STB (Port A Strobe) | A STB (Port A Strobe) | | PC3 | Input Port | Output Port | Output Port | B INTR (Port B Interrupt) | | PC4 | Input Port | Output Port | Output Port | B BF (Port B Buffer Full) | | PC5 | Input Port | Output Port | Output Port | B STB (Port B Strobe) | #### **Timer Section** The timer is a 14-bit down counter that counts the "timer input" pulses and provides either a square wave or pulse when terminal count (TC) is reached. The timer has the I/O address XXXXX100 for the low order byte of the register and the I/O address XXXXX101 for the high order byte of the register. To program the timer, the COUNT LENGTH REG is loaded first, one byte at a time, by selecting the timer addresses. Bits 0-13 will specify the length of the next count, and bits 14-15 will specify the timer output mode. The value loaded into the count length register can have any value from $2_H$ through $3FFF_H$ in bits 0-13. There are four modes to choose from: - 0-Puts out LOW during second half of count - 1 Square wave - 2-Single pulse upon TC being reached - 3 Repetitive single pulse every time TC is readied and automatic reload of counter upon TC being reached until instructed to stop by a new command loaded into C/S. Bits 6-7 of the Command/Status Register Contents are used to start and stop the counter. There are four commands to choose from. (See the further description on Command/Status Register.) NOP - Do not affect counter operation. #### C/S7 C/S6 0 0 | 0 | 1 | STOP - NOP if timer has not started; stop | |---|---|----------------------------------------------| | | | counting if the timer is running. | | 1 | 0 | STOP AFTER TC - Stop immediately after | | | | present TC is reached (NOP if timer has | | | | not started). | | 1 | 1 | START - Load mode and CNT length and | | | | start immediately after loading (if timer is | | | | not presently running). If timer is running, | | | | start the new mode and CNT length imme- | | | | diately after present TC is reached. | LSB OF CNT LENGTH Figure 5. Timer Format M2 and M1 define the timer mode as follows: | M2 | M1 | | |----|----|------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Puts out LOW during second half of count. | | 0 | 1 | Square wave, i.e., the period of the square wave equals the count length programmed with automatic reload at terminal count. | | 1 | 0 | Single pulse upon TC being reached. | | 1 | 1 | Automatic reload, i.e., single pulse every time TC is reached. | Note: In case of an asymmetric count, i.e., 9, larger half of the count will be HIGH, the larger count will stay active as shown in Figure 5. Note: 5 and 4 refer to the number of clock cycles in that time period. #### Figure 6. Asymmetric Count The counter in the 8155(H) is not initialized to any particular mode or count when hardware RESET occurs, but RESET does stop the counting. Therefore, counting cannot begin following RESET until a START command is issued via the C/S register. #### 8185A Minimum System Configuration Figure 7 shows a minimum system using three chips, containing 256 Bytes RAM, 2K Bytes EPROM, 38 I/O Pins, 1 Interval Timer, and 4 Interrupt Levels. Figure 7. 8085AH Minimum System Configuration (Memory Mapped I/O) #### 8086 Five-Chip System Figure 8 shows a five-chip system containing 1.25K Bytes RAM, 2K Bytes EPROM, 38 I/O Pins, 1 Interval Timer, and 2 Interrupt Levels Figure 8. 8088 Five-Chip System Configuration #### ABSOLUTE MAXIMUM RATINGS | Storage Temperature | . –65 | °C | to | + 150 | °C | |--------------------------|-------|-----|----|-------|----| | VCC with Respect to VSS | | | | | | | All Signal Voltages With | | | | | | | Respect to VSS | -0.5 | ٧ ز | to | +7.0 | ٧ | | Power Dissipation | | | | 1.5 | W | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **OPERATING RANGES** | Commercial (C) Devices | | |-----------------------------------|-------------| | Temperature (T <sub>A</sub> ) | 0 to +70°C | | Supply Voltage (V <sub>CC</sub> ) | | | 8155/8156 | 5 V ±5% | | 8155H/8156H | 5 V ±10% | | Supply Current (I <sub>CC</sub> ) | | | 8155/8156 | 180 mA | | 8155H/8156H | 125 mA | | Industrial (I) Devices | | | Temperature (T <sub>A</sub> ) | 40 to +85°C | | Supply Voltage (VCC) | | | | | Operating ranges define those limits between which the functionality of the device is guaranteed. ## DC CHARACTERISTICS over operating ranges unless otherwise specified | Parameters | Descripti | on | Test Conditions | Min | Max | Units | |------------------------------------------|--------------------------------|--------------|---------------------------------------------|--------------|-----------------------|------------| | V <sub>IL</sub> | input Low Voltage | | | -0.5 | 0.8 | Volts | | V <sub>IH</sub> | Input High Voltage | | | 2.0 | V <sub>CC</sub> + 0.5 | Volts | | V <sub>OL</sub> | Output Low Voltage | | I <sub>OL</sub> = 2 mA | | 0.45 | Volts | | V <sub>OH</sub> | Output High Voltage | | I <sub>OH</sub> = -400 μA | 2.4 | <b> </b> | Volts | | IIL | Input Leakage | | V <sub>IN</sub> = V <sub>CC</sub> to 0 V | | ±10 | μΑ | | lLO | Output Leakage Current | | 0.45 V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±10 | μA | | loo | Vac Supply Current | 8155, 8156 | | | 180 | mA | | Icc | V <sub>CC</sub> Supply Current | 8155H, 8156H | 156H | | 125 | mA | | I <sub>IL</sub> (CE) Chip Enable Leakage | Chia Fashia Laula 8155H, 8155 | | | <del> </del> | +100 | <u>μ</u> Α | | | Chip chable Leakage | 8156H, 8156 | V <sub>IN</sub> = V <sub>CC</sub> to 0 V | | -100 | μΑ | ### SWITCHING TEST INPUT/OUTPUT WAVEFORM Inputs are driven at 2.4 V for a Logic "1" and 0.45 V for a Logic "0". Timing measurements are made at 2.0 V for a Logic "1" and 0.8 V for a Logic "0". #### SWITCHING TEST CIRCUIT C<sub>L</sub> = 150pF C<sub>L</sub> Includes Jig Capacitance ## SWITCHING CHARACTERISRICS over operating ranges unless otherwise specified | | | 8155, 8156<br>8155H, 8156H | | 8155-2, 8156-2<br>8155H-2, 8156H-2 | | | |------------------|-----------------------------------------------------|----------------------------|-----|------------------------------------|-----|-------| | Parameters | Description | Min | Max | Min | Max | Units | | tAL | Address to Latch Setup Time | 50 | | 30 | | ns | | 1LA | Address Hold Time after Latch | 80 | | 30 | | ns | | tLC | Latch to READ/WRITE Control | 100 | | 40 | | ns | | t <sub>RD</sub> | Valid Data Out Delay from READ Control | | 170 | | 140 | ns | | t <sub>AD</sub> | Address Stable to Data Out Valid | | 400 | | 330 | ns | | tLD | Latch to Data Out Valed | | 350 | | 270 | ns | | twT | WRITE to TIMER-IN (For Writes Which Start Counting) | 360 | | 200 | | ns | | tLL | Latch Enable Width | 100 | | 70 | | ns | | tRDF | Data Bus Float After READ | 0 | 100 | 0 | 80 | ns | | t <sub>CL</sub> | READ/WRITE Control to Latch Enable | 20 | | 10 | | ns | | tCLL | WRITE Control to Latch Enable for C/S Register | 125 | | 125 | | ns | | tcc | READ/WRITE Control Width | 250 | | 200 | | ns | | t <sub>DW</sub> | Data in to WRITE Setup Time | 150 | | 100 | | ns | | twp | Data in Hold Time After WRITE | 25 | | 25 | | ns | | tRV | Recovery Time Between Controls | 300 | | 200 | | ns | | twp | WRITE to Port Output | | 400 | | 300 | ns | | tpp | Port Input Setup Time | 70 | | 50 | | ns | | tRP | Port Input Hold Time | 50 | | 10 | | ns | | t <sub>SBF</sub> | Strobe to Buffer Full | | 400 | | 300 | ns | | tss | Strobe Width | 200 | | 150 | | ns | | t <sub>RBE</sub> | READ to Buffer Empty | | 400 | | 300 | ns | | tsı | Strobe to INTR On | | 400 | | 300 | ns | | t <sub>RDI</sub> | READ to INTR Off | | 400 | | 300 | ns | | tpss | Port Setup Time to Strobe | 50 | | 0 | | ns | | tpHS | Port Hold Time After Strobe | 120 | | 100 | ] | ns | | tSBE | Strobe to Buffer Empty | | 400 | | 300 | ns | | twbF | WRITE to Buffer Full | | 400 | <u> </u> | 300 | ns | | twt | WRITE to INTR Off | | 400 | | 300 | ns | | tTL | TIMER-IN to TIMER-OUT Low | | 400 | | 300 | ns | | tтн | TIMER-IN to TIMER-OUT High | | 400 | | 300 | ns | | t <sub>RDE</sub> | Data Bus Enable from READ Control | 10 | | 10 | | ns | | t <sub>1</sub> | TIMER-IN Low Time | 80 | | 40 | | ns | | t <sub>2</sub> | TIMER-IN High Time | 120 | | 70 | | ns | ## SWITCHING WAVEFORMS (Cont'd.) Note 1: The timer output is periodic if in an automatic reload mode $(M_1 \mod bit = 1)$ . Timer Output Waveform Countdown from 5 to 1