# HM472114-3,HM472114-4, HM472114P-3,HM472114P-4

# 1024-word × 4-bit Static Random Access Memory

HM472114-3 300ns (max.) • Fast Access Time ..... HM472114-4 450ns (max.)

200mW (typ) 

 Single +5V Supply Voltage ● Completely Static Memory ...... No Clock or Refresh Required

Directly TTL Compatible ..... All Inputs and Outputs

Common Data Inputs and Output

Three-state Outputs

N-channel Si Gate MOS Technology

Interchangeable with Intel 2114L Series

# ■ BLOCK DIAGRAM



#### ■ ABSOLUTE MAXIMUM RATINGS

| Item                          | Symbol  | Value        | Unit |  |
|-------------------------------|---------|--------------|------|--|
| Terminal Voltage              | $V_T$   | -0.3  to  +7 | V    |  |
| Power Dissipation             | $P_{T}$ | 1.0          | W    |  |
| Operating Temperature         | Tope    | 0 to +70     | ဗ    |  |
| Storage Temperature (Ceramic) | Tets    | -65 to +150  | પ    |  |
| Storage Temperature (Plastic) | Teig    | -55 to +125  | ᢗ    |  |

#### ■ RECOMMENDED DC OPERATING CONDITIONS

| Item                  | Symbol          | min. | typ. | max.    | Unit |
|-----------------------|-----------------|------|------|---------|------|
| Supply Voltage        | V <sub>cc</sub> | 4.5  | 5.0  | 5.5     | V    |
| Input Voltage         | $V_{IL}$        | -0.3 |      | 0,8     | V    |
|                       | $V_{IH}$        | 2.0  |      | Vcc+1.0 | V    |
| Operating Temperature | Tope            | 0    | _    | 70      | ъ    |



#### **■ PIN ARRANGEMENT**



www.DataSheet.in

# -HM472114-3,HM472114-4,HM472114P-3,HM472114P-4

# ■ DC AND OPERATING ELECTRICAL CHARACTERISTICS $(V_{cc}=5V\pm10\%,\ T_a=0\sim+70\%)$

| Item                  | Symbol Test Condition |                                                            | min. | typ. | max.           | Unit |  |
|-----------------------|-----------------------|------------------------------------------------------------|------|------|----------------|------|--|
| Input Leakage Current | $I_{LI}$              | $V_{in}=0\sim5.5\mathrm{V}$                                | _    |      | 10             | μA   |  |
| I/O Leakage Current   | ILO                   | $\overline{CS} = 2.0 \text{V},  V_{l=0} = 0.4 \sim V_{CC}$ | _    |      | 10             | μA   |  |
| Supply Current        | Icc                   | $V_{in}=5.5\mathrm{V},~I_{L=0}=0\mathrm{mA}$               | -    | 35   | 60             | mA   |  |
| Input Voltage         | $V_{IL}$              |                                                            | -0.5 | _    | 0.8            | V    |  |
|                       | $V_{IH}$              |                                                            | 2.0  | _    | $V_{cc} + 1.0$ | V    |  |
|                       | $V_{OL}$              | $I_{OL} = 2.1 \text{mA}$                                   | _    | _    | 0.4            | V    |  |
| Output Voltage        | 17                    | $I_{OH} = -0.6 \text{mA}, V_{CC} = 4.5 \text{V}$           | 2.4  | _    | _              | 37   |  |
|                       | V <sub>OH</sub>       | $I_{OH} = -1.0 \text{mA}, V_{CC} = 4.75 \text{V}$          | 2.4  |      | 1 -1           | V    |  |

# ■ CAPACITANCE $(Ta=25^{\circ}\text{C}, f=1\text{MHz})$

| Item              | Symbol | Test Condition                    | min. | typ. | max | Unit |
|-------------------|--------|-----------------------------------|------|------|-----|------|
| Input Capacitance | Cin    | $V_{\rm in} = 0  { m V}$          | _    | 3    | 5   | pF   |
| I/O Capacitance   | C1×0   | $V_{L \setminus O} = 0 \text{ V}$ | _    | 5    | 10  | pF   |

# ■ AC ELECTRICAL CHARACTERISTICS (Vcc=5V±10%, Ta=0 to +70°C)

# • AC TEST CONDITIONS

 Input High Levels
 2.0V

 Input Low Levels
 0.8V

 Input Rise and Fall Times
 10ns

 Input and Output Timing Levels
 1.5V

## •READ CYCLE

| Item                            | Symbol         | HM472114-3, HM472114P-3 |      | HM472114-4,  | **   |      |
|---------------------------------|----------------|-------------------------|------|--------------|------|------|
|                                 |                | min.                    | max. | min.         | max. | Unit |
| Read Cycle Time                 | $t_{RC}$       | 300                     |      | 450          | _    | ns   |
| Access Time                     | t <sub>A</sub> | _                       | 300  | _            | 450  | ns   |
| CS-to-Output Valid              | tco            |                         | 100  | <del>-</del> | 120  | ns   |
| CS-to-Output Active             | tcx            | 20                      | _    | 20           | _    | ns   |
| Output 3-state from Deselection | totd           | _                       | 80   | _            | 100  | ns   |
| Output Hold from Address Change | toha           | 50                      | _    | 50           | _    | ns   |



# HM472114-3,HM472114-4,HM472114P-3,HM472114P-4

## ■ WRITE CYCLE

| Item                        |                  | HM472114-3, HM472114P-3 |      | HM472114-4, | Unit |    |
|-----------------------------|------------------|-------------------------|------|-------------|------|----|
|                             | Symbol           | min.                    | max. | min.        | max. |    |
| Write Cycle Time            | twc              | 300                     | _    | 450         | _    | ns |
| Address to Write Setup Time | taw              | 20                      |      | 50          | _    | ns |
| Write Pulse Width           | tw               | 150                     | _    | 200         | _    | ns |
| Write Release Time          | twr              | 0                       | _    | 0           |      | ns |
| Output 3-state from Write   | torw             | _                       | 80   |             | 100  | ns |
| Data-to-Write Time Overlap  | t <sub>D</sub> w | 150                     | _    | 200         | _    | ns |
| Data Hold from Write Time   | t <sub>DH</sub>  | 0                       | _    | 0           |      | ns |



- Notes: 1)  $\overline{\text{CS}}$  and  $\overline{\text{WE}}$  are paced in the WRITE state during low level period (t<sub>W</sub>).
  - 2) t<sub>AW</sub> is an interval from the address setting through fall of the pulse, CS or WE.
  - t<sub>w</sub> is from the earlier rise pulse of CS or WE till the end of the light cycle (t<sub>wc</sub>).
  - 4) During this period the pulse is output so that the input signal which is the same in phase with the output may be applied to the I/O terminal.
  - 5) During this period, when the  $\overline{\text{CS}}$  signal is at low level, the pulse is output so that the input signal which is the same in phase with the output data may be applied, if required. Do not however apply the input signal of reverse phase.