# Programmable Array Logic (PAL®) 24-Pin Small PAL Family ## **General Description** The 24-pin Small PAL family contains six popular PAL architectures. The devices in the Small PAL family draw only 100 mA maximum supply current as compared to 210 mA in the 24-pin Medium PAL devices. These devices offer speeds as fast as 25 ns maximum propagation delay. National Semiconductor's Schottky TTL process with titanium tungsten fusible links provides high-speed user-programmable replacements for conventional SSI/MSI logic with significant chip-count reduction. Programmable logic devices provide convenient solutions for a wide variety of application-specific functions, including random logic, custom decoders, state machines, etc. By programming fusible links to configure AND/OR gate connections, the system designer can implement custom logic as convenient sum-of-products Boolean functions. System prototyping and design iterations can be performed quickly using these off-the-shelf products. A large variety of programming units and software makes design development and functional testing of PAL devices quick and easy. The Small PAL logic array has between 12 and 20 complementary inputs and up to 10 combinatorial outputs generated by a single programmable AND-gate array with fixed ORgate connections. The Small PAL family offers a variety of input/output combinations as shown in the Device Types table below. Security fuses can be programmed to prevent direct copying of proprietary logic patterns. #### **Features** - As fast as 25 ns maximum propagation delay - User-programmable replacement for TTL logic - Large variety of JEDEC-compatible programming equipment available - Fully supported by National PLAN<sup>TM</sup> development software - Security fuse prevents direct copying of logic patterns ## **Device Types** | Device<br>Type | Dedicated<br>Inputs | Combinatorial<br>Outputs | |----------------|---------------------|--------------------------| | PAL12L10 | 12 | 10 | | PAL14L8 | 14 | 8 | | PAL16L6 | 16 | 6 | | PAL18L4 | 18 | 4 | | PAL20L2 | 20 | 2 | | PAL20C1 | 20 | 1 Pair | # Speed/Power Versions | Series | Example | Comr | nercial | Military | | | |----------|-----------|--------|---------|-----------------|--------|--| | | | tpD | Icc | t <sub>PD</sub> | Icc | | | Standard | PAL12L10 | 40 ns | 100 mA | 45 ns | 100 mA | | | Α | PAL12L10A | 25 ns* | 100 mA | 30 ns* | 100 mA | | <sup>\*</sup>Except PAL20C1A tpD = 30 ns Commercial, 35 ns Military. ## Block Diagram—PAL12L10 # Standard Series (PAL12L10, PAL14L8, PAL16L6, PAL18L4, PAL20L2, PAL20C1) ## **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage ( $V_{CC}$ ) (Note 2) -0.5 to +7.0V Input Voltage (Notes 2 and 3) -1.5 to +5.5V Off-State Output Voltage (Note 2) -1.5 to +5.5V Input Current (Note 2) -30.0 mA to +5.0 mA Output Current ( $I_{OL}$ ) + 100 mA Storage Temperature -65°C to +150°C Storage Temperature Ambient Temperature with Power Applied -65°C to +125°C -65°C to +150°C Junction Temperature -65°C # **Recommended Operating Conditions** | Symbol | Parameter | Military | | | | Units | | | |-----------------|--------------------------------|----------|-----|-----|------|-------|------|-------| | | · | Min | Nom | Max | Min | Nom | Max | Onits | | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | TA | Operating Free-Air Temperature | -55 | | | 0 | | 75 | °C | | T <sub>C</sub> | Operating Case Temperature | | | 125 | | | | °C | ## Electrical Characteristics Over Recommended Operating Conditions (Note 4) | Symbol | Parameter | Test Conditions | | | Min | Тур | Max | Units | |-----------------|---------------------------------------|---------------------------------------|---------------------------------|-----|-----|-------|-------|-------| | V <sub>IL</sub> | Low Level Input Voltage (Note 5) | | | | | | 8.0 | ٧ | | V <sub>IH</sub> | High Level Input Voltage (Note 5) | | | | 2 | | | ٧ | | V <sub>IC</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I = | -18 mA | | | -0.8 | -1.5 | V | | I <sub>IL</sub> | Low Level Input Current | $V_{CC} = Max, V_1 = 0.4V$ | | | | -0.02 | -0.25 | mA | | I <sub>IH</sub> | High Level Input Current | V <sub>CC</sub> = Max, V <sub>1</sub> | | | 25 | μΑ | | | | 11 | Maximum Input Current | $V_{CC} = Max, V_1 = 5.5V$ | | | | | 1 | mA | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = Min | CC = Min I <sub>OL</sub> = 8 mA | | | | 0.5 | ٧ | | V <sub>OH</sub> | High Level Output Voltage | V <sub>CC</sub> = Min | $I_{OH} = -2 \text{ mA}$ | MIL | 2.4 | 3.0 | | V | | | | | $I_{OH} = -3.2 \text{ mA}$ | сом | 2.4 | 3.0 | | V | | los | Output Short-Circuit Current (Note 6) | $V_{CC} = 5V, V_O = 0V$ | | | -30 | -70 | -130 | mA | | Icc | Supply Current | V <sub>CC</sub> = Max, Outputs Open | | | | 60 | 100 | mA | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. Proper operation is not guaranteed outside the specified recommended operating conditions. Note 2: Some device pins may be raised above these limits during programming operations according to the applicable specification. Note 3: It is recommended that precautions be taken to minimize electrostatic discharge when handling and testing this product. Pins 1 and 13 (DIP) are connected directly to the security fuses, and the security fuses may be damaged preventing subsequent programming and verification operations. Nate 4: All typical values are for $V_{CC} = 5.0 V$ and $T_A = 25 ^{\circ} C$ . Note 5: These are absolute voltages with respect to the ground pin on the device and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. Note 6: To avoid Invalid readings in other parameter tests, it is preferable to conduct the IOS test last. To minimize internal heating, only one output should be shorted at a time with a maximum duration of 1.0 second each. Prolonged shorting of a high output may raise the chip temperature above normal and permanent damage may result. # Standard Series (PAL12L10, PAL14L8, PAL16L6, PAL18L4, PAL20L2, PAL20C1) (Continued) # Switching Characteristics Over Recommended Operating Conditions | Symbol | Parameter Test Conditions | | Military | | | ( | Units | | | |-----------------|---------------------------|------------------------|----------|-----|-----|-----|-------|-----|------| | | | | Min | Тур | Max | Min | Тур | Max | O.M. | | t <sub>PD</sub> | Input to Output | C <sub>L</sub> = 50 pF | | | | | | | | | | | | | 25 | 45 | | 25 | 40 | ns | ### **Test Load** TL/L/9997-2 # **Test Waveform** #### **Propagation Delay** #### Notes: $V_T = 1.5V$ C<sub>L</sub> includes probe and jig capacitance. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily. # **Schematic of Inputs and Outputs** 2-50 # Series A (PAL12L10A, PAL14L8A, PAL16L6A, PAL18L4A, PAL20L2A, PAL20C1A) ## Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (V<sub>CC</sub>) (Note 2) -0.5 to +7.0V Input Voltage (Note 2) -1.5 to +5.5V Off-State Output Voltage (Note 2) -1.5 to +5.5V Input Current (Note 2) -30.0 mA to +5.0 mA Output Current (I<sub>OL</sub>) Storage Temperature -65°C to +150°C +100 mA Ambient Temperature with Power Applied -65°C to +125°C Junction Temperature -65°C to +150°C 1500V ESD Tolerance (Note 3) $C_{ZAP} = 100 \text{ pF}$ $R_{ZAP} = 1500\Omega$ Test Method: Human Body Model Test Specification: NSC SOP-5-028 # **Recommended Operating Conditions** | Symbol | Parameter | Military | | | | Units | | | |-----------------|--------------------------------|----------|-----|-----|------|-------|------|--------| | | | Min | Nom | Max | Min | Nom | Max | Ullita | | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | TA | Operating Free-Air Temperature | -55 | | | 0 | | 75 | °C | | ТС | Operating Case Temperature | | | 125 | | | | °C | # Electrical Characteristics Over Recommended Operating Conditions (Note 4) | Symbol | Parameter | Test Conditions | | | Min | Тур | Max | Units | |-----------------|---------------------------------------|----------------------------|----------------------------|-----|-------|-------|------|----------| | VIL | Low Level Input Voltage (Note 5) | | | | 0.8 | V | | | | V <sub>IH</sub> | High Level Input Voltage (Note 5) | | | | 2 | | | V | | V <sub>IC</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min, I = | | | -0.8 | -1.5 | ٧ | | | I <sub>IL</sub> | Low Level Input Current | V <sub>CC</sub> = Max, V | | | -0.02 | -0.25 | mA | | | lін | High Level Input Current | V <sub>CC</sub> = Max, V | | | 25 | μΑ | | | | lı | Maximum Input Current | V <sub>CC</sub> = Max, V | | | 100 | μА | | | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = Min | Ain I <sub>OL</sub> = 8 mA | | | 0.3 | 0.5 | v | | V <sub>OH</sub> | High Level Output Voltage | V <sub>CC</sub> = Min | $I_{OH} = -2 \text{mA}$ | MIL | 2.4 | 3.0 | | v | | | | | $I_{OH} = -3.2 \text{mA}$ | СОМ | 7 | 3.0 | | <b>'</b> | | los | Output Short-Circuit Current (Note 6) | $V_{CC} = 5V, V_O = 0V$ | | | -30 | -70 | -130 | mA | | lcc | Supply Current | V <sub>CC</sub> = Max, O | | | 60 | 100 | mA | | Note 1: Absolute maximum ratings are those values beyond which the device may be permanently damaged. Proper operation is not guaranteed outside the specified recommended operating conditions. Note 2: Some device pins may be raised above these limits during programming operations according to the applicable specification. Note 3: It is recommended that precautions be taken to minimize electrostatic discharge when handling and testing this product. Pins 1 and 13 (DiP) are connected directly to the security fuses, and although the input circuitry can withstand the specified ESD conditions, the security fuses may be damaged preventing subsequent programming and verification operations. Note 4: All typical values are for $V_{CC} = 5.0V$ and $T_A = 25^{\circ}C$ . Note 5: These are absolute voltages with respect to the ground pin on the device and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment. Note 6: To avoid Invalid readings in other parameter tests, it is preferable to conduct the IOS test last. To minimize internal heating, only one output should be shorted at a time with a maximum duration of 1.0 second each. Prolonged shorting of a high output may raise the chip temperature above normal and permanent damage may result. ## Series A (PAL12L10A, PAL14L8A, PAL16L6A, PAL18L4A, PAL20L2A, PAL20C1A) (Continued) # Switching Characteristics Over Recommended Operating Conditions | Symbol | Parameter Test Condition | | Conditions | Military | | | С | Units | | | |-----------------|--------------------------|------------------------|------------------------------------------|----------|-----|-----|-----|-------|-----|----| | | Parameter | 1651 | Jonations | Min | Тур | Max | Min | Тур | Max | | | t <sub>PD</sub> | Input to Output | C <sub>L</sub> = 50 pF | 12L10A, 14L8A,<br>16L6A, 18L4A,<br>20L2A | | 15 | 30 | | 15 | 25 | ns | | | | | 20C1A | | | 35 | | | 30 | ns | # **Test Load** TL/L/9997--5 # **Test Waveform** #### **Propagation Delay** #### Notes: $V_T = 1.5V$ C<sub>L</sub> includes probe and jig capacitance. In the examples above, the phase relationships between inputs and outputs have been chosen arbitrarily. # **Schematic of Inputs and Outputs** 2-52 # 24-Pin Small PAL Family Block Diagrams—DIP Connections (Continued) # 28-Lead PLCC Connection Conversion Diagram 2-54 ## **Functional Description** The 24-pin Small PAL logic arrays consist of between 12 and 20 complementary input lines and either 16 or 20 product-term lines with a programmable fuse link at each intersection (up to 720 fuses). The family consists of six device types with different numbers of combinatorial outputs. The 24-pin Small PAL Family Block Diagrams show the number of product terms allocated to each output for each device. All product terms allocated to each output connect into an OR-gate to produce the sum-of-products output logic function. An unprogrammed (intact) fuse establishes a connection between an input line (true or complement phase of an array input signal) and a product term; programming the fuse removes the connection. A product term is satisfied (logically true) while all of the input lines connected to it (via unprogrammed fuses) are in the high logic state. Therefore, if both the true and complement of at least one array input is left connected to a product line, that product term is always held in the low logic state (which is the state of all product terms in an unprogrammed device). Conversely, if all fuses on a product term were programmed, the product term and the resulting logic function would be held in the high state. As with any TTL logic circuits, unused inputs to a PAL device should be connected to ground, $V_{OL}$ , $V_{OH}$ , or resistively to $V_{CC}$ . However, switching any input not connected to a product term or logic function has no effect on its output logic state. # **Security Fuse** Security fuses are provided on all National PAL devices which, when programmed, inhibit any further programming or verifying operations. This feature prevents direct copying of proprietary logic patterns. The security fuses should be programmed only after programming and verifying all other device fuses. ## **Design Development Support** A variety of software tools and programming hardware is available to support the development of designs using PAL products. Typical software packages accept Boolean logic equations to define desired functions. Most are available to run on personal computers and generate JEDEC-compatible "fuse maps". The industry-standard JEDEC format ensures that the resulting fuse-map files can be down-loaded into a variety of programming equipment. Many software packages and programming units support a wide variety of programmable logic products as well. The PLANTM software package from National Semiconductor supports all programmable logic products available from National and is fully JEDEC-compatible. PLAN software also provides automatic device selection based on the designer's Boolean logic equations. Detailed logic diagrams showing all JEDEC fuse-map addresses for the 24-pin Small PAL family are provided for direct map editing and diagnostic purposes. Contact your local National Semiconductor sales representative or distributor for a list of current software and programming support tools available for these devices. Contact the National Semiconductor Programmable Device Support Department if detailed specifications of PAL programming algorithms are needed. # **Ordering Information** # Logic Diagram PAL12L10 Note: JEDEC Logic Array Fuse Number = Product Line First Fuse Number + Input Line Number. # **Logic Diagram PAL14L8** TL/L/9997-17 # Logic Diagram PAL16L6 TL/L/9997-18 TL/L/9997-19 # Logic Diagram PAL18L4 # **Logic Diagram PAL20L2** Note: JEDEC Logic Array Fuse Number = Product Line First Fuse Number + Input Line Number. TL/L/9997-21 # Logic Diagram PAL20C1