The LC7932,7932M are LSIs that contain a 16-bit bidirectional shift register and are capable of direct driving a multiple lighting LED (dot matrix or dot array). The LC7932,7932M are especially suited for use in LED display panel, PPC photosensitive drum LED erase head applications. #### **Features** - · Silicon gate C-MOS device capable of high-speed, high-current drive - · High-speed shiftable 16-bit bidirectional shift register/16-bit latch/output control circuit/16-bit N-channel transistor open drain output transistor on chip - · Serial shift data is shifted on the positive transition of the clock (CLOCK) pulse. - The data latch circuit outputs input data when the latch control (LATCH) pin is at "L" level and holds output data when the latch control (LATCH) pin is at "H" level. - Maximum ratings of driver output: $V_0 = +15V$ , $I_{OL} = 30 \text{mA(STATIC)}/120 \text{mA(DYNAMIC)}$ . - · Operating voltage of logic unit: $V_{DD} = 4.5V$ to 5.5V - · Operating clock frequency: $f_{CLK} = DC$ to 5MHz(max) - Package: LC7932 : DIP30S LC7932M: MFP30S - The bidirectional shift register is so designed as to cause a shift to occur in the SI to SO direction when L/R = L'' level and in the SO to SI direction when L/R = H'' level. - · When a high level is applied to the LSET pin ("latch set"), the latch data is set to the high level. The latch data does not change when the LSET pin is low or open. # Package Dimensions 3061 [LC7932] (unit:mm) # Package Dimensions 3073A [LC7932M] (unit:mm) SANYO Electric Co., Ltd. Semiconductor Business Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN | Absolute Maximum Rating | | | | | | ınit | - | • | |-----------------------------------|------------------------------------|-------------------|----------------------------|-------------------------|------------|----------------------|------|---| | Maximum Supply Voltage | $ m V_{DD}$ m | ax | | -0.3 to +' | 7.0 | V | | | | Input Voltage | $\mathbf{v_{i}}$ | | | $-0.3$ to $V_{DD} + 0$ | 0.3 | V | | | | Output Voltage | $V_{O}(1)$ | SOUT(SIN | ) output | $-0.3$ to $V_{DD} + 0$ | 0.3 | V | | • | | | $V_{O}(2)$ | D1 to D16 | output,output Tr O | FF | 15 | V | | | | Output Current | $I_{O}$ | D1 to D16 | output,per output p | in | 30 ı | mΑ | | | | Operating Temperature | Topr | | | -25 to + | | $^{\circ}\mathrm{C}$ | | | | Storage Temperature | Tstg | (Note) | | -35 to +1 | | °C | | | | Allowable Power Dissipation | | | Ta = 85°C | | | 'nW | | | | | | LC7932M | | | | nW | | | | (Note) When mounting the | MFP packs | age version, do | not dip it in solder | ·. | | | | | | Allowable Operating Condi | itions at Ta | a = -25°C to + | 85°C | min | typ | max | unit | | | Supply Voltage | $V_{DD}$ | $V_{DD}$ | | 4.5 | oj p | 5.5 | | | | Input "H"-Level Voltage | $v_{IH}$ | SIN(SOUT),C | LOCK | 0.8V <sub>DD</sub> | | $v_{DD}$ | | | | t | - 111 | LATCH, BEO | | עַן י ט.ט | | שט י | • | | | | | STROBE, | , | | | | | | | | | LSET,L/R | | | | | | | | Input "L"-Level Voltage | $ m v_{IL}$ | SIN(SOUT),C | יז טטע | <b>37</b> (I) | • | 017 | ** | | | input is bever vottage | * 1L | LATCH, BEO | | $V_{SS}(L)$ | V. | $2V_{DD}$ | V | | | | | STROBE, | , | | | | | | | | | | | | | | | | | Clock Frequency | fCLK | LSET,L/R<br>CLOCK | D. J. FOR | | | | | | | Clock Prequency Clock Pulse Width | | | Duty:50% | | | 5.0 | MHz | | | | $t_{\mathbf{W}_{oldsymbol{\Phi}}}$ | CLOCK | | 75 | | | ns | | | Clock Rise/Fall Time | $t_r, t_f$ | CLOCK | | | | 200 | ns | | | Data Setup Time | ${ m t_{DS}}$ | SIN(SOUT) | | 100 | | | ns | | | T | | CLOCK | | | | | | | | Data Hold Time | ${ m t_{DH}}$ | SIN(SOUT) | | 50 | | | ns | | | | | CLOCK | | | | | | | | Latch Pulse Widh | $t_{WL}$ | LATCH | | 100 | | | ns | | | • | | | | | | | | | | Electrical Characteristics a | $t Ta = 25^{\circ}C$ | | | min | typ | max | unit | | | Input "H"-Level Current | $I_{IH}(1)$ | SIN(SOUT),C | LOCK, | | | 10 | μΑ | | | | | LATCH,L/R | • | | | | • | | | | $I_{IH}(2)$ | BEO,LSET | | | 170 | | μA | | | Input "L"-Level Current | $I_{IL}(1)$ | SIN(SOUT),C | LOCK, | -10 | | | μA | | | | | LATCH,L/R | · | | | | I | | | | $I_{IL}(2)$ | STROBE | | | 170 | | μΑ | | | Output "H"-Level Voltage | $V_{OH}$ | SOUT(SIN) | $I_{OH} = -0.5 \text{mA},$ | $V_{\mathrm{DD}} - 0.5$ | | | v | | | - | <b>0</b> | | $V_{DD} = 5V$ | · DD · c.c | | | • | | | Output "L"-Level Voltage | $V_{OL}(1)$ | SOUT(SIN) | $I_{OL} = 0.5 \text{mA}$ | | | 0.5 | v | | | | OLIV | | $V_{DD} = 5V$ | | | 0.0 | • | | | | $V_{OL}(2)$ | D1 to D16 | $I_{OL}=30 \text{mA}$ | | | 0.5 | v | | | | · OL(=) | D1 10 D10 | $V_{DD} = 5V$ | | | 0.0 | v | | | Output OFF-State | $I_{OFF}$ | D1 to D16 | $V_0 = 15V$ | | | 90 | A | | | Leakage Current | -Orr | 2100210 | 10-10V | | | 20 | μA | | | Input Capacitance | $C_{IN}$ | CLOCK | | | <b>F</b> 0 | | 13 | | | Operating Current | | | folv Emil- | | 5.0 | - | рF | | | obergonia ontrant | $I_{DD}$ | $V_{DD}$ | fCLK = 5MHz | | | ð | mΑ | | | | | | V <sub>DD</sub> =5V | 1 1 | | | | | | | | | All outputs with | i no load | | | | | | | | | | | | | | | | Switching Charact | teristics | <del></del> | | | min | typ | max t | unit | |-------------------|--------------|------------------|-----------------------------|-------------------|-----|-----|-------|------| | Clock Latch | $t_{CL}$ | CLOCK,LATCH | | $V_{DD} = 5V$ | 100 | | | ns | | Delay Width | | | • | | * | | | | | Latch Clock | $t_{LC}$ | CLOCK,LATCH | | $V_{DD} = 5V$ | 0 | | | ns | | Delay Width | | | , | | | | | · | | Output"H"-Level | $t_{PLH}(1)$ | LATCH | $Dn; RL = 1.0k\Omega$ | $V_{DD} = 5V$ | | | 400 | ns | | Propagation | • | D1 to <u>D16</u> | $\CL = 15pF$ | | | | | | | Delay Time | $t_{PLH}(2)$ | BEO, STROBE | $Dn; /RL = 1.0k\Omega$ | $V_{\rm DD} = 5V$ | | | 300 | ns | | ~ | | D1 to 16 | $\CL=15pF$ | | | | | | | | $t_{PLH}(3)$ | CLOCK, SOUT(SIN) | SOUT;CL = 15pF | $V_{DD} = 5V$ | | | 200 | ns | | Output"L"-Level | $t_{PHL}(1)$ | LATCH, LSET | $Dn; /RL = 1.0k\Omega$ | $V_{DD} = 5V$ | | | 200 | ns | | Propagation | | D1 to <u>D16</u> | $\CL = 15pF$ | | | | | | | LDelay Time | $t_{PHL}(2)$ | BEO,STROBE | $Dn; /RL = 1.0k\Omega$ | $V_{DD} = 5V$ | | | 100 | ns | | | | D1 to D16 | $\langle CL = 15pF \rangle$ | | | | | | | | $t_{PHL}(3)$ | CLOCK, SOUT(SIN) | SOUT;CL = 15pF | $V_{DD} = 5V$ | | | 200 | ns | ### **Equivalent Circuit** ### Pin Assignment The package comes in two types - DIP30S and MFP30S. #### LED Driver ON/OFF Truth Table | Latch Data (Q) | BEO | STROBE | LED Driver | |----------------|-----|--------|--------------| | 0 | 0 | 0 | OFF | | 1 | 0 | 0 | OFF | | 0 | 1 | 0 | OFF | | 1 | 1 | 0 | ON Driver ON | | 0 | 0 | 1 | OFF | | 1 | 0 | 1 | OFF | | 0 | 1 | 1 | OFF | | 1 | 1 | 1 | OFF | ## **Output Data Timing Chart** ## **Equivalent Circuit for Output Driver Section** (Note) L/R="H" level:() - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - 2 Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.