# RDS / RBDS decoder BU1923 / BU1923F

The BU1923 and BU1923F are RDS / RBDS decoders that employ a digital PLL and have a built-in anti-aliasing filter and an eight-stage BPF (switched-capacitor filter). Linear CMOS circuitry is used for low power consumption.

#### Applications

RDS / RBDS compatible FM receivers for American and European markets, car stereos, high-fidelity stereo systems and components, and FM pagers.

#### Features

- 1) Low current.
- 2) Two-stage anti-aliasing filter (LPF).
- 3) 57kHz band-pass filter.

- 4) DSB demodulation (digital PLL).
- 5) Quality indication output for demodulated data.

## •Absolute maximum ratings (Ta = $25^{\circ}$ C)

| Parameter              | Symbol           | Limits                     | Unit       | Conditions                        |
|------------------------|------------------|----------------------------|------------|-----------------------------------|
| Power supply voltage   | V <sub>DD</sub>  | <b>−</b> 0.3∼ <b>+</b> 7.0 | V          | V <sub>DD1</sub> V <sub>DD2</sub> |
| Maximum input voltage  | VMAX             | -0.3∼V <sub>DD</sub> +0.3  | ٧          | All input pins                    |
| Maximum output voltage | IMAX             | ±4.0                       | mA         | All output pins                   |
| Power dissipation      | Pd               | 350*                       | mW         | _                                 |
| Operating temperature  | Topr             | <b>−40</b> ~ <b>+</b> 85   | $^{\circ}$ | _                                 |
| Storage temperature    | T <sub>stg</sub> | <b>−55∼</b> +125           | °C         | _                                 |

<sup>\*</sup>Reduced by 3.5mW for each increase in Ta of 1°C over 25°C.

## $\bullet$ Recommended operating conditions (Ta = 25°C)

| Parameter            | Symbol           | Min. | Тур. | Max. | Unit |
|----------------------|------------------|------|------|------|------|
| Power cupply voltage | V <sub>DD1</sub> | 4.5  | _    | 5.5  | V    |
| Power supply voltage | V <sub>DD2</sub> | 4.5  | -    | 5.5  | V    |



Audio ICs

## Block diagram



# Pin descriptions

| Pin No. | Symbol            | Pin name               | Function                                                | Input/output type |  |
|---------|-------------------|------------------------|---------------------------------------------------------|-------------------|--|
| 1       | QUAL              | Demodulator quality    | Good data: High, bad data: Low                          | Type C            |  |
| 2       | RDATA             | Demodulator data       | Refer to output data timing                             | _                 |  |
| 3       | Vref              | Reference voltage      | 1/2 V <sub>DD</sub> 1 (refer to input/output circuits)  | Type E            |  |
| 4       | MUX               | Input                  | Composite signal input (refer to input/output circuits) | Type D            |  |
| 5       | V <sub>DD</sub> 1 | Analas nausaraunalu    | 4514-551                                                |                   |  |
| 6       | Vss1              | Analog power supply    | 4.5V to 5.5V                                            | _                 |  |
| 7       | CMP               | Comparator input       | C-junction (refer to input/output circuits )            | Type D            |  |
| 8       | Vss3              | GND                    | _                                                       | _                 |  |
| 9       | T2                | T                      | O                                                       | T D               |  |
| 10      | T1                | Test input             | Open or connected to ground                             | Type B            |  |
| 11      | V <sub>DD</sub> 2 | Division of the second | 4.574                                                   |                   |  |
| 12      | Vss2              | Digital power supply   | 4.5V to 5.5V                                            | _                 |  |
| 13      | ΧI                | 0                      | Connects to 4.332MHz oscillator                         | T A               |  |
| 14      | ХО                | Crystal oscillator     | (refer to input/output circuits)                        | Type A            |  |
| 15      | (N.C.)            | _                      | _                                                       | _                 |  |
| 16      | RCLK              | Demodulator clock      | 1187.5Hz clock (refer to the timing diagram)            | Type C            |  |

# ●Input / output circuits



Type B

Type C









Type E

ullet Electrical characteristics (unless otherwise noted, Ta = 25°C,  $V_{DD1} = V_{DD2} = 5.0V$ ,  $V_{SS1} = V_{SS2} = 0.0V$ )

| Parameter                   | Symbol           | Min.                  | Тур.                     | Max. | Unit  | Conditions                            |
|-----------------------------|------------------|-----------------------|--------------------------|------|-------|---------------------------------------|
| Operating current           | ldd              | _                     | 4.5                      | 7.0  | mA    | loo1+loo2                             |
| Reference voltage           | Vref             | _                     | 1/2V <sub>DD1</sub>      | _    | ٧     | Pin 3                                 |
| Input current 1             | lin <sub>1</sub> | _                     | _                        | 1.0  | μΑ    | MUX V <sub>IN</sub> =V <sub>DD1</sub> |
| Output current 1            | louT1            | _                     | _                        | 1.0  | μΑ    | MUX VIN=VDD1                          |
| Input current 2             | lın2             | _                     | _                        | 1.0  | μΑ    | XI V <sub>IN</sub> =V <sub>DD2</sub>  |
| Output current 2            | Іоит2            | _                     | _                        | 1.0  | μΑ    | XI V <sub>IN</sub> =V <sub>DD2</sub>  |
| Output high level voltage 1 | Vон1             | V <sub>DD2</sub> -1.0 | V <sub>DD2</sub><br>-0.3 | _    | V     | RCLK RDATA QUAL Io=-1.0mA             |
| Output low level voltage 1  | V <sub>OL1</sub> | _                     | 0.2                      | 1.0  | ٧     | RCLK RDATA QUAL lo=1.0mA              |
| ⟨Filter block⟩              |                  |                       |                          |      |       |                                       |
| Center frequency            | FC               | 56.5                  | 57.0                     | 57.5 | kHz   |                                       |
| Gain                        | GA               | 23                    | 26                       | 29   | dB    | F=57.0kHz                             |
| Attenuation 1               | ATT1             | 18                    | 22                       | _    | dB    | 57kHz±4kHz                            |
| Attenuation 2               | ATT2             | 65                    | 80                       | _    | dB    | 38kHz                                 |
| Attenuation 3               | ATT3             | 35                    | 50                       | _    | dB    | 67kHz                                 |
| S / N ratio                 | SN               | 30                    | 40                       | _    | dB    | 57kHz V <sub>IN</sub> =3mVrms         |
| Maximum input level         | VMAX1            | _                     | _                        | 500  | mVrms |                                       |
| ⟨Demodulator⟩               |                  |                       | , ,                      |      |       |                                       |
| RDS detector sensitivity    | SRDS             | _                     | 0.5                      | 1.0  | mVrms |                                       |
| RDS input level             | MRDS             | _                     | _                        | 300  | mVrms |                                       |
| ARI detector sensitivity    | SARI             | _                     | 1.5                      | 3.0  | mVrms |                                       |
| Data rate                   | DRATE            | _                     | 1187.5                   | _    | Hz    |                                       |
| Clock transient vs. data    | СТ               | _                     | 4.3                      | _    | μs    |                                       |

 $\bigcirc$ Not designed for radiation resistance.

### Output data timing



The clock (RCLK) frequency is 1187.5Hz. Depending on the state of the internal PLL clock, the data (RDATA) is replaced in synchronous with either the rising or falling edge of the clock. To read the data, you may choose either the rising or falling edge of the clock as the reference. The data is valid for 416.7 $\mu$ s. after the reference clock edge.

QUAL pin operation: Indicates the quality of the demodulated data.

(1) Good data: HI(2) Poor data: LO

#### Electrical characteristic curve



Fig.1 Band-pass filter characteristics

# External dimensions (Units: mm)

