

# **CML Semiconductor Products**

**PRODUCT INFORMATION** 

# FX439 FFSK Modem

### **Features/Applications**

- 1200 Baud FFSK Modem
- Meets Cellular and Trunked Radio Specifications
- Full-Duplex 1200 Baud
- On-Chip Rx and Tx Bandpass Filters
- Clock Recovery and Carrier Detect Facilities
- Pin Selectable Xtal/Clock Frequencies (1.008MHz or 4.032MHz Input)

Publication D/439/5 February 1993 Provisional Issue

- Mobile and Cellular Radio Data Signalling
- NMT 450/900
- Band III
- Radiocom 2000
- ZVEI
- Personal Radio
- Portable Data Terminals
- General Purpose Applications



# **Brief Description**

The FX439 is a single-chip CMOS LSI circuit which operates as a 1200 baud FFSK modem. The mark and space frequencies are 1200Hz and 1800Hz phase continuous and the frequency transitions occur at the zero crossing point. The transmitter and receiver will work independently, thus providing fullduplex operation at 1200 baud. The baud rate, transmit mark and space frequencies, Tx and Rx synchronization are all derived from a highly stable Xtal oscillator. The onchip oscillator is capable of working at one of two input frequencies, from a 1.008MHz or 4.032MHz external Xtal/clock input, frequency being pin selectable with the 'Clock Rate' logic input. The device includes circuitry for carrier detect and facility for the Rx clock recovery. An on-board switched capacitor 900Hz — 2100Hz bandpass filter provides optimum carrier filtering. The use of switched capacitor analogue filters and digital signal processing results in excellent dynamic performance with few external components, the CMOS process and current saving techniques offer low standby supply current for portable battery powered applications.

# Pin Number Function

| FX439<br>DW | FX439<br>J         | FX439<br>LG/LS |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|-------------|--------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1           | 1                  | 1              | Xtal/Clock: The input to the on-chip inverter, for use with either a 1.008MHz or a 4.032MHz Xtal or external clock. Clock frequency selection is by the "Clock Rate" input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 2           | 2                  | 2              | <b>Xtal:</b> Output of the on-chip inverter (See Figure 2).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 3           | 3                  | 3              | Tx Sync O/P: A 1200Hz squarewave used to synchronize the input of logic data and transmission of the FFSK signal (See Figure 5).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 4           | 5                  | 5              | <b>Tx Signal O/P:</b> When the transmitter is enabled, this pin outputs the 1200/1800Hz (140-step pseudo sinewave) FFSK signal (See Figure 5). With the transmitter disabled, this output is set to a high-impedance state.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 5           | 6                  | 7              | Tx Data I/P: Serial logic data to be transmitted is input to this pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 6           | 7                  | 8              | <b>Tx Enable:</b> A logic '0' will enable the transmitter (See Figure 5). A logic '1' at this input will put the transmitter into powersave whilst forcing the "Tx Sync O/P" to a logic '1' and "Tx Signal O/P" to a high-impedance state. This pin is internally pulled to $V_{pp}$ .                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|             | 8                  | 9              | <b>Bandpass O/P:</b> The output of the Rx 900Hz-2100Hz bandpass filter. This output impedance is typically $10k\Omega$ and may require buffering prior to use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 8           | 9                  | 10             | <b>Rx Enable:</b> The control of the Rx function. The control of other outputs is given below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|             | Ŭ                  |                | Rx Enable Rx Function Clock Data O/P Carrier Detect Rx Sync Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|             |                    |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|             |                    |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|             |                    |                | "0" = Powersave "0" "0" 1" or "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|             |                    |                | When both Tx and Rx functions are disabled, the bias voltage is switched internally to $V_{ss}$ (via $\approx 25 k\Omega$ ). Bias line $R_{OUT} \approx 12.5 k\Omega$ . With the Bias line decoupled by a $1.0 \mu$ F capacitor ( $C_2$ ) the FX439 may take approximately 25 milli-seconds to establish correct operation when enabling the Rx facility. This period may be minimized by either: reducing the value of $C_2$ , lowering the bias line impedance externally or adopting a different powersaving strategy (such as using $C_2$ and $C_6$ and supplying $V_{DD}$ via a series switch). This pin is internally pulled to $V_{DD}$ . |  |  |  |  |
| 9           | 10                 | 11             | <b>Bias:</b> The output of the on-chip analogue bias circuitry. Held internally at $V_{DD}/2$ , this pin should be decoupled to $V_{ss}$ by a capacitor (C <sub>2</sub> ). (See Figure 2 and <i>Rx Enable</i> notes).                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 10          | 11                 | 12             | V <sub>ss</sub> : Negative supply rail (GND).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 11          | 12                 | 13             | Unclocked Data O/P: The recovered asynchronous serial data output from the receiver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 12          | 13                 | 14             | <b>Clocked Data O/P:</b> The recovered synchronous serial data output from the receiver. Data is latched out by the recovered clock, available at the "Rx Sync O/P," (See Figure 6).                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 13          | 14                 | 15             | Carrier Detect O/P: When an FFSK signal is being received this output is a logic '1.'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|             | 15                 | 16             | <b>Rx Signal I/P:</b> The FFSK signal input for the receiver. This input should be coupled via a capacitor, $C_{3}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 15          | 17                 | 18             | <b>Rx Sync O/P:</b> A flywheel 1200Hz squarewave output. This clock will synchronize to incoming Rx FFSK data (See Figure 6).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 18          | 19                 | 21             | <b>Clock Rate:</b> A logic input to select and allow the use of either a $1.008MHz$ or $4.032MHz$<br>Xtal/clock. Logic '1' = $4.032MHz$ , logic '0' = $1.008MHz$ . This input has an internal pulldown resistor ( $1.008MHz$ ).                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 19          | 20                 | 22             | <b>Carrier Detect Time Constant (</b> $\tau$ <b>):</b> Part of the carrier detect integration function. The value of C <sub>4</sub> connected to this pin will affect the carrier detect response time and hence noise performance (See Figure 2, Note 3).                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| 20          | 22                 | 24             | V <sub>pp</sub> : Positive supply rail. A single 5-volt supply is required.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 16,         | 4,                 | 4, 6,          | No Internal Connection, do not use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| 17          | -,<br>16,18,<br>21 |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |







#### **Specification** Absolute Maximum Ratings

Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied.

| Supply voltage                                      | − 0.3V to 7.0V                     |  |  |  |
|-----------------------------------------------------|------------------------------------|--|--|--|
| Input voltage at any pin (ref V <sub>SS</sub> = OV) | − 0.3V to (V <sub>DD</sub> + 0.3V) |  |  |  |
| Output sink/source current (total)                  | 20mA                               |  |  |  |
| Operating temperature range: FX439J                 | -30°C to +85°C (cerdip)            |  |  |  |
| FX439DW/LG/LS                                       | -30°C to +70°C (plastic)           |  |  |  |
| Storage temperature range: FX439J                   | -55°C to +125°C (cerdip)           |  |  |  |
| FX439DW/LG/LS                                       | -40°C to +85°C (plastic)           |  |  |  |
| Total device dissipation @ T <sub>AMB</sub> 25°C    | 800mW Max.                         |  |  |  |
| Derating                                            | 10mW/°C                            |  |  |  |

#### **Operating Limits**

All characteristics measured using the standard test circuit (*Figure 4*) with the following test parameters and is valid for all tests unless otherwise stated:

 $V_{DD} = +5V$ ,  $T_{amb} = 25^{\circ}C$ , Xtal (X<sub>1</sub>) Frequency: 1.008MHz 0dB reference

Noise

SNR ratio measured in bit rate bandwidth (1200Hz)

300mV rms (band limited 5kHz gaussian white noise)

| L.aracteristics                                         | See Note                              | Min.                                                                     | Тур.  | Max.               | Unit             |
|---------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------|-------|--------------------|------------------|
| Static Characteristics                                  | · · · · · · · · · · · · · · · · · · · |                                                                          | ····· |                    |                  |
| Supply Volts                                            |                                       | 4.5                                                                      | 5.0   | 5.5                | v                |
| Supply Current: Rx (Enabled) Tx (Disabled               | 1)                                    |                                                                          | 3.6   |                    |                  |
| Rx (Enabled) Tx (Enabled                                |                                       |                                                                          | 4.5   | <del></del>        | mA               |
| Rx (Disabled) Tx (Disabled                              |                                       |                                                                          | 650   |                    | mA               |
| Logic '1' level                                         | .,                                    | 80%∨ <sub>DE</sub>                                                       | 000   |                    | μΑ               |
| Logic '0' level                                         |                                       | 00 % V DE                                                                |       |                    | V                |
| Digital Output Impedance                                |                                       | —                                                                        |       | 20%V <sub>DD</sub> | V                |
| Analogue and Digital Input Impedance                    |                                       | 100                                                                      | 4     |                    | kΩ               |
| Tx Output Impedance                                     |                                       | 100                                                                      | -     |                    | kΩ               |
| On-Chip Crystal Oscillator:                             |                                       | _                                                                        | 10    |                    | kΩ               |
| B                                                       |                                       | 10                                                                       |       |                    |                  |
| R <sub>in</sub>                                         |                                       | 10                                                                       |       |                    | MΩ               |
| R <sub>out</sub><br>Inverter Gain                       |                                       | 5                                                                        |       | 15                 | kΩ               |
| Gain Bandwidth Product                                  |                                       | 10                                                                       | _     | 20                 | dB               |
|                                                         |                                       | 3 x 10 <sup>6</sup>                                                      |       |                    |                  |
| Crystal Frequency                                       | 1                                     |                                                                          | 1.008 | _                  | MHz              |
| Crystal Frequency                                       | 1                                     |                                                                          | 4.032 |                    | MHz              |
| Dynamic Characteristics                                 |                                       |                                                                          |       |                    |                  |
| Receiver:                                               |                                       |                                                                          |       |                    |                  |
| Signal Input: Dynamic Range (50dB SNR)                  | 2, 3                                  | 100                                                                      | 230   | 1000               | mV rm            |
| Bit Error Rate: 12dB SNR                                | 3                                     | —                                                                        | 7.0   |                    | 10~4             |
| 20dB SNR                                                | 3                                     |                                                                          | 1.0   |                    | 10 <sup>-8</sup> |
| Receiver Synchronization 12dB SNR:                      | 6                                     |                                                                          |       |                    |                  |
| Probability of Bit 8 being correct                      |                                       |                                                                          | 0.99  |                    |                  |
| Probability of Bit 16 being correct                     |                                       |                                                                          | 0.995 |                    |                  |
| Carrier Detect                                          | 4                                     |                                                                          |       |                    |                  |
| Sensitivity                                             | 6, 7                                  | _                                                                        |       | 150                | mV rm            |
| Probability of Carrier Detect being high:               |                                       |                                                                          |       |                    |                  |
| 12dB SNR after Bit 8                                    | 4, 8                                  | _                                                                        | 0.98  |                    |                  |
| 12dB SNR after Bit 16                                   | 4, 8                                  |                                                                          | 0.995 |                    |                  |
| 0dB Noise (No Signal)                                   | 8                                     | _                                                                        | 0.05  |                    |                  |
| Transmitter Output                                      |                                       |                                                                          | -     |                    |                  |
| Tx Output Level                                         |                                       |                                                                          | 775   | _                  | mV rm            |
| Output Level Variation 1200/1800Hz                      |                                       | 0                                                                        |       | ±1.00              | dB               |
| Output Distortion                                       |                                       | _                                                                        | 3     | 5                  | %                |
| 3rd Harmonic Distortion                                 |                                       | _                                                                        | 2     | 3                  | %                |
| Logic '1' Carrier Frequency                             | 5                                     | _                                                                        | 1200  | _                  | Hz               |
| Logic '0' Carrier Frequency                             | 5                                     |                                                                          | 1800  | _                  | Hz               |
| Isochronous Distortion                                  | -                                     |                                                                          | 1000  |                    | 112              |
| 1200Hz – 1800Hz                                         |                                       |                                                                          | 25    | 40                 |                  |
| 1800Hz – 1200Hz                                         |                                       | _                                                                        | 25    | 40<br>40           | μs               |
|                                                         |                                       |                                                                          |       |                    | μs               |
| Notes: 1. Crystal frequency, type and tolerance depends |                                       | 5. Depending on crystal tolerance.                                       |       |                    |                  |
| on system requirements.                                 |                                       | 6. 10101010101 pattern.<br>7. Measured with 150mV rms signal (No noise). |       |                    |                  |
| 2. See Figure 3.                                        |                                       |                                                                          |       |                    |                  |
| 3. SNR (Bit Rate Bandwidth).                            |                                       | <ol><li>8. OdB level for CD probability measurements is</li></ol>        |       |                    |                  |
| from Elco4is.cSeeeFeigune 20Moter3s distributor         |                                       | 230mV r                                                                  | ms    |                    |                  |



Downloaded from Elcodis.com electronic components distributor

# Package Outlines

The FX439DW, the S.O.I.C. package is shown in Figure 8, the 'J' version in Figure 9, the 'LG' version in Figure 10 and the 'LS' version in Figure 11. Pin 1 identification marking is shown on the relevant diagram and pins on all package styles number anticlockwise when viewed from the top (indent side).

#### Fig.8 FX439DW S.O.I.C. Package



# Fig.9 FX439J Package



# **Handling Precautions**

The FX439 is a CMOS LSI circuit which includes input protection. However precautions should be taken to prevent static discharges which may cause damage.

# Fig.10 FX439LG Package



### Fig.11 FX439LS Package



# Ordering Information

| FX439DW | 20-pin surface mount S.O.I.C.                            |
|---------|----------------------------------------------------------|
| FX439J  | 22-pin cerdip DIL                                        |
| FX439LG | 24-pin quad plastic<br>encapsulated, bent and<br>cropped |
| FX439LS | 24-lead plastic<br>leaded chip carrier                   |

Downloaded from **Elcodis.com** electronic components distributor



#### **CML Product Data**

In the process of creating a more global image, the three standard product semiconductor companies of CML Microsystems Plc (*Consumer Microcircuits Limited (UK), MX-COM, Inc (USA) and CML Microcircuits (Singapore) Pte Ltd)* have undergone name changes and, whilst maintaining their separate new names (*CML Microcircuits (UK) Ltd, CML Microcircuits (USA) Inc and CML Microcircuits (Singapore) Pte Ltd*), now operate under the single title **CML Microcircuits**.

These companies are all 100% owned operating companies of the CML Microsystems Plc Group and these changes are purely changes of name and do not change any underlying legal entities and hence will have no effect on any agreements or contacts currently in force.

#### **CML Microcircuits Product Prefix Codes**

Until the latter part of 1996, the differentiator between products manufactured and sold from MXCOM, Inc. and Consumer Microcircuits Limited were denoted by the prefixes MX and FX respectively. These products use the same silicon etc. and today still carry the same prefixes. In the latter part of 1996, both companies adopted the common prefix: CMX.

This notification is relevant product information to which it is attached.

Company contact information is as below:



Oval Park, Langford, Maldon, Essex, CM9 6WG, England Tel: +44 (0)1621 875500 Fax: +44 (0)1621 875600 uk.sales@cmlmicro.com www.cmlmicro.com



COMMUNICATION SEMICONDUCTORS

4800 Bethania Station Road, Winston-Salem, NC 27105, USA Tel: +1 336 744 5050, 0800 638 5577 Fax: +1 336 744 5054 us.sales@cmlmicro.com www.cmlmicro.com



No 2 Kallang Pudding Road, 09-05/ 06 Mactech Industrial Building, Singapore 349307 Tel: +65 7450426 Fax: +65 7452917 sg.sales@cmlmicro.com www.cmlmicro.com

D/CML (D)/1 February 2002