### **TELEPHONE PULSE DIALER WITH REDIAL** The KS5805A/B is a monolithic CMOS integrated circuit and provides all the features required for implementing a pulse dialer with redial. ### **FUNCTIONS** - Mute output logic "0" - Pulse output logic "0" - RC oscillation for reference frequency - · Designed to operate directly from the telephone line - Used CMOS technology for low voltage, low power operation - Power up clear circuitry - KS5805A pin 2: V<sub>REF</sub> - KS5805B pin 2: Tone out ### **FEATURES** - Uses either a standard 2 of 7 matrix keyboard with negative true common or the inexpensive form A-type keyboard - · Make/Break ratio can be selected - Redial with or # - Continuous MUTE - Tone signal output or on-chip reference Voltage by bonding option on chip - 10 pps/20 pps can be selected # 18 DIP ### ORDERING INFORMATION | Device | Package | Function | Operating Temperature | | | |----------|---------|--------------------------|-----------------------|--|--| | KS5805AN | 18 DIP | Pin 2 = V <sub>ref</sub> | | | | | KS5805BN | 18 DIP | Pin 2 =<br>Tone Out | -30 ∼ +60°C | | | ### **TEST CIRCUIT** # ABSOLUTE MAXIMUM RATINGS (Ta = 25°C) | Characteristic | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------|--------------------------| | DC Supply Voltage Voltage on Any Pin Power Dissipation Operating Temperature Storage Temperature | V <sub>DD</sub> V <sub>IN</sub> P <sub>D</sub> Topr Tstg | 6.2<br>v <sub>DD</sub> +0.3, Gnd -0.3<br>500.0<br>-30 ~ +60<br>-65 ~ +150 | V<br>V<br>mW<br>°C<br>°C | # DC ELECTRICAL CHARACTERISTICS (T<sub>a</sub>=25°C unless otherwise specified) | Characteristic | Symbol | Test Conditions | Min | Тур | Max | Unit | Notes | |----------------------------------------|------------------|-----------------------------------|--------------------|-------|-----------------|------|---------------------------------------| | Supply Voltage | V <sub>DD</sub> | | 2.5 | | 6.0 | ٧ | | | Key Contract Resistance | R <sub>K1</sub> | | | | 1 | ΚΩ | 1 | | Keyboard Capacitance | Скі | | | | 30 | pF | , , , , , , , , , , , , , , , , , , , | | | K <sub>IH</sub> | 2 of 7 input | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | 1 | | Key Input Voltage | KıL | mode | Gnd | | $0.2V_{DD}$ | | | | Key Pull-Up Resistance | K <sub>IRU</sub> | $V_{DD} = 6.0V$ | | 100 | | ΚΩ | | | Key Pull-Down Resistance | K <sub>IRD</sub> | V <sub>IN</sub> = 4.8V | | 4.0 | | ΚΩ | | | Mute Sink Current | I <sub>M</sub> | $V_{DD} = 2.5V$<br>$V_{O} = 0.5V$ | 500 | | | μΑ | 2 | | Pulse Output Sink Current | l <sub>P</sub> | $V_{DD} = 2.5V$<br>$V_{O} = 0.5V$ | 1.0 | | | mA | 3 | | Tone Output Sink Current | ITL | $V_{DD} = 2.5V$<br>$V_{O} = 0.5V$ | 250 | | | μΑ | 4 | | Tone Output Source Current | I <sub>TH</sub> | $V_{DD} = 2.5V$<br>$V_{O} = 0.5V$ | 250 | | | μΑ | 4 | | Memory Retention Current | I <sub>MR</sub> | All outputs under no load | | 0.7 | | μΑ | 6 | | Operating Current | I <sub>OP</sub> | All outputs under no load | | 100 | 150 | μА | | | Mute or Pulse Off Leakage | I <sub>LKG</sub> | $V_{DD} = 6.0V$<br>$V_{O} = 6.0V$ | | 0.001 | 1.0 | μΑ | 2.3 | | V <sub>REF</sub> Output Source Current | IREF | $V_{DD} - V_{REF} = 6.0V$ | 1.0 | 7.0 | | mA | 5 | Note 1) Applies to key input pin. ( $R_1$ - $R_4$ , $C_1$ - $C_3$ ) - 2) Applies to MUTE output in. - 3) Applies to PULSE output pin. - 4) Applies to TONE pin (KS5805B) - 5) Applies to V<sub>REF</sub> pin (KS5805A) - 6) Current necessary for memory to be maintained. All outputs unloaded. - \* Typical values are to be used as a design aid are not subject to production testing. # AC ELECTRICAL CHARACTERISTICS (Ta = 25°C) | Charactistic | Symbol | Min | Тур | Max | Unit | Notes | |--------------------------------------------------|-------------------|----------|-----|-----|------|-----------------------------------------| | Oscilator Frequency | Fosc | <u> </u> | 4 | | KHz | 1 | | Key Input Debounce Time | Тов | | 10 | | ms | 3,4 | | Key Down Time for Valid Entry | T <sub>KD</sub> | 40 | | | ms | 4,5 | | Key Down Time During<br>Two-Key Roll Over | t <sub>KA</sub> | 5 | | | ms | 4 | | Oscillator Stat-Up Time (V <sub>DD</sub> = 2.5V) | t <sub>os</sub> | | 1 | | ms | | | Mute Valid After Last Outpulse | t <sub>MO</sub> | | 5 | | ms | 3,4 | | Pulse Output Pulse Rate | P <sub>R</sub> | | 10 | | PPS | 2 | | On-Hook Time Required to<br>Clear Memory | toн | 300 | | | ms | 4 | | Pre-Digital Pause | T <sub>PDP</sub> | | 800 | | ms | 3,4 | | Inter-Digital Pause | T <sub>IDP</sub> | | 800 | | ms | 3,4 | | Frequency Stability V <sub>DD</sub> = 2.5 ~ 3.5V | Δf | | ± 4 | | % | † · · · · · · · · · · · · · · · · · · · | | Frequency Stability V <sub>DD</sub> = 3.5 ~ 6.0V | Δf | | ±4 | | % | | | Tone Output Frequency | F <sub>TONE</sub> | | 1 | | KHz | 4,6 | Note: 1) $R_S = 2M\Omega$ , $R = 220K\Omega$ , C = 390pF. - 2) If pin 10 is tied to V<sub>CC</sub>, the output pulse rate will be 20pps. - 3) If the 20pps option is selected, the time will be 1/2 these shown. - 4) These times are directly proportional to the oscillator frequency. - 5) Debounce plus oscillator start-up time ≤ 40ms. - 6) If the 20pps option is selected, the tone output frequency will be 2KHz. (KS5805B ONLY) # **PIN CONNECTIONS** Pin 1: V<sub>DD</sub> Pin 10: 10/20pps Select Pin 2: V<sub>ref</sub> (KS5805A)/Pacifier tone (KS5805B) Pin 11: Make/Break Select Pin 3: Column 1 Pin 12: Mute Output Pin 4: Column 2 Pin 13: ROW 4 Pin 5: Column 3 Pin 14: ROW 3 Pin 6: GND Pin 15: ROW 2 Pin 7: RC Oscillator Pin 16: ROW 1 Pin 8: RC Oscillator Pin 17: On-Hook/Test Pin 9: RC Oscillator Pin 18: Pulse Output ### TIMING CHARACTERISTICS ### PIN DESCRIPTIONS ### 1. V<sub>DD</sub> (Pin 1) This is positive supply pin. The voltage on this pin is measured relative to Pin 6 and is supplied from a $150\mu$ A current source. This voltage should be regulated to less than 6.0 volts using on external form or regulation. ### 2. Tone signal output/V<sub>REF</sub> (Pin 2) Tone signal out pin is CMOS comperementaly output and drives external bipolar transistor. This pin generates a tone signal when a key is depressed. Tone signal frequency is 1KHz when 10pps pulse rate is selected. (the frequency is 2KHz when 20pps pulse rate is selected). Only the pin 2 of KS5805A is V<sub>REF</sub> (on-chip reference voltage). ### TYPICAL I-V CHARACTERISTICS ## 3. Keyboard inputs (Pin 3, 4, 5, 13, 14, 15, 16,) The KS5805A/B incorporates an innovative keyboard scheme that allows either the standard 2-of-7 keyboard with negative common or the inexpensive single contact (form A) keyboard to be used. A valied key entry is defined by either a single row being connected to a single column or GND being simultaneously presented to both a single row and column. When in the on-hook mode, the row and column inputs are held high and no keyboard inputs are accepted. When off-hook, the keyboard is completely static until the initial valid key input is sensed. The oscillator is then enabled and the rows and columns are scanned alternately (pulled high, then low) to verify the varied input. The input must remain valid for 10msec of debounce time to be accepted. ### 4. GND (Pin 6) This is the negative supply pin and is connected to the common part in the general applications. ### 5. OSCILLATOR (Pins 7, 8, 9) The KS5805A/B contains on-chip inverters to provide oscillator which will operate with a minimum external components. Following figure shows the on-chip configuration with the necessary external components. Optimum stability occurs with the ratio K=R<sub>s</sub>/R equal to 10. The oscillator period is given by: $T=RC (1.386+(3.5KC_s)/C-(\pm K/(K+1)) In (K/(1.5K+0.5))$ Where C<sub>S</sub> is the stray capacitance on Pin 7. Accuracy and stability will be enhanced with this capacitance minimized. ### 6. 20/10 pps (Pin 10) Connecting this pin to GND (pin 6) will select an output pulse rate of 10pps. Connecting the pin $V_{DD}$ (pin 1) will select an output pulse rate of 20pps. ### 7. MAKE/BREAK (Pin 11) The MAKE/BREAK pin controls the MAKE/BREAK ratio of the pulse output. The MAKE/BREAK ratio is controlled by connection V<sub>DD</sub> or GND to this pin as shown in the following table. | Input | Make | Break | |-------------------------|------|-------| | V <sub>DD</sub> (Pin 1) | 34% | 66% | | GND (Pin 6) | 40% | 60% | ### 8. MUTE OUTPUT (Pin 12) The mute output is an open-drain N-channel transistor designed to drive external bipolar transistor. This circuitry is usually used to $\overline{\text{mute}}$ the receiver during outpulsing. As shown in Fig. 2 the KS5805 $\overline{\text{mute}}$ output turns on (pulls to the $V_{\text{GND}}$ -supply) at the beginning of the predigital pause and turns off (goes to an open circuit) following the last break. The delay from the end of the last break until the mute output turns off is mute overlap and is specified as t<sub>MO</sub>. ### 9. ON-HOOK/TEST (Pin 17) The "ON-HOOK" or "Test" input of the KS5805A/B has a $100 \mathrm{K}\Omega$ pull-up to the positive supply. A $V_{\text{CC}}$ input or allowing the pin to float sets the circuit in its on-hook or test mode while a $V_{\text{GND}}$ input sets it in the off-hook or normal mode. When off-hook the KS5805A/B will accept key inputs and outputs the digits in normal fashion. Upon completion of the last digit, the oscillator is disabled and the circuit stands by for additional inputs. Switching the KS5805A/B to on-hook while it is outpulsing causes the remaining digits to be outpulsed at 100x the normal rate (M/B ratio is then 50/50). This feature provides a means of rapidly testing the device and is also on efficient method by which the circuitry is reset. When the outpulsing in this mode, which can be up to 300msec, is completed, the circuit is deactivated and will require current only necessary to sustain the memory and power-up-clear detect circuity (refer to the electrical specifications). Upon retuning off-hook, a negative transistion on the mute output will insure the speech network is connected to the line. If the first key entry is eithr a \* or #, the number sequence stored on-chip will be outpulsed. Any other valid key entries will clear the memory and outpulse the new number sequence. ### 10. PULSE OUTPUT (Pin 18) The pulse output is an open drain N-channel transistor designed to drive external bipolar transistor. These transistor would normally be used to pulse the telephone line by disconnecting and connecting the network. The KS58A/B05 pulse output is an open circuit during make and pulls to the GND supply during break.