# **Philips Components** | Document No. | 853-0651 | |---------------|-----------------------| | ECN No. | 99799 | | Date of Issue | June 14, 1990 | | Status | Product Specification | | ECL Products | | # 10116 Line Receiver **Triple Differential Line Receiver** #### **FEATURES** - Typical propagation delay: 2.4ns - Typical supply current (-I<sub>EE</sub>): 17mA # **DESCRIPTION** The 10116 is a Triple Differential Line Receiver with low-impedance emitter-follower complementary outputs. Intended primarily to receive data from twisted-pair lines, this device is also suitable for minicomputers, testing and instrumentation. It can also be used as a sense amplifier for MOS RAMs as a MOS-to-ECL interface circuit; as a high-speed comparator and having an internal reference supply voltage (V<sub>BB</sub>) output, it can operate as a Schmitt Trigger. One input from any unused amplifier in a package must be tied to V<sub>BB.</sub> ## **ORDERING INFORMATION** | DESCRIPTION | ORDER CODE | |--------------------|------------| | 16-Pin Plastic DIP | 10116N | | 16-Pin Ceramic DIP | 10116F | | 16-Pin SO | 10116D | # **PIN CONFIGURATION** #### **PIN DESCRIPTION** | PINS | DESCRIPTION | |--------------------------------------------------------------------------------|----------------------------------| | $\overline{D}_0$ , $\overline{D}_2$ , $\overline{D}_4$ ; $D_1$ , $D_3$ , $D_5$ | Data Inputs | | V <sub>BB</sub> | Reference Bias<br>Voltage Output | | Q <sub>1</sub> , Q <sub>3</sub> , Q <sub>5</sub> | Data Outputs (OR) | | ◘₀, ◘₂, ◘₄ | Data Outputs (NOR) | #### **LOGIC DIAGRAM** # SIMPLIFIED SCHEMATIC # **ABSOLUTE MAXIMUM RATINGS** | SYMBOL | PARAMETER | | LIMITS | UNIT | | |-----------------|----------------------------------------------------------|------------------------------|----------------------|------|--| | V <sub>EE</sub> | Supply voltage | | 8.0 | v | | | V <sub>IN</sub> | Input voltage (V <sub>IN</sub> should never be more nega | ative than V <sub>EE</sub> ) | 0 to V <sub>EE</sub> | V | | | lo | Output source current (continuous) | | -50 | mA | | | Ts | Storage temperature range | | -55 to +150 | °c | | | Tu | Maximum junction temperature | Ceramic Package | +165 | °c | | | | | Plastic Package | +150 | °C | | NOTE: Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted, these limits are specified over the operating ambient temperature range. # **DC OPERATING CONDITIONS** | SYMBOL | | TEST | | | | | |-------------------------------------|-------------------------------------|------------------------|--------------|------|-------|------| | | PARAMETER | CONDITIONS | MIN. NOM. MA | | MAX. | UNIT | | V <sub>CC1</sub> , V <sub>CC2</sub> | Circuit ground | | 0 | 0 | 0 | V | | V <sub>EE</sub> | Supply voltage (negative) | | | -5.2 | | V | | | | T <sub>A</sub> = -30°C | | | -890 | mV | | V <sub>₩</sub> | High level input voltage | T <sub>A</sub> = +25°C | | | -810 | mV | | | | T <sub>A</sub> = +85°C | | | -700 | mV | | V <sub>НТ</sub> | High level input threshold voltage | T <sub>A</sub> = -30°C | -1205 | | | mV | | | | T <sub>A</sub> = +25°C | -1105 | | | mV | | | | T <sub>A</sub> = +85°C | -1035 | | | mV | | V <sub>ILT</sub> Low le | | T <sub>A</sub> = -30°C | | | -1500 | m∨ | | | Low level input threshold voltage | T <sub>A</sub> = +25°C | | | -1475 | mV | | | | T <sub>A</sub> = +85°C | | | -1440 | mV | | | Low level input voltage | T <sub>A</sub> = -30°C | -1890 | | | mV | | V <sub>IL</sub> | | T <sub>A</sub> = +25°C | 1850 | | | mV | | | | T <sub>A</sub> = +85°C | -1825 | 1 | | mV | | T <sub>A</sub> | Operating ambient temperature range | -30 | +25 | +85 | °C | | NOTE: When operating at other than the specified V<sub>EE</sub> voltage (-5.2V), the DC and AC Electrical Characteristics will vary slightly from specified values. June 14, 1990 146 DC ELECTRICAL CHARACTERISTICS $V_{CC1} = V_{CC2} = \text{ground}, V_{EE} = -5.2V \pm 0.010V, T_A = -30^{\circ}\text{C} \text{ to } +85^{\circ}\text{C} \text{ output loading } 50\Omega \text{ to } -2.0V \pm 0.010V \text{ unless otherwise specified}^{1,3}$ | | | TEST | | | LIMITS | | | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|------| | SYMBOL | PARAMETER | CONDITIONS <sup>2</sup> | | | TYP. | MAX. | UNIT | | | | T <sub>A</sub> = -30°C | For $Q_n$ outputs, apply $V_{\text{ILMIN}}$ to each inverting input, one at a time, w/ $V_{\text{IHMAX}}$ applied to all other | -1060 | | 890 | mV | | V <sub>OH</sub> | High level output voltage | T <sub>A</sub> = +25°C | inverting inputs and V <sub>BB</sub> applied to all non⊸inverting inputs. For Q <sub>n</sub> outputs, apply V <sub>IHMAX</sub> to each | -960 | | -810 | mV | | | | T <sub>A</sub> = +85°C | inverting input, one at a time, with V <sub>ILMIN</sub> applied to<br>all other inverting inputs and V <sub>BB</sub> applied to all non—<br>inverting inputs. <sup>4</sup> | -890 | | -700 | mV | | | | T <sub>A</sub> = -30°C | For Q <sub>n</sub> outputs, apply V <sub>ILT</sub> to each inverting input, one at a time, w/ V <sub>IHMAX</sub> applied to all other | -1080 | | | mV | | V <sub>OHT</sub> | High level output threshold voltage | T <sub>A</sub> = +25°C | inverting inputs and V <sub>BB</sub> applied to all non-inverting inputs. For Q <sub>n</sub> outputs, apply V <sub>IHT</sub> to each inverting | -980 | | | mV | | | | T <sub>A</sub> = +85°C | input, one at a time, with V <sub>ILMIN</sub> applied to all other inverting inputs and V <sub>BB</sub> applied to all non-inverting inputs. <sup>4</sup> | -910 | | | mV | | | | T <sub>A</sub> = -30°C | For Q <sub>n</sub> outputs, apply V <sub>IHT</sub> to each inverting input, one at a time, w/ V <sub>ILMIN</sub> applied to all other inverting | | | -1655 | mV | | V <sub>OLT</sub> | Low level output threshold voltage | T <sub>A</sub> = +25°C | inputs and V <sub>BB</sub> applied to all non-inverting inputs.<br>For Q <sub>n</sub> outputs, apply V <sub>ILT</sub> to each inverting | | | -1630 | m۷ | | | | T <sub>A</sub> = +85°C | input, one at a time, with V <sub>IHMAX</sub> applied to all other inverting inputs and V <sub>BB</sub> applied to all non-inverting inputs. <sup>4</sup> | | | -1595 | mV | | V <sub>OL</sub> Low level out | Low level output voltage | T <sub>A</sub> = -30°C | For Q <sub>n</sub> outputs, apply V <sub>IHMAX</sub> to each inverting input, one at a time, w/ V <sub>ILMIN</sub> applied to all other | 1890 | | -1675 | m∨ | | | | T <sub>A</sub> = +25°C | inverting inputs and V <sub>BB</sub> applied to all non–inverting inputs. For Q <sub>n</sub> outputs, apply V <sub>ILMIN</sub> to each | -1850 | | -1650 | mV | | | | T <sub>A</sub> = +85°C | inverting input, one at a time, with V <sub>IHMAX</sub> applied to all other inverting inputs and V <sub>BB</sub> applied to all non-inverting inputs. <sup>4</sup> | -1825 | | -1615 | m∨ | | | $T_A = -30^{\circ}$ C Apply V <sub>I-MAX</sub> to each inverting input under test, one at a time, w/ V <sub>I-MIN</sub> applied to all other inverting | | | 150 | μА | | | | I <sub>⊪</sub> High lev | High level input current | Apply VIHMAX to each not —inverting input under les | | | | 95 | μΑ | | | | T <sub>A</sub> = +85°C | one at a time, with V <sub>ILMIN</sub> applied to all other non—<br>inverting inputs and V <sub>BB</sub> applied to all inverting<br>inputs. <sup>4</sup> | | | 95 | μА | | | | T <sub>A</sub> = -30°C | Apply V <sub>ILMIN</sub> to all inverting | | | 23 | mA | | -lee | V <sub>EE</sub> supply current | | | | 17 | 21 | mA | | | | T <sub>A</sub> = +85°C | non-inverting inputs. | | | 23 | mA | | $\frac{\Delta V_{OH}}{\Delta V_{EE}}$ | High level output voltage compensation | | | | 0.016 | _ | V۸ | | $\frac{\Delta V_{OL}}{\Delta V_{EE}}$ | Low level output voltage compensation | | T <sub>A</sub> = +25°C | | 0.250 | | V۸ | | $\frac{\Delta V_{BB}}{\Delta V_{EE}}$ | Reference bias voltage compensation | 1 | | | 0.148 | | ٧٨ | | <del></del> | Reference voltage | T <sub>A</sub> = -30°C | All inverting or all non-inverting | -1420 | | -1280 | m\ | | $V_{BB}$ | | T <sub>A</sub> = +25°C | input pins are tied to the V <sub>BB</sub> pin | -1350 | -1290 | -1230 | m\ | | | | T <sub>A</sub> = +85°C | during measurement. | -1295 | | -1150 | m\ | | | | T <sub>A</sub> = -30°C | Apply V <sub>EE</sub> to each inverting input under test, one at | | | 1.5 | μ. | | -I <sub>CBO</sub> | Input leakage current | T <sub>A</sub> = +25°C | a time, w/ V <sub>ILMIN</sub> applied to all other inverting inputs | | | 1.0 | μA | | | | T <sub>A</sub> = +85°C | and V <sub>BB</sub> applied to all non-inverting inputs. <sup>4</sup> | | | 1.0 | μΑ | See notes on following page. #### NOTES: 1. The specified limits represent the worst case values for the parameter. Since these worst case values normally occur at the supply voltage and temperature extremes, additional noise immunity can be achieved by decreasing the allowable operating condition ranges. - Conditions for testing shown in the tables are not necessarily worst case. For worst case testing guidelines, refer to DC Testing, Chapter 1, Section 3. - 3. The specified limits shown in the DC Electrical Characteristics table can be met only after thermal equilibrium has been established. Thermal equilibrium is established by applying power for at least 2 minutes, while maintaining transverse airflow of 2.5 meters/sec (500 linear feet/min) over the device, mounted either in a test socket or on a printed circuit board. Test voltage values are given in the DC Operating Conditions table. - 4. Refer to DC Test Circuit. # AC ELECTRICAL CHARACTERISTICS $V_{CC1} = V_{CC2} = ground$ , $V_{EE} = -5.2V \pm 0.010V$ | SYMBOL | PARAMETER | | LIMITS | | | | | | | | |--------------------------------------|-------------------------------------------------------|-------------------|------------------------|--------------|------------------------|--------------|--------------|------------------------|--------------|----------| | | | TEST<br>CONDITION | T <sub>A</sub> = -30°C | | T <sub>A</sub> = +25°C | | | T <sub>A</sub> = +85°C | | UNIT | | | | | MIN. | MAX. | MIN. | TYP. | MAX. | MIN. | MAX. | 1 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>D <sub>n</sub> to Q <sub>n</sub> | | 1.00<br>1.00 | 3.10<br>3.10 | 1.00<br>1.00 | 2.00<br>2.00 | 2.90<br>2.90 | 1.00<br>1.00 | 3.30<br>3.30 | ns<br>ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay D <sub>n</sub> to Q <sub>n</sub> | Waveform 1 | 1.00 | 3.10<br>3.10 | 1.00<br>1.00 | 2.00<br>2.00 | 2.90<br>2.90 | 1.00 | 3.30<br>3.30 | ns<br>ns | | t <sub>TLH</sub><br>t <sub>THL</sub> | Transition time 20% to 80%, 80% to 20% | | 1.10<br>1.10 | 3.60<br>3.60 | 1.10<br>1.10 | 2.00 | 3.30<br>3.30 | 1.10<br>1.10 | 3.70<br>3.70 | ns<br>ns | #### NOTE: For AC test setup information, see AC Testing, Chapter 2, Section 3. ### **AC WAVEFORMS** June 14, 1990 148 # **AC TEST CIRCUIT** # DC TEST CIRCUIT June 14, 1990