# LPC3180/01 16/32-bit ARM microcontroller; hardware floating-point coprocessor, USB On-The-Go, and SDRAM memory interface Rev. 00.08 — 20 November 2008 Preliminary data sheet # 1. General description The LPC3180/01 is an ARM9-based microcontroller for embedded applications designed for high performance and low power dissipation. To achieve these objectives, NXP uses state-of-the-art 90 nanometer technology to implement an ARM926EJ-S CPU core with a Vector Floating Point (VFP) coprocessor and a large array of standard peripherals including USB On-The-Go with The microcontroller operates at frequencies up to 208 MHz CPU. The ARM926EJ-S processor Core implements a 5-stage pipeline in a Harvard architecture with separate 32 kB instruction and data caches, and a Memory Management Unit (MMU) . The core uses the ARM v5Te instruction set that includes DSP instruction extensions with a single cycle MAC, and Jazelle Java bytecode execution hardware. A block diagram of the microcontroller is shown in Figure 1. The LPC3180/01 incorporates an SDRAM interface, two NAND flash interfaces, USB 2.0 full-speed interface, seven UARTs, two I<sup>2</sup>C-bus interfaces, two SPI ports, a Secure Digital (SD) interface, and a 10-bit ADC in addition to many other features. # 2. Features # 2.1 Key features - ARM926EJ-S processor with 32 kB instruction cache and 32 kB data cache, running at up to 208 MHz. - 64 kB of SRAM. - High-performance multi-layer AHB bus system provides a separate bus for CPU data and instruction fetch, two data buses for the DMA controller, and another for the USB controller. - External memory interfaces: one supports DDR and SDR SDRAM, another supports single-level and multi-level NAND flash devices and can serve as an 8-bit parallel interface. - General purpose DMA controller that can be used with the SD card and SPI interfaces, as well as for memory-to-memory transfers. - USB 2.0 full-speed device, host (OHCI compliant), and OTG block. A dedicated PLL provides the 48 MHz USB clock. - Multiple serial interfaces, including seven UARTs, two SPI controllers, and two master, multi-master, or slave I<sup>2</sup>C-bus interfaces. - SD memory card interface. - Up to 55 GPI, GPO, and GPIO pins. Includes 12 GPI pins, 24 GPO pins, and six GPIO pins. - 10-bit ADC with input multiplexing from three pins. - Real-Time Clock (RTC) with separate power supply and power domain, clocked by dedicated 32 kHz oscillator. Includes a 128 byte scratch pad memory. The RTC may remain active when the rest of the chip is not powered. - 32-bit general purpose high-speed timer with 16-bit pre-scaler with capture and compare capability. - 32-bit millisecond timer driven from the RTC clock. Interrupts may be generated using two match registers. - Watchdog timer. - Two PWM blocks with an output rate up to 50 kHz. - Keyboard scanner function provides automatic scanning of up to an $8 \times 8$ key matrix. - Standard ARM test/debug interface for compatibility with existing tools. - Emulation trace buffer with 2 k × 24-bit RAM allows trace via JTAG. - On-chip crystal oscillator. - Stop mode saves power, while allowing many peripheral functions to restart CPU activity. - On-chip PLL allows CPU operation up to the maximum CPU rate without the need for a high frequency crystal. - Boundary scan for simplified board testing. # **Ordering information** **Ordering information** Table 1. | Type number | Package | | | |---------------------|----------|------------------------------------------------------------------------------------------------------|----------| | | Name | Description | Version | | LPC3180FEL320/01[1] | LFBGA320 | plastic low profile fine-pitch ball grid array package; 320 balls; body $13 \times 13 \times 0.9$ mm | SOT824-1 | [1] F = -40 °C to +85 °C temperature range. # **Block diagram** LPC3180/01 16/32-bit ARM microcontroller with external memory interface # 5. Pinning information # 5.1 Pinning Table 2. LPC3180/01 Pin allocation table | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | |-----|-------------------------|-----|-------------------------|-----|-------------------|-----|----------------------------| | Row | A | | | | | | | | 1 | U6_IRRX/<br>PIO_INP[21] | 2 | U5_RX/PIO_INP[20] | 3 | HIGHCORE | 4 | JTAG1_TDO | | 5 | JTAG1_TMS | 6 | JTAG1_RTCK | 7 | U3_TX | 8 | n.c. <u>[1]</u> | | 9 | n.c.[1] | 10 | VSS_IOA | 11 | GPO_23/U2_HRTS | 12 | GPI_05 | | 13 | RTCX_OUT | 14 | RTCX_IN | 15 | n.c.[ <u>1]</u> | 16 | n.c.[ <u>1]</u> | | 17 | n.c.[1] | 18 | n.c.[1] | 19 | n.c.[ <u>1]</u> | 20 | n.c.[ <u>1]</u> | | 21 | n.c.[1] | 22 | VDD_PLLHCLK_12 | 23 | SYSX_IN | 24 | n.c.[ <u>1]</u> | | Row | В | | | | | | | | 1 | KEY_COL5 | 2 | U7_HCTS/<br>PIO_INP[22] | 3 | U7_TX | 4 | VDD_IOA | | 5 | JTAG1_TCK | 6 | JTAG1_TDI | 7 | VDD_IOA | 8 | U2_HCTS/<br>PIO_INP[16] | | 9 | U1_RX/PIO_INP[15] | 10 | U1_TX | 11 | n.c.[1] | 12 | GPO_17 | | 13 | VSS_RTCCORE | 14 | VDD12 | 15 | n.c.[1] | 16 | n.c.[ <u>1]</u> | | 17 | n.c.[1] | 18 | n.c.[1] | 19 | n.c.[1] | 20 | VSS_PLLUSB | | 21 | VSS_OSC | 22 | VDD_PLLUSB_12 | 23 | SYSX_OUT | 24 | n.c. <u><sup>[1]</sup></u> | | Row | С | | | | | | | | 1 | KEY_COL2 | 2 | KEY_COL3 | 3 | U7_RX/PIO_INP[23] | 4 | U5_TX | | 5 | SYSCLKEN | 6 | U3_RX/PIO_INP[18] | 7 | U2_RX/PIO_INP[17] | 8 | n.c. <u>[1]</u> | | 9 | n.c.[1] | 10 | VDD_COREFXD12_01 | 11 | VDD_RTCCORE12 | 12 | VDD_RTC12 | Table 2. LPC3180/01 Pin allocation table ...continued | NAF | Semiconductor | S | | | | 10 | 1 00100/0 | |------|--------------------------|--------|-------------------------------|-----|------------------------------------------------------------------|-------|--------------------------| | | | | 16/32-bit | ARM | microcontroller with | exter | nal memory interfac | | | | | | | | | PAN PAN | | able | 2. LPC3180/01 Pin | alloca | tion tablecontinued | | microcontroller with Symbol n.c.[1] VSS_RAM[1] VSS_PLL397 TEST | | Op Op | | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | | 13 | VSS_RTCOSC | 14 | VDD_RTCOSC12 | 15 | n.c.[1] | 16 | n.c.[1] | | 7 | n.c.[1] | 18 | n.c.[1] | 19 | VSS_RAM[1] | 20 | VSS_CORE_01 | | :1 | PLL397_LOOP | 22 | VDD_PLL397_12 | 23 | VSS_PLL397 | 24 | ADIN0 | | Row | D | | | | | | | | 1 | KEY_ROW4 | 2 | KEY_COL0 | 3 | TEST | 4 | VSS_IOD | | ; | U6_IRTX | 6 | VDD_CORE12_02 | 7 | JTAG1_NTRST | 8 | VSS_CORE_02 | | ) | U2_TX | 10 | GPI_11 | 11 | n.c.[1] | 12 | ONSW | | 13 | RESET_N | 14 | n.c.[1] | 15 | n.c.[ <u>1]</u> | 16 | VSS_CORE_03 | | 17 | n.c.[1] | 18 | VDD_COREFXD12_02 | 19 | VSS_PLLHCLK | 20 | VDD_OSC12 | | 21 | n.c.[1] | 22 | VSS_AD | 23 | ADIN2 | 24 | VDD_AD28 | | Row | E | | | | | | | | | KEY_ROW2 | 2 | KEY_ROW5 | 3 | VSS_IOD | 4 | KEY_COL4 | | :1 | VDD_AD28 | 22 | ADIN1 | 23 | RAM_D[30]/<br>PIO_SD[11] | 24 | RAM_D[31]/<br>PIO_SD[12] | | ow | F | | | | | | | | | VSS_IOD | 2 | KEY_ROW1 | 3 | KEY_ROW3 | 4 | KEY_COL1 | | 1 | RAM_D[29]/<br>PIO_SD[10] | 22 | VDD_RAM | 23 | VSS_RAM | 24 | RAM_D[28]/<br>PIO_SD[09] | | low | | | | | | | 1 10_35[09] | | OW | n.c.[1] | 2 | n.c.[1] | 3 | KEY_ROW0 | 4 | VDD_IOD | | 1 | VDD_RAM | 22 | VSS_RAM | 23 | RAM_D[24]/ | 24 | RAM_D[27]/ | | | VDD_RAIVI | 22 | V33_RAIVI | 23 | PIO_SD[05] | 24 | PIO_SD[08] | | low | | | | | | | | | | GPI_00 | 2 | n.c.[1] | 3 | PWM_OUT2 | 4 | n.c.[1] | | 1 | RAM_D[19]/<br>PIO_SD[00] | 22 | RAM_D[23]/<br>PIO_SD[04] | 23 | RAM_D[26]/<br>PIO_SD[07] | 24 | RAM_D[21]/<br>PIO_SD[02] | | Row | | | | 1 | | 1 | | | | GPI_07 | 2 | PWM_OUT1 | 3 | GPI_02 | 4 | VSS_CORE_04 | | 21 | RAM_D[25]/<br>PIO_SD[06] | 22 | VDD_RAM | 23 | VSS_RAM | 24 | RAM_D[20]/<br>PIO_SD[01] | | Row | K | | | | | | | | | GPI_10/U4_RX | 2 | GPI_08/KEY_COL6/<br>SPI2_BUSY | 3 | GPI_01/SERVICE_N | 4 | GPI_04/SPI1_BUSY | | 21 | VDD_CORE12_03 | 22 | VDD_RAM | 23 | RAM_D[22]/<br>PIO_SD[03] | 24 | RAM_D[18]/<br>DDR_NCLK | | Row | L | | | 1 | | 1 | | | | GPO_03 | 2 | GPI_09/KEY_COL7 | 3 | VDD_CORE12_05 | 4 | GPO_02 | | 21 | RAM_D[17]/<br>DDR_DQS1 | 22 | RAM_D[13] | 23 | RAM_D[16]/<br>DDR_DQS0 | 24 | RAM_D[15] | | Row | | | | | טטאכ_זוטט | | | | OW | GPO_08 | 2 | GPO_10 | 3 | GPO_07 | 4 | GPO_06 | | | J1 U_00 | | 51 5_10 | J | 51 5_01 | 7 | J. U_00 | LPC3180\_01\_1 © NXP B.V. 2008. All rights reserved. Table 2. LPC3180/01 Pin allocation table ...continued | | | | tion tablecommueu | | | | | |-----|----------------------|-----|-------------------|----------|----------------------|-----|----------------------| | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | | 1 | GPO_13 | 2 | GPO_16 | 3 | VSS_IOD | 4 | GPO_09 | | 21 | RAM_D[07] | 22 | VSS_RAM | 23 | RAM_D[11] | 24 | RAM_D[09] | | Row | P | | | | | | | | 1 | GPO_18 | 2 | GPO_22/U7_HRTS | 3 | GPO_12 | 4 | GPO_21/U4_TX | | 21 | RAM_D[04] | 22 | VDD_RAM | 23 | RAM_D[08] | 24 | RAM_D[06] | | Row | R | | | <u> </u> | | | | | 1 | GPIO_01 | 2 | GPIO_05 | 3 | VSS_CORE_05 | 4 | GPO_15 | | 21 | VSS_CORE_06 | 22 | VSS_RAM | 23 | RAM_D[05] | 24 | RAM_D[03] | | Row | Т | | | <u> </u> | | | | | 1 | GPIO_03/<br>KEY_ROW7 | 2 | GPIO_04 | 3 | GPIO_00 | 4 | SPI2_DATIN | | 21 | RAM_CLKIN | 22 | RAM_D[01] | 23 | RAM_D[00] | 24 | RAM_D[02] | | Row | U | | | | | ' | | | 1 | n.c.[1] | 2 | MS_DIO1 | 3 | GPIO_02/<br>KEY_ROW6 | 4 | VDD_IOD | | 21 | RAM_RAS_N | 22 | VDD_RAM | 23 | RAM_CLK | 24 | RAM_CKE | | Row | V | | | | | | | | 1 | SPI1_DATIN | 2 | SPI2_DATIO | 3 | SPI2_CLK | 4 | MS_DIO3 | | 21 | RAM_DQM[2] | 22 | RAM_WR_N | 23 | RAM_CAS_N | 24 | RAM_CS_N | | Row | W | | | | | | | | 1 | SPI1_DATIO | 2 | MS_DIO0 | 3 | SPI1_CLK | 4 | n.c.[1] | | 21 | RAM_A[14] | 22 | VSS_RAM | 23 | RAM_DQM[1] | 24 | RAM_DQM[3] | | Row | Υ | | | | | | | | 1 | MS_BS | 2 | MS_DIO2 | 3 | GPO_04 | 4 | I2C1_SCL | | 21 | VDD_RAM | 22 | RAM_A[10] | 23 | RAM_A[12] | 24 | RAM_DQM[0] | | Row | AA | | | ' | | ' | | | 1 | MS_SCLK | 2 | VDD_CORE12_01 | 3 | GPI_06/<br>HSTIM_CAP | 4 | VDD_IOB | | 5 | VSS_CORE_07 | 6 | n.c.[1] | 7 | USB_ATX_INT_N | 8 | USB_DAT_VP/<br>U5_RX | | 9 | I2C2_SDA | 10 | VSS_CORE_08 | 11 | GPI_03 | 12 | VDD_CORE12_06 | | 13 | n.c.[1] | 14 | n.c.[1] | 15 | VDD_IOC | 16 | FLASH_ALE | | 17 | FLASH_RD_N | 18 | n.c.[1] | 19 | VDD_IOC | 20 | VDD_RAM | | 21 | RAM_A[05] | 22 | VSS_RAM | 23 | RAM_A[09] | 24 | RAM_A[13] | | Row | AB | | | | | ' | | | 1 | GPO_11 | 2 | n.c.[1] | 3 | TST_CLK2 | 4 | n.c.[1] | | 5 | VSS_IOB | 6 | VDD_CORE12_07 | 7 | USB_SE0_VM/<br>U5_TX | 8 | VSS_IOC | | 9 | GPO_00/TST_CLK1 | 10 | GPO_05 | 11 | VDD_IOC | 12 | RESOUT_N | | 13 | n.c.[1] | 14 | n.c.[1] | 15 | n.c.[1] | 16 | n.c.[1] | | 17 | VSS_CORE_09 | 18 | VDD_CORE12_08 | 19 | FLASH_IO[04] | 20 | RAM_A[01] | | 21 | VSS_RAM | 22 | RAM_A[07] | 23 | RAM_A[08] | 24 | RAM_A[11] | LPC3180\_01\_1 Table 2. LPC3180/01 Pin allocation table ...continued | Pin | Symbol | Pin | Symbol | Pin | Symbol | Pin | Symbol | |-----|----------------------------|-----|--------------|-----|-----------------|----------|----------------------------| | Row | AC | | | | | | PA | | 1 | I2C1_SDA | 2 | VSS | 3 | VSS | 4 | VSS | | 5 | n.c.[ <u>1]</u> | 6 | n.c.[1] | 7 | VDD_IOC | 8 | USB_I2C_SCL | | 9 | GPO_01 | 10 | GPO_19 | 11 | n.c.[ <u>1]</u> | 12 | n.c.[ <u>1]</u> | | 13 | n.c.[ <u>1]</u> | 14 | n.c.[1] | 15 | FLASH_CLE | 16 | VSS_IOC | | 17 | FLASH_IO[06] | 18 | FLASH_RDY | 19 | FLASH_IO[02] | 20 | FLASH_IO[03] | | 21 | FLASH_CE_N | 22 | RAM_A[04] | 23 | RAM_A[06] | 24 | VDD_RAM | | Row | AD | | | | | <u> </u> | | | 1 | n.c.[ <u>1]</u> | 2 | n.c.[1] | 3 | n.c.[1] | 4 | n.c.[ <u>1]</u> | | 5 | n.c.[ <u>1]</u> | 6 | USB_OE_TP_N | 7 | USB_I2C_SDA | 8 | I2C2_SCL | | 9 | GPO_14 | 10 | GPO_20 | 11 | VSS_RAM | 12 | n.c.[ <u>1]</u> | | 13 | n.c. <u><sup>[1]</sup></u> | 14 | n.c.[1] | 15 | VSS_IOC | 16 | n.c. <u><sup>[1]</sup></u> | | 17 | FLASH_WR_N | 18 | FLASH_IO[07] | 19 | FLASH_IO[05] | 20 | FLASH_IO[01] | | 21 | FLASH_IO[00] | 22 | RAM_A[00] | 23 | RAM_A[02] | 24 | RAM_A[03] | <sup>[1]</sup> n.c. = not connected. # 5.2 Pin description Table 3. LPC 3180/01 Pin description | Symbol | Pin | Type | Description | |------------------|------------------------------------------------------|------|------------------------------------------------------------| | ADIN0 | C24 | I | input 0 to the ADC | | ADIN1 | E22 | I | input 1 to the ADC | | ADIN2 | D23 | I | input 2 to the ADC | | FLASH_ALE | AA16 | 0 | address latch enable for NAND flash | | FLASH_CE_N | AC21 | 0 | chip enable for NAND flash | | FLASH_CLE | AC15 | 0 | command latch enable for NAND flash | | FLASH_IO[07:00] | AD18, AC17, AD19,<br>AB19, AC20, AC19,<br>AD20, AD21 | I/O | NAND flash data bus | | FLASH_RD_N | AA17 | 0 | read strobe for NAND flash | | FLASH_RDY | AC18 | I | ready status from NAND flash | | FLASH_WR_N | AD17 | 0 | write strobe for NAND flash | | GPI_00 | H1 | I | general purpose input 00 | | GPI_01/SERVICE_N | K3 | I | GPI_01 — general purpose input 01 | | | | I | SERVICE_N — boot select input | | GPI_02 | J3 | I | general purpose input 02 | | GPI_03 | AA11 | ı | general purpose input 03 | | GPI_04/SPI1_BUSY | K4 | I | GPI_04 — general purpose input 04 | | | | I | SPI1_BUSY — busy input for SPI1 | | GPI_05 | A12 | I | general purpose input 05 | | GPI_06/HSTIM_CAP | AA3 | ı | GPI_06 — general purpose input 06 | | | | I | HSTIM_CAP — capture input trigger for the high-speed timer | Table 3. LPC 3180/01 Pin description ...continued | NXP Semiconduc | tors | | LPC3180/01 | |----------------------|---------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------| | | | 16/ | Description general purpose input 07 GPI_08 — general purpose input 08 KEY_COL6 — keyboard scan column input 6 SPI2_BUSY — busy input for SPI2 | | | | | AND | | Table 3. LPC 3180/01 | Pin descriptioncont | tinued | Op Op | | Symbol | Pin | Type | Description | | GPI_07 | J1 | I | general purpose input 07 | | GPI_08/KEY_COL6/ | K2 | I | GPI_08 — general purpose input 08 | | SPI2_BUSY | | I | KEY_COL6 — keyboard scan column input 6 | | | | I | SPI2_BUSY — busy input for SPI2 | | GPI_09/KEY_COL7 | L2 | I | GPI_09 — general purpose input 09 | | | | I | KEY_COL7 — keyboard scan column input 7 | | GPI_10/U4_RX | K1 | I | GPI_10 — general purpose input 10 | | | | I | U4_RX — UART 4 receive data input | | GPI_11 | D10 | I | general purpose input 11 | | GPIO_00 | T3 | I/O | general purpose input/output 00 | | GPIO_01 | R1 | I/O | general purpose input/output 01 | | GPIO_02/KEY_ROW6 | U3 | I/O | GPIO_02 — general purpose input/output 02 | | | | 0 | KEY_ROW6 — keyboard scan row output 6 | | GPIO_03/KEY_ROW7 | T1 | I/O | GPIO_03 — general purpose input/output 03 | | 2DIO 04 T | | 0 | KEY_ROW7 — keyboard scan row output 7 | | GPIO_04 | T2 | I/O | general purpose input/output 04 | | GPIO_05 | R2 | I/O | general purpose input/output 05 | | GPO_00/ | AB9 | 0 | <b>GPO_00</b> — general purpose output 00 | | TST_CLK1 | | 0 | <b>TST_CLK1</b> — Clock test output 1, controlled by the TEST_CLK register | | GPO_01 | AC9 | 0 | general purpose output 01 | | GPO_02 | L4 | 0 | general purpose output 02 | | GPO_03 | L1 | 0 | general purpose output 03 | | GPO_04 | Y3 | 0 | general purpose output 04 | | GPO_05 | AB10 | 0 | general purpose output 05 | | GPO_06 | M4 | 0 | general purpose output 06 | | GPO_07 | M3 | 0 | general purpose output 07 | | GPO_08 | M1 | 0 | general purpose output 08 | | GPO_09 | N4 | 0 | general purpose output 09 | | GPO_10 | M2 | 0 | general purpose output 10 | | GPO_11 | AB1 | 0 | general purpose output 11 | | GPO_12 | P3 | 0 | general purpose output 12 | | GPO_13 | N1 | 0 | general purpose output 13 | | GPO_14 | AD9 | 0 | general purpose output 14 | | GPO_15 | R4 | 0 | general purpose output 15 | | GPO_16 | N2 | 0 | general purpose output 16 | | GPO_17 | B12 | 0 | general purpose output 17 | | GPO_18 | P1 | 0 | general purpose output 18 | | GPO_19 | AC10 | 0 | general purpose output 19 | | | | | | Table 3. LPC 3180/01 Pin description ... continued | NXP Semiconduc | etors | 16/3 | LPC3180/01 32-bit ARM microcontroller with external memory interface Description GPO_21 — general purpose output 21 | |-------------------------|---------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Гable 3. LPC 3180/01 | 1 Pin descriptioncor | ntinued | | | Symbol | Pin | | Description | | GPO_21/U4_TX | P4 | 0 | GPO_21 — general purpose output 21 | | | | 0 | GPO_21 — general purpose output 21 U4_TX — UART 4 transmit data output GPO_22 — general purpose output 22 U7 HRTS — UART 7 hardware flow control (RTS) output | | GPO_22/U7_HRTS | P2 | 0 | GPO_22 — general purpose output 22 | | | | 0 | U7_HRTS — UART 7 hardware flow control (RTS) output | | GPO_23/U2_HRTS | A11 | 0 | GPO_23 — general purpose output 23 | | | | 0 | U2_HRTS — UART 2 hardware flow control (RTS) output | | HIGHCORE | A3 | 0 | core voltage select output | | I2C1_SCL | Y4 | I/O | serial clock for I <sup>2</sup> C1 | | I2C1_SDA | AC1 | I/O | serial data for I <sup>2</sup> C1 | | I2C2_SCL | AD8 | I/O | serial clock for I <sup>2</sup> C2 | | I2C2_SDA | AA9 | I/O | serial data for I <sup>2</sup> C2 | | JTAG1_NTRST | D7 | I | JTAG reset input | | JTAG1_RTCK | A6 | 0 | JTAG return clock output | | JTAG1_TCK | B5 | I | JTAG clock input | | JTAG1_TDI | B6 | I | JTAG data input | | JTAG1_TDO | A4 | 0 | JTAG data output | | JTAG1_TMS | A5 | I | JTAG test mode select input | | KEY_COL0 to<br>KEY_COL5 | D2, F4, C1, C2, E4,<br>B1 | I | keyboard scan column inputs | | KEY_ROW0 to<br>KEY_ROW5 | G3, F2, E1, F3, D1,<br>E2 | 0 | keyboard scan row outputs 0 through 5 | | MS_BS | Y1 | I/O | SD card command input/output (SD_CMD) | | MS_DIO0 to MS_DIO3 | W2, U2, Y2, V4 | I/O | SD card data bus (SD_D0 to SD_D3) | | MS_SCLK | AA1 | 0 | SD card clock output (SD_CLK) | | ONSW | D12 | 0 | VCCon output signal | | PLL397_LOOP | C21 | I/O | loop filter pin for PLL397; requires external components if PLL397 is used | | PWM_OUT1 | J2 | 0 | output of Pulse Width Modulator 1 | | PWM_OUT2 | H3 | 0 | output of Pulse Width Modulator 2 | | RAM_A[14:00] | W21, AA24, Y23,<br>AB24, Y22, AA23,<br>AB23, AB22, AC23,<br>AA21, AC22, AD24,<br>AD23, AB20, AD22 | 0 | SDRAM address bus, pins 14 to 00 | | RAM_CAS_N | V23 | 0 | SDRAM column address strobe output | | RAM_CKE | U24 | 0 | SDRAM clock enable output | | RAM_CLK | U23 | 0 | SDRAM clock output | | RAM_CLKIN | T21 | I | SDRAM clock return input | | RAM_CS_N | V24 | 0 | SDRAM chip select output | | RAM_D[15:00] | L24, M23, L22, M24,<br>N23, M22, N24, P23,<br>N21, P24, R23, P21,<br>R24, T24, T22, T23 | I/O | SDRAM data bus, pins 15 to 00 | Table 3. LPC 3180/01 Pin description ... continued | | | | LPC3180/01 | |------------------|---------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------| | | | 16/ | 32-bit ARM microcontroller with external memory interface | | | | | DRAIN, DR | | | 1 Pin descriptioncon | | | | ymbol | Pin | Type | Description | | AM_D[16]/ | L23 | I/O | RAM_D[16] — SDRAM data bus, pin 16 | | DDR_DQS0 | | 0 | DDR_DQS0 — SDRAM data strobe output for lower byte | | AM_D[17]/ | L21 | I/O | RAM_D[17] — SDRAM data bus, pin 17 | | DDR_DQS1 | | 0 | DDR_DQS1 — SDRAM data strobe output for upper byte | | AM_D[18]/ | K24 | I/O | RAM_D[18] — SDRAM data bus, pin 18 | | DR_NCLK | | 0 | DDR_NCLK — inverted SDRAM clock output for DDR | | AM_D[31:19]/ | E24, E23, F21, F24, | I/O | <b>RAM_D[31:19]</b> — SDRAM data bus, pins 31 to 19 | | PIO_SD[12:00] | G24, H23, J21, G23,<br>H22, K23, H24, J24,<br>H21 | I/O | <b>PIO_SD[12:00]</b> — general purpose input/output, pins 12 to 00; details may be found in <u>Section 6.10</u> | | AM_DQM[3:0] | W24, V21, W23, Y24 | 0 | SDRAM byte write mask outputs | | AM_RAS_N | U21 | 0 | SDRAM row address strobe output | | AM_WR_N | V22 | 0 | SDRAM write strobe output | | ESET_N | D13 | I | system reset input | | ESOUT_N | AB12 | 0 | reset output signal | | TCX_IN | A14 | I | RTC oscillator input | | CX_OUT | A13 | 0 | RTC oscillator output | | PI1_CLK | W3 | 0 | clock output for SPI1 | | PI1_DATIN | V1 | I | data input for SPI1 | | PI1_DATIO | W1 | I/O | data input/output for SPI1 | | PI2_CLK | V3 | 0 | clock output for SPI2 | | PI2_DATIN | T4 | I | data input for SPI2 | | PI2_DATIO | V2 | I/O | data input/output for SPI2 | | YSCLKEN | C5 | I/O | system clock request | | YSX_IN | A23 | I | main oscillator input | | YSX_OUT | B23 | 0 | main oscillator output | | EST (DBGEN) | D3 | I | test input; internally pulled down, should be left floating in an application | | ST_CLK2 | AB3 | 0 | clock test output 2, controlled by the TEST_CLK | | 1_RX/ | B9 | 1 | U1_RX — UART 1 receive data input | | IO_INP[15] | | l | <b>PIO_INP[15]</b> — general purpose input to PIO_INP_STATE register | | 1_TX | B10 | 0 | UART 1 transmit data output | | 2_HCTS/ | B8 | I | U2_HCTS — UART 2 hardware flow control (CTS) input | | O_INP[16] | | I | <b>PIO_INP[16]</b> — general purpose input to PIO_INP_STATE register | | 2_RX/ | C7 | 1 | U2_RX — UART 2 receive data input | | O_INP[17] | | I | ${\bf PIO\_INP[17]} - {\bf general\ purpose\ input\ to\ PIO\_INP\_STATE\ register}$ | | 2_TX | D9 | 0 | UART 2 transmit data output | | 13_RX/ | C6 | I | U3_RX — UART 3 receive data input | | PIO_INP[18] | | I | PIO_INP[18] — general purpose input to PIO_INP_STATE register | | J3_TX | A7 | 0 | UART 3 transmit data output | | 5_RX/PIO_INP[20] | A2 | I | U5_RX — UART 5 receive data input | Table 3. LPC 3180/01 Pin description ...continued | NXP Semiconduc | tors | | LPC3180/01 | |------------------------------------------------------------|--------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | 16/ | Description | | | | | Adria | | able 3. LPC 3180/01 | Pin descriptioncor | ntinued | OR OR | | ymbol | Pin | Type | Description | | 5_TX | C4 | 0 | UART 5 transmit data output | | 6_IRRX/ | A1 | I/O | U6_IRRX — UART 6 receive data input; can be IrDA data | | O_INP[21] | | I | PIO_INP[21] — general purpose input to PIO_INP_STATE register | | S_IRTX | D5 | 0 | UART 6 transmit data output; can be IrDA data | | 7_HCTS/ | B2 | I | U7_HCTS — UART 7 hardware flow control (CTS) input | | O_INP[22] | | I | PIO_INP[22] — general purpose input to PIO_INP_STATE register | | 7_RX/ | C3 | I | U7_RX — UART 7 receive data input | | IO_INP[23] | | I | PIO_INP[23] — general purpose input to PIO_INP_STATE register | | 7_TX | B3 | 0 | UART 7 transmit data output | | SB_ATX_INT_N | AA7 | I | USB interrupt from external transceiver | | SB_DAT_VP/ | AA8 | I/O | USB_DAT_VP — USB transmit data | | 5_RX | | l | U5_RX — UART 5 receive data input | | SB_I2C_SCL | AC8 | I/O | serial clock for USB I <sup>2</sup> C-bus | | SB_I2C_SDA | AD7 | I/O | serial data for USB I <sup>2</sup> C-bus | | SB_OE_TP_N | AD6 | I/O | USB transmit enable for DAT/SE0 | | SB_SE0_VM/ | AB7 | I/O | USB_SE0_VM — USB single ended zero transmit | | 5_TX | | 0 | U5_TX — UART 5 transmit data output | | DD12 | B14 | I | 1.2 V power supply for various internal functional blocks that are not included with VDD_CORE or VDD_COREFXD | | DD_AD28 | D24, E21 | I | 3.0 V power supply and positive reference voltage for the ADC | | DD_CORE12_01 to DD_CORE12_03, DD_CORE12_05 to DD_CORE12_08 | AA2, D6, K21, L3,<br>AA12, AB6, AB18 | I | 1.2 V core main power supply for the CPU and other core logic; this voltage may be reduced to 0.9 V when the core is running at or below 13 MHz; the HIGHCORE pin may be used to signal this condition to an external voltage switch | | DD_COREFXD12_01,<br>DD_COREFXD12_02 | C10, D18 | I | 1.2 V core secondary power supply voltage for the CPU and other core logic; this supply cannot be reduced in the same manner as the VDD_CORE12 supply | | 'DD_IOA | B7, B4 | I | 1.8 V or 3.0 V power supply for I/O pins that may operate from either a 1.8 V range or a 3 V range | | DD_IOB | AA4 | I | 1.8 V or 3.0 V power supply for I/O pins that may operate from either a 1.8 V range or a 3 V range | | DD_IOC | AA19, AA15, AB11,<br>AC7 | I | 1.8 V or 3.0 V power supply for I/O pins that may operate from either a 1.8 V range or a 3 V range | | DD_IOD | U4, G4, | I | 1.8 V or 3.0 V power supply for I/O pins that may operate from either a 1.8 V range or a 3 V range | | DD_OSC12 | D20 | I | 1.2 V power supply for the main oscillator | | D_PLL397_12 | C22 | I | 1.2 V power supply for the 397x PLL | | D_PLLHCLK_12 | A22 | I | 1.2 V power supply for the HCLK PLL | | DD_PLLUSB_12 | B22 | ı | 1.2 V power supply for the USB PLL | | DD_RTC12 | C12 | I | 1.2 V power supply for the RTC block | | DD_RTCCORE12 | C11 | ı | 1.2 V power supply for the RTC block | | DD_RTCOSC12 | C14 | I | 1.2 V power supply for the 32 kHz RTC oscillator | | .11.000012 | <b>0</b> 17 | • | 1.2 v powor supply for the 52 to 12 to 10 oscillator | Table 3. LPC 3180/01 Pin description ...continued | NXP Semiconduc | tors | | LPC3180/01 | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------| | | | | 32-bit ARM microcontroller with external memory interface | | | Pin descriptioncom | | P. P. | | Symbol | Pin | Type | Description | | VDD_RAM | G21, F22, J22,<br>K22, P22, U22,<br>Y21, AC24, AA20 | I | power supply for the SDRAM that may operate in either a 1.8 V range or a 2.8/3.0 V range | | VSS | AC2, AC3, AC4 | I | ground for various internal logic blocks that are not included with VDD_CORE or VDD_COREFXD. | | VSS_AD | D22 | I | ground for the ADC; this should nominally be the same voltage as VSS, but should be isolated to minimize noise and conversion error | | VSS_CORE_01 to<br>VSS_CORE_09 | C20, D8, D16,<br>J4, R3, R21,<br>AA5, AA10, AB17 | I | ground for the core logic functions | | VSS_IOA | A10 | I | ground for I/O pins that may operate from either a 1.8 V range or a 3 V range | | VSS_IOB | AB5 | I | ground for various internal logic blocks that are not included with VDD_CORE or VDD_COREFXD. | | VSS_IOC | AC16, AD15, AB8 | I | ground for I/O pins that may operate from either a 1.8 V range or a 3 V range | | VSS_IOD | D4, E3, F1, N3 | I | ground for I/O pins that may operate from either a 1.8 V range or a 3 V range | | VSS_OSC | B21 | I | ground for the main oscillator | | VSS_PLL397 | C23 | 1 | ground for the 397x PLL | | VSS_PLLHCLK | D19 | I | ground for the HCLK PLL | | VSS_PLLUSB | B20 | I | ground for the USB PLL | | VSS_RTCCORE | B13 | I | ground for the RTC block | | VSS_RTCOSC | C13 | I | ground for the 32 kHz RTC oscillator | | VSS_RAM | AD11, C19, F23,<br>G22, J23, M21, N22,<br>R22, W22, AA22,<br>AB21 | I | ground for the SDRAM controller block | | VSS_RAM | | I | | | n.c. | A8, A9, A15, A16,<br>A17, A18, A19, A20,<br>A21, A24, B11, B17,<br>B18, B15, B16, B19,<br>B24, C9, C8, C15,<br>C16, C17, C18, D11,<br>D14, D15, D17, D21,<br>G1, G2, H2, H4, U1,<br>W4, AA6, AA13,<br>AA14, AA18, AB2,<br>AB4, AB13, AB14,<br>AB15, AB16, AC5,<br>AC6, AC11, AC12,<br>AC13, AC14,<br>AD1, AD2, AD3,<br>AD4, AD5, AD12, | | not connected; | # 6. Functional description #### 6.1 Architectural overview The microcontroller is a general purpose 32-bit microprocessor, which offers high performance and very low power consumption. The ARM architecture is based on RISC principles, and the instruction set and related decode mechanism are much simpler than those of microprogrammed CISCs. This simplicity results in a high instruction throughput and impressive real-time interrupt response from a small and cost-effective processor core. A 5-stage pipeline is employed so that all parts of the processing and memory systems can operate continuously. At any one point in time, several operations are typically in progress: subsequent instruction fetch, next instruction decode, instruction execution, memory access, and write-back. The combination of architectural enhancements gives the ARM9 about 30 % better performance than an ARM7 running at the same clock rate: - Approximately 1.3 clocks per instruction (1.9 clocks per instruction for ARM7). - Approximately 1.1 Dhrystone MIPS/MHz (0.9 Dhrystone MIPS/MHz for ARM7). The ARM926EJ-S processor also employs a unique architectural strategy known as Thumb, which makes it ideally suited to high-volume applications with memory restrictions, or applications where code density is an issue. The key idea behind Thumb is that of a super-reduced instruction set. Essentially, the ARM926EJ-S processor has two instruction sets: - 1. The standard 32-bit ARM set. - 2. A 16-bit Thumb set. The Thumb set's 16-bit instruction length allows it to approach twice the density of standard ARM code while retaining most of the ARM's performance advantage over a traditional 16-bit processor using 16-bit registers. This is possible because Thumb code operates on the same 32-bit register set as ARM code. Thumb code is able to provide up to 65 % of the code size of ARM, and 160 % of the performance of an equivalent ARM processor connected to a 16-bit memory system. In addition, the ARM9 includes enhanced DSP instructions and multiplier, as well as an enhanced 32-bit MAC block. # 6.2 Vector Floating Point (VFP) coprocessor This CPU coprocessor provides full support for single-precision and double-precision add, subtract, multiply, divide, and multiply-accumulate operations at CPU clock speeds. It is compliant with the IEEE 754 standard, and enables advanced Motor control and DSP applications. The VFP has three separate pipelines for floating-point MAC operations, divide or square root operations, and load/store operations. These pipelines can operate in parallel and can complete execution out of order. All single-precision instructions, except divide and square root, take one cycle and double-precision multiply and multiply-accumulate instructions take two cycles. The VFP also provides format conversions between floating-point and integer word formats. NXP Semiconductors LPC3180/01 # 16/32-bit ARM microcontroller with external memory interface ### 6.3 AHB matrix The microcontroller has a multi-layer AHB matrix for inter-block communication. AHB is the ARM high-speed bus, which is part of the ARM bus architecture. AHB is a high-bandwidth low-latency bus that supports multi-master arbitration and a bus grant/request mechanism. For systems where there is only one bus master (the CPU), where there are two masters (CPU and DMA) and the CPU does not generally need to contend with the DMA for program memory access (because the CPU has access to memory on its local bus or has caches or another AHB bus etc.), this arrangement works well. However, if there are multiple bus masters and the CPU needs access to external memory, a single AHB bus can cause a bottleneck. ARM's solution to this was to invent a multi-layer AHB which replaces the request/grant and arbitration mechanism with a multiplexer fabric that pushes arbitration to the level of the devices. Thus, if a CPU and a DMA controller want access to the same memory, the multi-layer fabric will arbitrate between the two on granting access to that memory. This allows simultaneous access by bus masters to different resources at the cost of increased arbitration complexity. As with all trade-offs, the pros and cons must be analyzed, for a microcontroller operating at 200 MHz, removing guaranteed central arbitration in case more than one bus master is active in favor of occasional local arbitration gives better performance. The blocks outside the CPU can be roughly split into memory controllers, serial communication, I/O, timers/counters and RTC, system control, and debug and trace blocks. These are described as follows. # 6.4 On-chip SRAM On-chip SRAM may be used for code and/or data storage. The SRAM may be accessed as 8/16/32 bit. The LPC3180/01 provides 64 kB of SRAM. # 6.5 Memory map The LPC3180/01 memory map incorporates several distinct regions, as shown in <u>Figure 3</u>. When an application is running, the CPU interrupt vectors are re-mapped to allow them to reside in on-chip SRAM. LPC3180/01 # 16/32-bit ARM microcontroller with external memory interface # 6.6 SDRAM memory controller The SDRAM memory controller provides an interface between the system bus and external (off-chip) memory devices. A single chip select is supplied, supporting one group of SDRAM in the same address range. The SDRAM controller supports SDR SDRAM LPC3180\_01\_1 © NXP B.V. 2008. All rights reserved. devices of 64/128/256/512 Mbit in size, as well as DDR SDRAM devices of 64/128/256/512 Mbit in size. The SDRAM controller uses four data ports to allow simultaneous requests from multiple on-chip AHB bus masters. #### 6.7 NAND flash controllers The LPC3180/01 includes two NAND flash controllers, one for multi-level NAND flash devices and one for single-level NAND flash devices. The two NAND flash controllers use the same pins to interface to external NAND flash devices, so only one interface is active at a time. ## 6.7.1 Multi-Level Cell (MLC) NAND flash controller The MLC NAND flash controller interfaces to either multi-level or single-level NAND flash devices. An external NAND flash device is used to allow the bootloader to automatically load a portion of the application code into internal SRAM for execution following reset. The MLC NAND flash controller supports up to 2 Gbit devices with small (528 byte) or large (2114 byte) pages. Programmable NAND timing parameters allow support for a variety of NAND flash devices. A built-in Reed-Solomon encoder/decoder provides error detection and correction capability. A 528 byte data buffer reduces the need for CPU supervision during loading. The MLC NAND flash controller also provides DMA support. # 6.7.2 Single-Level Cell (SLC) NAND flash controller The SLC NAND flash controller interfaces to single-level NAND flash devices up to 2 Gbit in size. DMA page transfers are supported, including a 20 byte DMA read and write FIFO. Hardware support for ECC (Error Checking and Correction) is included for the main data area. Software can correct a single bit error. #### 6.8 DMA controller The DMA controller allows peripheral-to memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream provides unidirectional serial DMA transfers for a single source and destination. For example, a bidirectional port requires one stream for transmit and one for receives. The source and destination areas can each be either a memory region or a peripheral, and can be accessed through the same AHB master or one area by each master. The DMA controls eight DMA channels with hardware prioritization. The DMA controller interfaces to the system via two AHB bus masters, each with a full 32-bit data bus width. DMA operations may be set up for 8-bit, 16-bit, and 32-bit data widths, and can be either big-endian or little-endian. Incrementing or non-incrementing addressing for source and destination are supported, as well as programmable DMA burst size. Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory. ## 6.9 Interrupt controller The interrupt controller is comprised of three basic interrupt controller blocks, supporting a total of 59 interrupt sources. Each interrupt source can be individually enabled/disabled and configured for high or low level triggering, or rising or falling edge triggering. Each interrupt may also be steered to either the FIQ or IRQ input of the ARM9. Raw interrupt status and masked interrupt status registers allow versatile condition evaluation. In addition to peripheral functions, each of the six general purpose input/output pins and 11 general purpose input pins are connected directly to the interrupt controller. # 6.10 General purpose parallel I/O Some device pins that are not dedicated to a specific peripheral function have been designed to be general purpose inputs, outputs, or I/Os. Also, some pins may be configured either as a specific peripheral function or a general purpose input, output, or I/O. A total of 55 pins can potentially be used as general purpose input/outputs, general purpose outputs, and general purpose inputs. GPIO pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of GPIO and GPO outputs controlled by that register simultaneously. The value of the output register for standard GPIOs and GPO pins may be read back, as well as the current actual state of the port pins. There are 12 GPI, 24 GPO, and six GPIO pins. When the SDRAM bus is configured for 16 data bits, 13 of the remaining SDRAM data pins may be used as GPIOs. ### 6.10.1 Features - Bit-level set and clear registers allow a single instruction set or clear of any number of bits in one port. - A single register selects direction for pins that support both input and output modes. - Direction control of individual bits. - For input/output pins, both the programmed output state and the actual pin state can be read. - There are a total of 12 general purpose inputs, 24 general purpose outputs, and six general purpose input/outputs. - Additionally, 13 SDRAM data lines may be used as GPIOs if a 16-bit SDRAM interface is used (rather than a 32-bit interface). #### 6.11 10-bit ADC The ADC is a three channel, 10-bit successive approximation ADC. The ADC may be configured to produce results with a resolution anywhere from 10 bits to 3 bits. When high resolution is not needed, lowering the resolution can substantially reduce conversion time. The analog portion of the ADC has its own power supply to enhance the low noise characteristics of the converter. This voltage is only supplied internally when the core has voltage. However, the ADC block is not affected by any difference in ramp-up time for VDD\_AD and VDD\_CORE voltage supplies. #### 6.11.1 Features - Measurement range of 0 V to VDD\_AD28 (nominally 3 V). - Low noise ADC. - Maximum 10-bit resolution, resolution can be reduced to any amount down to 3 bits for faster conversion. - Three input channels. Uses 32 kHz RTC clock #### 6.12 USB interface The LPC3180/01 supports USB in either device, host, or OTG configuration. ### 6.12.1 USB device controller The USB device controller enables 12 Mbit/s data exchange with a USB host controller. It consists of register interface, serial interface engine, endpoint buffer memory and DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate end point buffer memory. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled. The DMA controller when enabled transfers data between the endpoint buffer and the USB RAM. #### 6.12.1.1 Features - Fully compliant with USB 2.0 full-speed specification. - Supports 32 physical (16 logical) endpoints. - Supports control, bulk, interrupt and isochronous endpoints. - Scalable realization of endpoints at run time. - Endpoint maximum packet size selection (up to USB maximum specification) by software at run time. - RAM message buffer size based on endpoint realization and maximum packet size. - Supports bus-powered capability with low suspend current. - Supports DMA transfer on all non-control endpoints. - One duplex DMA channel serves all endpoints. - Allows dynamic switching between CPU controlled and DMA modes. - Double buffer implementation for bulk and isochronous endpoints. ## 6.12.2 USB host controller The host controller enables data exchange with various USB devices attached to the bus. It consists of register interface, serial interface engine and DMA controller. The register interface complies to the OHCI specification. #### 6.12.2.1 Features - · OHCI compliant. - OHCI specifies the operation and interface of the USB host controller and SW driver. - The host controller has four USB states visible to the SW driver: - USBOperational: Process lists and generate SOF tokens. - USBReset: Forces reset signaling on the bus, SOF disabled. - USBSuspend: Monitor USB for wake-up activity. - USBResume: Forces resume signaling on the bus. - HCCA register points to interrupt and isochronous descriptors list. - ControlHeadED and BulkHeadED registers point to control and bulk descriptors list. LPC3180 01 1 © NXP B.V. 2008. All rights reserved. ### 6.12.3 USB OTG Controller USB OTG (On-The-Go) is a supplement to the USB 2.0 specification that augments the capability of existing mobile devices and USB peripherals by adding host functionality for connection to USB peripherals. #### 6.12.3.1 **Features** - Fully compliant with On-The-Go supplement to the USB Specification 2.0 Revision - Supports Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) for dual-role devices under software control. HNP is partially implemented in hardware. - Provides programmable timers required for HNP and SRP. - Supports slave mode operation through AHB slave interface. - Supports the OTG ATX from NXP (ISP 1301) or any external CEA-2011OTG specification compliant ATX. #### **6.13 UARTs** The LPC3180/01 contains seven UARTs. Four are standard UARTs, and three are special purpose high-speed UARTs. #### 6.13.1 Standard UARTs The four standard UARTs are downwards compatible with the INS16Cx50. These UARTs support rates up to 460800 bit/s from a 13 MHz peripheral clock. #### **6.13.1.1** Features - Each standard UART has 64 byte Receive and Transmit FIFOs. - Receiver FIFO trigger points at 16 B, 32 B, 48 B, and 60 B. - Transmitter FIFO trigger points at 0 B, 4 B, 8 B, and 16 B. - Register locations conform to 16C550 industry standard. - Each standard UART has a fractional rate pre-divider and an internal baud rate generator. - The standard UARTs support three clocking modes: on, off, and auto-clock. The auto-clock mode shuts off the clock to the UART when it is idle. - UART 6 includes an IrDA mode to support infrared communication. - The standard UARTs are designed to support data rates of (2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400, 460800) bit/s. - Each UART includes an internal loopback mode. ### 6.13.2 High-speed UARTs The three high-speed UARTs are designed to support rates up to 921600 bit/s from a 13 MHz peripheral clock, for on-board communication in low noise conditions. This is accomplished by changing the oversampling from 16x to 14x, and altering the rate generation logic. #### 6.13.2.1 Features - Each high-speed UART has 64 byte Receive and Transmit FIFOs. - Receiver FIFO trigger points at 1 B, 4 B, 8 B, 16 B, 32 B, and 48 B. - Transmitter FIFO trigger points at 0 B, 4 B, and 8 B. - Each high-speed UART has an internal baud rate generator. - The high-speed UARTs are designed to support data rates of (2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600) bit/s. - Each UART includes an internal loopback mode. # 6.14 I<sup>2</sup>C-bus serial I/O controller The I<sup>2</sup>C serial bus controller in the LPC3180/01 includes multimaster and slave support. A short description of the interface is described in the next paragraph. There are two I<sup>2</sup>C-bus interfaces in the LPC3180/01. The I<sup>2</sup>C blocks are standard I<sup>2</sup>C-bus compliant interfaces and can be configured as a master, multimaster or slave supporting the 400 kHz I<sup>2</sup>C-bus mode and lower rates. The I<sup>2</sup>C blocks also support 7 or 10 bit addressing. Each has a four word FIFO for both transmit and receive. An interrupt signal is available from each block. There is a separate slave transmit FIFO. The slave transmit FIFO (TXS) and its level are only available when the controller is configured as a Master/Slave device and is operating in a multi-master environment. Separate TX FIFOs are needed in a multi-master because a controller might have a message queued for transmission when an external master addresses it to be come a slave-transmitter, a second source of data is needed. #### 6.14.1 Features - Programmable clock to allow adjustment of I<sup>2</sup>C-bus transfer rates. - · Bidirectional data transfer. - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus. - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer. #### 6.15 SPI serial I/O controller The LPC3180/01 has two Serial Peripheral Interfaces (SPI). The SPI is a 3-wire serial interface that is able to interface with a large range of serial peripheral or memory devices (SPI mode 0 to 3 compatible slave devices). Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends a byte of data to the slave, and the slave always sends a byte of data to the master. The SPI implementation on the LPC3180/01 does not support operation as a slave. ## 6.15.1 Features - Supports slaves compatible with SPI modes 0 to 3. - Half duplex synchronous transfers. LPC3180\_01\_1 © NXP B.V. 2008. All rights reserved. - DMA support for data transmit and receive. - 1-bit to 16-bit word length. - Choice of LSB or MSB first data transmission. - 64 × 16-bit input or output FIFO. - Bit rates up to 52 Mbit/s. - Busy input function. - DMA time out interrupt to allow detection of end of reception when using DMA. - Timed interrupt to facilitate emptying the FIFO at the end of a transmission. - SPI clock and data pins may be used as general purpose pins if the SPI is not used. ## 6.16 SD card controller The SD interface allows access to external SD memory cards. The SD card interface conforms to the SD Memory Card Specification Version 1.01. #### 6.16.1 Features - Conformance to the SD Memory Card Specification Version 1.01. - DMA is supported through the system DMA controller. - Provides all functions specific to the SD memory card. These include the clock generation unit, power management control, command and data transfer. # 6.17 Keyboard scan The keyboard scan function can automatically scan a keyboard of up to 64 keys in an 8 × 8 matrix. In operation, the keyboard scanner's internal state machine will normally be in an idle state, with all KEY ROW[n] pins set high, waiting for a change in the column inputs to indicate that one or more keys have been pressed. When a keypress is detected, the matrix is scanned by setting one output pin high at a time and reading the column inputs. After de-bouncing, the keypad state is stored and an interrupt is generated. The keypad is then continuously scanned waiting for 'extra key pressed' or 'key released'. Any new keypad state is scanned and stored into the matrix registers followed by a new interrupt request to the interrupt controller. It is possible to detect and separate up to 64 multiple keys pressed. ## 6.17.1 Features - Supports up to 64 keys in 8 × 8 matrix. - Programmable debounce period. - A key press can wake up the CPU from Stop mode. # 6.18 High-speed timer The high-speed timer block is clocked by the main peripheral clock. The clock is first divided down in a 16-bit programmable prescale counter which clocks a 32-bit Timer/Counter. The high-speed timer includes three match registers that are compared to the Timer/Counter value. A match can generate an interrupt and cause the Timer/Counter to either continue to run, stop, or be reset. The high-speed timer also includes two capture registers that can take a snapshot of the Timer/Counter value when an input signal transitions. A capture event may also generate an interrupt. #### 6.18.1 Features - 32-bit Timer/Counter with programmable 16-bit prescaler. - Counter or Timer operation. - Two 32-bit capture registers. - Three 32-bit match registers that allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Pause control to stop counting when core is in debug state. #### 6.19 Millisecond timer The millisecond timer is clocked by 32 kHz RTC clock, so a prescaler is not needed to obtain a lower count rate. The millisecond timer includes three match registers that are compared to the Timer/Counter value. A match can generate an interrupt and the cause the Timer/Counter either continue to run, stop, or be reset. #### 6.19.1 Features - 32-bit Timer/Counter, running from the 32 kHz RTC clock. - Counter or Timer operation. - Three 32-bit match registers that allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Pause control to stop counting when core is in debug state. ## 6.20 Watchdog timer The watchdog timer block is clocked by the main peripheral clock, which clocks a 32-bit counter. A match register is compared to the Timer. When configured for watchdog functionality, a match drives the match output low. The match output is gated with an enable signal that can generate two different reset signals: one that resets the chip internally, and another that goes through a programmable pulse generator before it goes to the external pin RESOUT N and to the internal chip reset. #### 6.20.1 Features - Programmable 32-bit timer. - Internally resets the device if not periodically reloaded. 22 of 56 - Flag to indicate that a watchdog reset has occurred. - Programmable watchdog pulse output on RESOUT\_N pin. - Can be used as a standard timer if watchdog is not used. - Pause control to stop counting when core is in debug state. # 6.21 Real-Time Clock (RTC) and battery RAM The RTC runs at 32768 Hz using a very low power oscillator. The RTC counts seconds and can generate alarm interrupts that can wake up the device from Stop mode. The RTCCLK can also clock the 397x PLL, the Millisecond Timer, the ADC, the Keyboard Scanner and the PWMs. The RTC up-counter value represents a number of seconds elapsed since second 0, which is an application determined time. The RTC counter will reach maximum value after about 136 years. The RTC down-counter is initiated with all 1's. Two 32-bit Match registers are readable and writable by the processor. A match will result in an interrupt provided that the interrupt is enabled. The ONSW output pin can also be triggered by a match event, and cause an external power supply to turn on all of the operating voltages, as a way to startup after power has been removed. The RTC block is implemented in a separate voltage domain. The block is supplied via a separate supply pin from a battery or other power source. The RTC block also contains 32 words (128 B) of very low voltage SRAM. This SRAM is able to hold its contents down to the minimum RTC operating voltage. #### 6.21.1 Features - Measures the passage of time in seconds. - 32-bit up and down seconds counters. - Ultra low power design to support battery powered systems. - Dedicated 32 kHz oscillator. - An output pin is included to assist in waking up when the chip has had power removed to all functions except the RTC. - Two 32-bit match registers with interrupt option. - 32 words (128 B) of very low voltage SRAM. - The RTC and battery RAM power have an independent power domain and dedicated supply pins, which can be powered from a battery or power supply. #### 6.22 Pulse width modulators The LPC3180/01 provides two PWMs. They are clocked separately by either the main peripheral clock or the 32 kHz RTC clock. Both PWMs have a duty cycle programmable in 255 steps. ## 6.22.1 Features - Clocked by the main peripheral clock or the 32 kHz RTC clock. - Programmable 4-bit prescaler. - Duty cycle programmable in 255 steps. Output frequency up to 50 kHz when using a 13 MHz peripheral clock. #### 6.23 Reset Reset is accomplished by an active low signal on the RESET\_N input pin. A reset pulse with a minimum width of 10 main oscillator clocks after the oscillator is stable is required to guarantee a valid chip reset. At power-up, 10 milliseconds should be allowed for the oscillator to start up and stabilize after V<sub>DD</sub> reaches operational voltage. An internal reset with a minimum duration of 10 clock pulses will also be applied if the watchdog timer generates an internal device reset. The RESET\_N pin is located in the RTC power domain. This means that the RTC power must be present for an external reset to have any effect. The RTC power domain nominally runs from 1.2 V, but the RESET\_N pin can be driven as high as 1.95 V. # 6.24 Clocking and power control Clocking in the LPC3180/01 is designed to be versatile, so that system and peripheral requirements may be met, while allowing optimization of power consumption. Clocks to most functions may be turned off if not needed, some peripherals do this automatically. The LPC3180/01 includes three operational modes that give control over processing speed and power consumption. In addition, clock rates to different functional blocks may be controlled by changing clock sources, reconfiguring PLL values, or altering clock divider configurations. This allows a trade-off of power versus processing speed based on application requirements. ### 6.24.1 Crystal oscillator The main oscillator is the basis for the clocks most chip functions use by default. Optionally, many functions can be clocked instead by the output of a PLL (with a fixed 397x rate multiplication) which runs from the RTC oscillator. In this mode, the main oscillator may be turned off unless the USB interface is enabled. If a SYSCLK frequency other than 13 MHz is required in the application, or if the USB block is not used, the main oscillator may be used with a frequency of between 1 MHz and 20 MHz. © NXP B.V. 2008. All rights reserved. #### 6.24.2 PLLs The LPC3180/01 includes three PLLs: one allows boosting the RTC frequency to 13.008896 MHz for use as the primary system clock; one provides the 48 MHz clock required by the USB block; and one provides the basis for the CPU clock, the AHB bus clock, and the main peripheral clock. The first PLL multiplies the 32768 Hz RTC clock by 397 to obtain a 13.008896 MHz clock. The 397x PLL is designed for low power operation and low jitter. This PLL requires an external RC loop filter for proper operation. The other two PLLs accept an input clock from either the main oscillator or the output of the 397x PLL. The input frequency is multiplied up to a higher frequency, then divided down to provide the output clock. The PLL input may initially be divided down by a pre-divider value 'N', which may have the values 1, 2, 3, or 4. This pre-divider can allow a greater number of possibilities for the output frequency. Following the PLL input divider is the PLL multiplier. This can multiply the pre-divider output by a value 'M', in the range of 1 through 256. The resulting frequency must be in the range of 156 MHz to 320 MHz. The multiplier works by dividing the output of a Current Controlled Oscillator (CCO) by the value of M, then using a phase detector to compare the divided CCO output to the pre-divider output. The error value is used to adjust the CCO frequency. At the PLL output, there is a post-divider that can be used to bring the CCO frequency down to the desired PLL output frequency. The post-divider value 'P', can divide the CCO output by 1, 2, 4, 8, or 16. The post-divider can also be bypassed, allowing the PLL CCO output to be used directly. The maximum PLL output frequency that is supported by the CPU is 208 MHz. #### 6.24.3 Power control and modes The LPC3180/01 supports three operational modes, two of which are specifically designed to reduce power consumption. The modes are: Run mode, Direct Run mode, and Stop mode. Run mode is the normal operating mode for applications that require the CPU, AHB bus, or any peripheral function other than the USB block to run faster than the main oscillator frequency. In Run mode, the CPU can run at up to 208 MHz and the AHB bus can run at up to 104 MHz. Direct Run mode allows reducing the CPU and AHB bus rates in order to save power. Direct Run mode can also be the normal operating mode for applications that do not require the CPU, AHB bus, or any peripheral function other than the USB block to run faster than the main oscillator frequency. Direct Run mode is the default mode following chip reset. Stop mode causes all CPU and AHB operation to cease, and stops clocks to peripherals other than the USB block. LPC3180/01 ## 16/32-bit ARM microcontroller with external memory interface #### 6.24.4 APB bus Many peripheral functions are accessed by on-chip APB busses that are attached to the higher speed AHB bus. The APB bus performs reads and writes to peripheral registers in three peripheral clocks. ### 6.24.5 FAB bus Some peripherals are placed on a special bus called FAB that allows faster CPU access to those peripheral functions. Write access to FAB peripherals takes a single AHB clock. Read access to FAB peripherals takes two AHB clocks. # 6.25 Emulation and debugging The LPC3180/01 supports emulation and debugging via a dedicated JTAG serial port. An Embedded Trace Buffer allows tracing program execution. The dedicated JTAG port allows debugging of all chip features without impact to any pins that may be used in the application. #### 6.25.1 EmbeddedICE Standard ARM EmbeddedICE logic provides on-chip debug support. The debugging of the target system requires a host computer running the debugger software and an EmbeddedICE protocol converter. The EmbeddedICE protocol converter converts the Remote Debug Protocol commands to the JTAG data needed to access the ARM core. The ARM core has a Debug Communication Channel function built-in. The debug communication channel allows a program running on the target to communicate with the host debugger or another separate host without stopping the program flow or entering the debug state. #### 6.25.2 Embedded trace buffer The Embedded Trace Module (ETM) is connected directly to the ARM core. It compresses the trace information and exports it through a narrow trace port. An internal Embedded Trace Buffer of 2 k $\times$ 24 bits captures the trace information under software debugger control. Data from the Embedded Trace Buffer is recovered by the debug software through the JTAG port. The trace contains information about when the ARM core switches between states. Instruction trace (or PC trace) shows the flow of execution of the processor and provides a list of all the instructions that were executed. Instruction trace is significantly compressed by only broadcasting branch addresses as well as a set of status signals that indicate the pipeline status on a cycle by cycle basis. For data accesses either data or address or both can be traced. # **Limiting values** Table 4. Limiting values for LPC3180/01 | NYP So | miconductors | * | PALP | C318 | 0/01 | | | | | |------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------|----------|--------|--|--|--|--| | INT SE | Iniconductors | LPC3180/01 16/32-bit ARM microcontroller with external memory interface | | | | | | | | | <b>7. L</b> ir | miting values | | | RAKTORAK | AN ORA | | | | | | Table 4. In accorda | Limiting values for LPC3180/01 nce with the Absolute Maximum Ratin | ng System (IEC 60134).[1] | | , | ORAN | | | | | | Symbol | Parameter | Conditions | Min | Max | Unit | | | | | | V <sub>DD(1V2)</sub> | supply voltage (1.2 V) | | <u>[2]</u> −0.5 | +1.4 | V | | | | | | V <sub>DD(1V8)</sub> | supply voltage (1.8 V) | | <u>[3]</u> −0.5 | +2.4 | V | | | | | | V <sub>DDA(3V3)</sub> | analog supply voltage (3.3 V) | | [ <del>4</del> ] -0.5 | +4.6 | V | | | | | | $V_{DD}$ | supply voltage | | <u>[5]</u> −0.5 | +4.6 | V | | | | | | V <sub>IA</sub> | analog input voltage | | -0.5 | +4.6 | V | | | | | | VI | input voltage | 1.8 V pins | <u>[6]</u> –0.5 | +2.4 | V | | | | | | | | 3.3 V pins | <u>[6]</u> –0.5 | +4.6 | V | | | | | | I <sub>DD</sub> | supply current | per supply pin | - | 100 | mA | | | | | | I <sub>SS</sub> | ground current | per ground pin | - | 100 | mA | | | | | | T <sub>stg</sub> | storage temperature | | -40 | +125 | °C | | | | | | P <sub>tot(pack)</sub> | total power dissipation (per package) | Max. Junction Temp 125 °C Max. Ambient Temp 85 °C | <u>[7]</u> | 0.94 | W | | | | | | V <sub>esd</sub> | electrostatic discharge voltage | НВМ | [8] | +2000 | V | | | | | | | | CDM | [9] | +500 | V | | | | | - [1] The following applies to Table 4: - a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated - b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless - [2] Core, PLL, oscillator, and RTC supplies; applies to pins VDD\_CORE12\_01 to VDD\_CORE12\_08, VDD\_COREFXD12\_01 to VDD\_COREFXD12\_02, VDD\_OSC12, VDD\_PLL397\_12, VDD\_PLLHCLK\_12, VDD\_PLLUSB\_12, VDD\_RTC12, VDD\_RTCCORE12, VDD RTCOSC12, and VDD12. - [3] I/O pad supply; applies to pins VDD\_RAM. - [4] Applies to VDD\_AD28 pins. - [5] Applies to pins VDD\_IOA, VDD\_IOB, VDD\_IOC and VDD\_IOD. - [6] Including voltage on outputs in 3-state mode. - [7] Based on package (LFBGA320) heat transfer, not device power consumption - calculated Pkg Thermal Resistance (Theta, A): 42.407 °C/W ( with JEDEC Test Board (4.5" x 4.0") and 0 m/s airflow, ±15% accuracy) - [8] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor. - [9] Charge device model per AEC-Q100-011. # 8. Static characteristics ## 8.1 Static characteristics LPC3180/01 Table 5. Static characteristics for the LPC3180/01 $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------|------------|-------------------------|--------|-------------------------|------| | $V_{DD(1V2)}$ | supply voltage (1.2 V) | core supply voltage for normal operation; full frequency range | [2] | 1.1 | 1.2 | 1.3 | V | | | | core supply voltage for reduced power; up to 14 MHz CPU | [2] | 0.9 | - | 1.3 | V | | | | RTC supply voltage | [3] | 0.9 | - | 1.3 | V | | | | PLL and oscillator supply voltage | <u>[4]</u> | 1.1 | 1.2 | 1.3 | V | | V <sub>DD(SDRAM)</sub> | SDRAM supply | in 1.8 V range | <u>[5]</u> | 1.7 | 1.8 | 1.95 | V | | | voltage in 3.3 V range | | | 2.7 | 3.3 | 3.6 | V | | $V_{DD(IO)}$ | | | <u>[6]</u> | 1.7 | 1.8 | 1.95 | V | | | voltage | in 3.3 V range | | 2.7 | 3.3 | 3.6 | V | | V <sub>DDA(3V0)</sub> | analog supply voltage (3 V) | applies to VDD_AD28 pins | | 2.7 | 3.3 | 3.6 | V | | Run, Direct | Run and Stop n | nodes | | | | | | | I <sub>DD(run)</sub> | Run mode supply current | VDD_CORE12 = 1.2 V;<br>T <sub>amb</sub> = 25 °C; I-cache enabled;<br>CPU clock = 208 MHz; all<br>peripherals enabled | | - | 80 | - | mA | | I <sub>DD(drun)</sub> | Direct Run<br>mode supply<br>current | VDD_CORE12 = 0.9 V;<br>$T_{amb}$ = 25 °C; CPU<br>clock = 13 MHz | | - | 7 | - | mA | | I <sub>DD(stop)</sub> | Stop mode supply current | VDD_CORE12 = 0.9 V;<br>T <sub>amb</sub> = 25 °C; CPU<br>clock = stopped internally | | - | 500 | - | μΑ | | I <sub>DD(rtc)</sub> | RTC supply current | VDD_RTCCORE12 =<br>VDD_RTC12 =<br>VDD_RTCOSC12 = 1.2 V;<br>T <sub>amb</sub> = 25 °C; | | - | 4 | - | μΑ | | Input pins a | and I/O pins con | figured as input | | | | | | | V <sub>I</sub> | input voltage | | [7][9] | 0 | - | $V_{DD(IO)}$ | V | | $V_{IH}$ | HIGH-level | 1.8 V inputs | | $0.7 \times V_{DD(IO)}$ | - | - | V | | | input voltage | 3.3 V inputs | | $0.7 \times V_{DD(IO)}$ | - | - | V | | V <sub>IL</sub> | LOW-level | 1.8 V inputs | | - | - | $0.3 \times V_{DD(IO)}$ | V | | | input voltage | 3.3 V inputs | | - | - | $0.3 \times V_{DD(IO)}$ | V | | V <sub>hys</sub> | hysteresis | 1.8 V inputs | | $0.1 \times V_{DD(IO)}$ | | | V | | | voltage | 3.3 V inputs | | $0.1 \times V_{DD(IO)}$ | | | V | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ ; no pull-up | | - | - | 1 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(IO)}$ ; no pull-down | [7] | - | - | 1 | μА | LPC3180/01 # 16/32-bit ARM microcontroller with external memory interface Table 5. Static characteristics for the LPC3180/01 ...continued $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | amb — 40 | 0 10 100 0, 41110 | ss otnerwise specified. | | | | | | |--------------------|---------------------------------|-----------------------------------------------------------|-------------------|-----------------------------------|--------|----------------------------|------| | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | | l <sub>latch</sub> | I/O latch-up<br>current | $-(1.5V_{DD}) < V_I < (1.5V_{DD})$ | <u>[7]</u> | - | - | 100 | mA | | I <sub>pu</sub> | pull-up current | 1.8 V inputs with pull-up; $V_I = 0$ | | 6 | 12 | 22 | μΑ | | | | 3.3 V inputs with pull-up; $V_I = 0$ | | 25 | 50 | 80 | μΑ | | I <sub>pd</sub> | pull-down<br>current | 1.8 V inputs with pull-down; $V_I = V_{DD}$ | | 5 | 12 | 22 | μΑ | | | | 3.3 V inputs with pull-down; $V_I = V_{DD}$ | | 25 | 50 | 85 | μΑ | | C <sub>i</sub> | input<br>capacitance | excluding bonding pad capacitance | | - | - | 3.3 | pF | | Output pii | ns and I/O pins co | onfigured as output | | | | | | | V <sub>O</sub> | output voltage | | [7][8]<br>[9][10] | 0 | - | $V_{DD(IO)}$ | V | | V <sub>OH</sub> | HIGH-level | 1.8 V outputs; $I_{OH} = -1 \text{ mA}$ | <u>[11]</u> | $V_{DD(IO)} - 0.4$ | - | - | V | | | output voltage | 3.3 V outputs; $I_{OH} = -4 \text{ mA}$ | [11] | $V_{DD(IO)} - 0.4$ | - | - | V | | V <sub>OL</sub> | LOW-level | 1.8 V outputs; I <sub>OL</sub> = 4 mA | <u>[11]</u> | - | - | 0.4 | V | | | output voltage | 3.3 V outputs; I <sub>OL</sub> = 4 mA | <u>[11]</u> | - | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level | $V_{DD} = 1.8 \text{ V}; V_{OH} = V_{DD} - 0.4 \text{ V}$ | [7][11] | -3.3 | - | - | mΑ | | | output current | $V_{DD} = 3.3 \text{ V}; V_{OH} = V_{DD} - 0.4 \text{ V}$ | | -6.5 | - | - | mA | | I <sub>OL</sub> | LOW-level | $V_{DD} = 1.8 \text{ V}; V_{OL} = 0.4 \text{ V}$ | [7][11] | 1.5 | - | - | mΑ | | | output current | $V_{DD} = 3.3 \text{ V}; V_{OL} = 0.4 \text{ V}$ | | 3 | - | - | mΑ | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 \text{ V}; V_O = V_{DD};$<br>no pull-up/down | [7] | - | - | 1 | μА | | I <sub>OHS</sub> | HIGH-level | $V_{DD} = 1.8 \text{ V}; V_{OH} = 0 \text{ V}$ | [12] | - | - | 66 | mΑ | | | short-circuit<br>output current | $V_{DD} = 3.3 \text{ V}; V_{OH} = 0 \text{ V}$ | | - | - | 183 | mA | | I <sub>OLS</sub> | LOW-level | $V_{DD} = 1.8 \text{ V}; V_{OL} = V_{DD}$ | [7][12] | - | - | 34 | mΑ | | | short-circuit<br>output current | $V_{DD} = 3.3 \text{ V}; V_{OL} = V_{DD}$ | | - | - | 105 | mA | | Z <sub>o</sub> | output | $V_{DD} = 1.8 \text{ V}$ | | 40 | - | 60 | ohm | | | impedance | $V_{DD} = 3.3 \text{ V}$ | | 40 | - | 60 | ohm | | SDRAM p | ins | | | | | | | | V <sub>I</sub> | input voltage | | [7][9] | | - | $V_{DD(SDRAM)}$ | V | | $V_{IH}$ | HIGH-level | 1.8 V inputs | | $0.7 \times V_{\text{DD(SDRAM)}}$ | - | - | V | | | input voltage | 3.3 V inputs | | $0.7 \times V_{\text{DD(SDRAM)}}$ | - | - | V | | $V_{IL}$ | LOW-level | 1.8 V inputs | | - | - | $0.3 \times V_{DD(SDRAM)}$ | V | | | input voltage | 3.3 V inputs | | - | - | $0.3 \times V_{DD(SDRAM)}$ | V | | $V_{hys}$ | hysteresis | 1.8 V inputs | | 0.4 | - | 0.6 | V | | | voltage | 3.3 V inputs | | 0.55 | - | 0.85 | V | | I <sub>IL</sub> | LOW-level input current | $V_I = 0 V$ ; no pull-up | | - | - | 0.3 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(SDRAM)}$ ; no pull-down | <u>[7]</u> | - | - | 0.3 | μΑ | LPC3180\_01\_1 Static characteristics for the LPC3180/01 ... continued | IXP Sen | niconductors | | OM mic | rocontroller wit | | .PC3180 | 0/01 | |-----------------------|--------------------------------------------------|----------------------------------------------------------------------|-------------------|------------------------------|---------|-------------------------|----------| | | | 10/32-DIL AR | NWI IIIIC | rocontroller wit | n exter | mai memory in | iterrace | | | | stics for the LPC3180/01continuess otherwise specified. | ed | | | mal memory in | DPAS. | | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | | atch | I/O latch-up<br>current | $-(1.5V_{DD}) < V_{I} < (1.5V_{DD})$ | <u>[7]</u> | - | - | 100 | mA<br>μΑ | | ou | pull-up current | 1.8 V inputs with pull-up; $V_I = 0$ | | 34 | 62 | 107 | μΑ | | | | 3.3 V inputs with pull-up; $V_I = 0$ | | 97 | 169 | 271 | μΑ | | pd | pull-down<br>current | 1.8 V inputs with pull-down; V <sub>I</sub> = V <sub>DD(SDRAM)</sub> | | 23 | 51 | 93 | μΑ | | | | 3.3 V inputs with pull-down; V <sub>I</sub> = V <sub>DD(SDRAM)</sub> | | 73 | 155 | 266 | μΑ | | C <sub>i</sub> | input<br>capacitance | excluding bonding pad capacitance | | - | - | 2.1 | pF | | Vo | output voltage | | [7][8]<br>[9][10] | 0 | - | $V_{DD(SDRAM)}$ | V | | V <sub>OH</sub> | HIGH-level | 1.8 V outputs; $I_{OH} = -1 \text{ mA}$ | [11] | $V_{\text{DD(SDRAM)}} - 0.3$ | - | - | V | | | output voltage | 3.3 V outputs; $I_{OH} = -4 \text{ mA}$ | | V <sub>DD(SDRAM)</sub> – 0.3 | | - | V | | V <sub>OL</sub> | LOW-level output voltage | 1.8 V outputs; I <sub>OL</sub> = 4 mA | [11] | | - | 0.3 | V | | | output voltage | 3.3 V outputs; I <sub>OL</sub> = 4 mA | [11] | - | - | 0.3 | V | | ОН | HIGH-level | $V_{DD} = 1.8 \text{ V}; V_{OH} = V_{DD} - 0.4 \text{ V}$ | [7][11] | -6 | - | - | mA | | | output current | $V_{DD} = 3.3 \text{ V}; V_{OH} = V_{DD} - 0.4 \text{ V}$ | | -6 | - | - | mA | | LOW-level | $V_{DD} = 1.8 \text{ V}; V_{OL} = 0.4 \text{ V}$ | [7][11] | 6 | - | - | mA | | | | output current | $V_{DD} = 3.3 \text{ V}; V_{OL} = 0.4 \text{ V}$ | | 6 | - | - | mA | | OZ | OFF-state output current | $V_O = 0 \text{ V}; V_O = V_{DD};$<br>no pull-up/down | [7] | - | - | 0.3 | μΑ | | loнs | HIGH-level | V <sub>DD</sub> = 1.8 V; V <sub>OH</sub> = 0 V | [12] | - | - | -49 | mA | | | short-circuit<br>output current | $V_{DD} = 3.3 \text{ V}; V_{OH} = 0 \text{ V}$ | | - | - | -81 | mA | | I <sub>OLS</sub> | LOW-level | $V_{DD} = 1.8 \text{ V}; V_{OL} = V_{DD}$ | [7][11] | - | - | 49 | mA | | | short-circuit<br>output current | $V_{DD} = 3.3 \text{ V}; V_{OL} = V_{DD}$ | | - | - | 86 | mA | | Z <sub>o</sub> | output<br>impedance | $V_{DD} = 1.8 \text{ V}$ | | 35 | 40 | 58 | ohm | | | | $V_{DD} = 3.3 \text{ V}$ | | 32 | 35 | 45 | ohm | | <sup>2</sup> C-bus pi | | | Feetror | | | | | | V <sub>I</sub> | input voltage | | [7][9] | | - | 5.5 | V | | $V_{IH}$ | HIGH-level | 1.8 V inputs | | $0.7 \times V_{DD(IO)}$ | - | - | V | | | input voltage | 3.3 V inputs | | $0.7 \times V_{DD(IO)}$ | - | - | V | | $V_{IL}$ | LOW-level | 1.8 V inputs | | - | - | $0.3 \times V_{DD(IO)}$ | V | | | input voltage | 3.3 V inputs | | - | - | $0.3 \times V_{DD(IO)}$ | V | | IL | LOW-level input current | V <sub>I</sub> = 0 V; no pull-up | | - | - | 10 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(IO)}$ ; no pull-down | <u>[7]</u> | | - | 10 | μΑ | | I <sub>latch</sub> | I/O latch-up<br>current | $-(1.5V_{DD}) < V_I < (1.5V_{DD})$ | [7] | - | - | 100 | mA | | Ci | input<br>capacitance | Excluding bonding pad capacitance | | - | - | 1.6 | pF | Table 5. Static characteristics for the LPC3180/01 ...continued $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | amb — — <del>4</del> 0 | 0 to 100 0, and | ss otherwise specified. | | | | | | |------------------------|-----------------------------------------------|------------------------------------------------------------|--------------------|--------------------------|--------|--------------------------|------| | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | | $V_{OL}$ | LOW-level | 1.8 V outputs; $I_{OL} = 4 \text{ mA}$ | [11] | - | - | 0.4 | V | | | output voltage | 3.3 V outputs; $I_{OL} = 4 \text{ mA}$ | [11] | | - | 0.4 | V | | I <sub>OL</sub> | LOW-level | $V_{DD} = 1.8 \text{ V}; V_{OL} = 0.4 \text{V}$ | [7][11] | 3 | - | - | mA | | | output current | $V_{DD} = 3.3 \text{ V}; V_{OL} = 0.4 \text{V}$ | | 3 | - | - | mA | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 \text{ V}; V_O = V_{DD};$<br>no pull-up/down | <u>[7]</u> | - | - | 10 | μΑ | | I <sub>OLS</sub> | LOW-level | $V_{DD} = 1.8 \text{ V}; V_{OL} = V_{DD}$ | [7][12] | - | - | 40 | mA | | | short-circuit output current | $V_{DD} = 3.3 \text{ V}; V_{OL} = V_{DD}$ | | - | - | 40 | mA | | ONSW pin | IS | | | | | | | | Vo | output voltage | | [8][9]<br>[10][11] | 0 | - | $V_{DD(1V2)}$ | V | | $V_{OH}$ | HIGH-level output voltage | 1.2 V outputs; $I_{OH} = -1 \text{ mA}$ | [11] | $V_{DD(1V2)} - 0.4$ | - | - | V | | $V_{OL}$ | LOW-level output voltage | 1.2 V outputs; I <sub>OL</sub> = 4 mA | <u>[11]</u> | - | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD} - 0.4 V$ | [7][11] | -4 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | [7][11] | 3 | - | - | mA | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 \text{ V}; V_O = V_{DD};$<br>no pull-up/down | [7] | - | - | 1.5 | μΑ | | I <sub>OHS</sub> | HIGH-level<br>short-circuit<br>output current | $V_{DD} = 1.8 \text{ V}; V_{OH} = 0 \text{ V}$ | [12] | - | - | -135 | mA | | I <sub>OLS</sub> | LOW-level<br>short-circuit<br>output current | $V_{OL} = V_{DD}$ | [7][12] | - | - | 135 | mA | | Z <sub>o</sub> | output<br>impedance | V <sub>DD</sub> = 1.2 V | | 40 | - | 60 | ohm | | Reset pins | 5 | | | | | | | | VI | input voltage | | [7][9] | 0 | - | 1.95 | V | | $V_{IH}$ | HIGH-level input voltage | 1.2 V inputs | | $0.7 \times V_{DD(1V2)}$ | - | - | V | | $V_{IL}$ | LOW-level input voltage | 1.2 V inputs | | - | - | $0.7 \times V_{DD(1V2)}$ | V | | I <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V; no pull-up | | - | - | 1 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD}$ ; no pull-down | [7] | - | - | 1 | μΑ | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 \text{ V}; V_O = V_{DD}; \text{ no}$ pull-up/down | [7] | - | - | 1 | μΑ | | I <sub>latch</sub> | I/O latch-up current | $-(1.5V_{DD}) < V_I < (1.5V_{DD})$ | [7] | - | - | 100 | mA | <sup>[1]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (+25 °C), nominal supply voltages. LPC3180\_01\_1 © NXP B.V. 2008. All rights reserved. - [2] Applies to VDD\_CORE12\_01 to VDD\_CORE12\_08 pins. - [3] Applies to pins VDD\_RTC12, VDD\_RTCCORE12, and VDD\_RTCOSC12. - [4] Applies to pins VDD\_COREFXD12\_01 to VDD\_COREFXD12\_02, VDD\_OSC12, VDD\_PLL397\_12, VDD\_PLLHCLK\_12, VDD\_PLLUSB\_12, and VDD12. - [5] Applies to VDD\_RAM, VDD\_IOC pins. - [6] Applies to VDD\_IOA, VDD\_IOB, and VDD\_IOD pins. - [7] Referenced to the applicable V<sub>DD</sub> for the pin. - [8] Including voltage on outputs in 3-state mode. - [9] The applicable V<sub>DD</sub> voltage for the pin must be present. - [10] 3-state outputs go into 3-state mode when V<sub>DD(3V0)</sub> is grounded. - [11] Accounts for 100 mV voltage drop in all supply lines. - [12] Only allowed for a short time period. ## 8.1.1 Power Supply Sequencing The LPC32x0 has no power sequencing requirements, that is, VDD(1V2), VDD(SDRAM), VDD(IO), and VDDA(3V0) can be switched 'On' or 'Off' independent of each other. An internal circuit takes care that the system correctly powers up in the absence of core-power. During IO power-up this circuit takes care the system is powered in a defined mode, and during core power-down the same is valid. # 8.2 Analog to digital Converter (ADC) static characteristics Table 6. ADC static characteristics $V_{DDA} = 3.3 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ unless otherwise specified; ADC frequency 4.5 MHz. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|-------------------------------------|------------|----------|------|-----------|------| | $V_{IA}$ | analog input voltage | | 0 | - | $V_{DDA}$ | V | | C <sub>ia</sub> | analog input capacitance | | - | - | 1 | pF | | E <sub>D</sub> | differential linearity error | <u>[1</u> | ][2][3] | ±0.5 | ±1 | LSB | | E <sub>L(adj)</sub> | integral non-linearity | | [1][4] | ±0.6 | ±1 | LSB | | Eo | offset error | | [1][5] | ±1 | ±3 | LSB | | E <sub>G</sub> | gain error | | [1][6] | ±0.3 | ±0.6 | % | | E <sub>T</sub> | absolute error | | [1][7] - | | ±4 | LSB | | R <sub>vsi</sub> | voltage source interface resistance | | - | - | 40 | kΩ | - [1] Conditions: $V_{SSA} = 0 \text{ V}$ , $V_{DDA} = 3.3 \text{ V}$ . - [2] The ADC is monotonic, there are no missing codes. - [3] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 5. - [4] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 5. - [5] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 5. - [6] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 5. - [7] The absolute error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See <u>Figure 5</u>. LPC3180 01 1 Fig 5. ADC characteristics #### **Dynamic characteristics** 9. # Clocking and I/O Port pins Table 7. **Dynamic characteristics** | | | | | OPAC OPA | C318 | | |-------------------------|-------------------------------------------------------------------------------------|-----------------|----------------|---------------|--------------------|----------| | NXP Semio | conductors | | | LP | <sub>မည္</sub> ၊ င | SU/U I | | | 10 | 6/32-bit ARM mi | icrocontroller | with external | memory | interfac | | 9. Dyna | mic characteristics | | | | OPA | OPA | | | 9.1 Clocking and I/O Ponamic characteristics to +85 °C, unless otherwise specified. | • | Min | Тур | Max | Unit | | Reset | raiametei | Conditions | IVIIII | тур | IVIAA | Oille | | f <sub>W(RESET_N)</sub> | external RESET_N pulse width | | [2] 10 | - | - | ms | | External clock | K | | | | | | | f <sub>ext</sub> | external clock frequency | | [2] 1 | 13 | 20 | MHz | | Port pins | | | | | | | | t <sub>r</sub> | rise time | | - | 5 | - | ns | | t <sub>f</sub> | fall time | | - | 5 | - | ns | | | | | | | | | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. # 9.2 SDR SDRAM controller EMC SDR SDRAM memory interface dynamic characteristics for LPC3180/01 $T_a = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ , unless otherwise specified.[1][2] | Symbol | Parameter | | Min | Typical | Max | Unit | |--------------------|---------------------------------|------------|-----|------------------------|---------------------|------| | f <sub>oper</sub> | operating frequency | <u>[3]</u> | | 104 | 104 | MHz | | T <sub>CLCL</sub> | clock cycle time | | - | 9.6 | - | ns | | t <sub>CLCX</sub> | clock LOW time | | - | 4.8 | - | ns | | t <sub>CHCX</sub> | clock HIGH time | | - | 4.8 | - | ns | | t <sub>d(CV)</sub> | control valid delay time | [4] | - | (CMD_DLY x 0.25) + 2.7 | | ns | | t <sub>h(C)</sub> | control hold time | [4] | | (CMD_DLY x 0.25) + 1.2 | - | ns | | t <sub>d(AV)</sub> | address valid delay time | | - | (CMD_DLY x 0.25) + 3.4 | | ns | | t <sub>h(A)</sub> | address hold time | | | (CMD_DLY x 0.25) + 1.2 | - | ns | | t <sub>d(QV)</sub> | data output valid delay time | | - | (CMD_DLY x 0.25) + 3.5 | | ns | | t <sub>h(Q)</sub> | data output hold time | | | (CMD_DLY x 0.25) + 1.2 | - | ns | | t <sub>su(D)</sub> | data input set-up time | | - | 0.6 | - | ns | | t <sub>h(D)</sub> | data input hold time | | - | 0.9 | - | ns | | $t_{QZ}$ | data output high-impedance time | | | | <t<sub>CLCL</t<sub> | ns | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. LPC3180 01 1 © NXP B.V. 2008. All rights reserved. <sup>[2]</sup> Supplied by an external crystal. <sup>[2]</sup> All values valid for EMC pads set to high slew rate. VDD\_EMC = 1.8 ± 0.18 V. VDD\_CORE = 1.2 ± 0.12 V or EMC pads set to low slew rate. VDD\_EMC = $3.3 \pm 0.3$ V. VDD\_CORE = $1.2 \pm 0.12$ V. <sup>[3]</sup> $f_{oper} = 1/t_{CLCL}$ <sup>[4]</sup> Applies to signals: DQM, CSN, RASN, CASN, WEN, CKE. <sup>[5]</sup> CMD\_DLY = COMMAND\_DELAY bitfield in SDRAMCLK\_CTRL[18:14] register. # 9.3 DDR SDRAM Controller Table 9. EMC DDR SDRAM memory interface dynamic characteristics[1] $C_L = 25 \ pF; \ T_{amb} = 40 \ ^{\circ}C.$ | - , | , , and | | | | | |--------------------|----------------------------------------------|-----|------------------------|-----|------| | Symbol | Parameter | Min | Typical | Max | Unit | | - | Operating frequency | | 104 | | MHz | | t <sub>CK</sub> | Clock cycle time | | 9.6 | | ns | | t <sub>CH</sub> | Clock high level width | | 0.5 | | tCK | | t <sub>CL</sub> | Clock low level width | | 0.5 | | tCK | | $t_{d(CV)}$ | control valid delay time | | (CMD_DLY x 0.25) + 1.5 | | ns | | t <sub>h(C)</sub> | control hold time | | (CMD_DLY x 0.25) - 1.5 | | ns | | $t_{d(AV)}$ | address valid delay time | | (CMD_DLY x 0.25) + 1.5 | | ns | | t <sub>h(A)</sub> | address hold time | | (CMD_DLY x 0.25) - 1.5 | | ns | | t <sub>DS</sub> | DQ & DM output setup time to DQS out | | 0.275 | | tCK | | t <sub>DH</sub> | DQ & DM output hold time to DQS out | | 0.225 | | tCK | | t <sub>DQSH</sub> | Write DQS output high width | | 0.5 | | tCK | | t <sub>DQSL</sub> | Write DQS output low width | | 0.5 | | tCK | | t <sub>DQSS</sub> | Write cmd to 1st DQS out latching transition | | tCK + (CMD_DLY x 0.25) | | tCK | | t <sub>DSS</sub> | DQS in falling edge to CK setup time | | .5 | | tCK | | t <sub>DSH</sub> | DQS in falling edge hold time from CK | | .5 | | tCK | | t <sub>DQSD</sub> | DQS_in to DQS_DELAY | [2] | DQS_DELAY | | ns | | t <sub>su(D)</sub> | data input set-up time | | 0.3 | | ns | | t <sub>h(D)</sub> | data input hold time | | 0.5 | | ns | <sup>[1]</sup> All values valid for EMC pads set to high slew rate at 1.8V. <sup>[2]</sup> DQS\_DELAY, see LP3180/01 user manual, SDRAM Memory Controller Chapter, Section 8 DDR DQS delay calibration for details on configuring this value. LPC3180\_01\_1 ### 9.4 USB Controller Table 10. Dynamic characteristics USB digital I/O pins $V_{DD(IO)} = 3.3 \text{ V; } T_{amb} = -40 \text{ }^{\circ}\text{C} \text{ to } +85 \text{ }^{\circ}\text{C}, \text{ unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------|---------------------------------|-----|-----|-----|------| | t <sub>TIO</sub> | bus turnaround time (I/O) | OE_N/INT_N to DAT/VP and SE0/VM | - | 7 | - | ns | | t <sub>TOI</sub> | bus turnaround time (O/I) | OE_N/INT_N to DAT/VP and SE0/VM | - | 0 | - | ns | [1] Parameters are valid over operating temperature range unless otherwise specified. ## 9.5 Secure Digital (SD) card interface Table 11. Dynamic characteristics: SD card pin interface $T_{amb} = -40$ °C to +85 °C for industrial applications; $V_{DD(1V8)}$ over specified ranges. [1] | arrib | | 5, 55(170) | | | | | |--------------------|------------------------------|---------------------------------------|-----|--------|-----|------| | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | | $T_{cy(clk)}$ | clock cycle time | on pin MS_SCLK; Data Transfer Mode | - | - | 25 | MHz | | | | on pin MS_SCLK; Identification Mode | - | - | 400 | kHz | | t <sub>su(D)</sub> | data input set-up time | on pins MS_BS, MS_DIO[3:0] as inputs | | 2.7 | | ns | | t <sub>h(D)</sub> | data input hold time | on pins MS_BS, MS_DIO[3:0] as inputs | | 0 | | ns | | $t_{d(QV)}$ | data output valid delay time | on pins MS_BS, MS_DIO[3:0] as outputs | | 9.7 | | ns | | t <sub>h(Q)</sub> | data output hold time | on pins MS_BS, MS_DIO[3:0] as outputs | | 7.7 | | ns | | | | | | | | | <sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified. Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. ### 9.6 MLC NAND flash memory controller Table 12. Dynamic characteristics of MLC NAND Flash Memory pins | nductor | | | LPC318 | 30/01 | |----------------------|----------------------------------------------------------|-----------|-----------------------------------------------------------|-----------| | | 16/32-bit AR | RM micro | | interface | | | C NAND flash memory co | | **/ | Unit | | Symbol | Parameter<br>(from NAND Flash controller<br>perspective) | | Typical | Unit | | t <sub>d(CERE)</sub> | CE# to RE# time | [1][8] | T <sub>HCLK</sub> x CEA <sub>D</sub> | ns | | t <sub>RC</sub> | RE# cycle time | [1][4][5] | $T_{HCLK} x (R_L + 1) + T_{HCLK} x (R_H - R_L)$ | ns | | t <sub>REH</sub> | RE# high time | [1][4][5] | T <sub>HCLK</sub> x (R <sub>H</sub> - R <sub>L</sub> ) | ns | | t <sub>RHZ</sub> | RE# high to output hi-Z | [1][4][6] | $T_{HCLK} x (R_H - R_L) + T_{HCLK} x (R_{HZ})$ | ns | | t <sub>RP</sub> | RE# pulse width | [1][4] | T <sub>HCLK</sub> x (R <sub>L</sub> + 1 ) | ns | | t <sub>RB</sub> | RE# high to R/B# | [1][7] | T <sub>HCLK</sub> x (B <sub>D</sub> ) | ns | | $t_{WB}$ | WE# high to R/B# low | [1][7] | T <sub>HCLK</sub> x (B <sub>D</sub> ) | ns | | $t_{WC}$ | WE# cycle time | [1][2][3] | $T_{HCLK} \times (W_L + 1) + T_{HCLK} \times (W_H - W_L)$ | ns | | t <sub>WH</sub> | WE# high time | [1][2][3] | T <sub>HCLK</sub> x (W <sub>H</sub> - W <sub>L</sub> ) | ns | | t <sub>WP</sub> | WE# pulse width | [1][2] | T <sub>HCLK</sub> x (W <sub>L</sub> + 1 ) | ns | | | | | | - | - [1] $T_{HCLK} = 1/HCLK$ - [2] $W_1$ = bitfield WR\_LOW[3:0] in register MLC\_TIME\_REG[3:0] - [3] W<sub>H</sub> = bitfield WR\_HIGH[3:0] in register MLC\_TIME\_REG[7:4] f - [4] $R_L = bitfield RD_LOW[3:0]$ in register MLC\_TIME\_REG[11:8] - [5] R<sub>H</sub> = bitfield RD\_HIGH [3:0] in register MLC\_TIME\_REG[15:12] - [6] R<sub>HZ</sub> = bitfield NAND\_TA[2:0] in register MLC\_TIME\_REG[18:16] - [7] B<sub>D</sub> = bitfield BUSY\_DELAY[4:0] in register MLC\_TIME\_REG[23:19] [8] CEA<sub>D</sub> = bitfield TCEA\_DELAY[1:0] in register MLC\_TIME\_REG[25:24] LPC3180\_01\_1 © NXP B.V. 2008. All rights reserved. Table 13. Dynamic characteristics of SLC NAND Flash Memory pins | Symbol | Parameter<br>(from NAND Flash<br>perspective) | | Typical<br>Reads | Typical<br>Writes | Unit | |-------------------|-----------------------------------------------|-----------------|----------------------------------|---------------------------------------|------| | $t_{ALS}$ | ALE setup time | [1][2][4][6] | $(T_{HCLK} x (Rsu + Rw))$ | $(T_{HCLK} x (Wsu + Ww))$ | ns | | $t_{ALH}$ | ALE hold time | [1][7] | (T <sub>HCLK</sub> x (Rh)) | (T <sub>HCLK</sub> x (Wh)) | ns | | t <sub>AR</sub> | ALE to RE# delay | [1][2][6] | (T <sub>HCLK</sub> x (Rsu)) | (T <sub>HCLK</sub> x (Wsu)) | ns | | $t_{CEA}$ | CE# access time | [1][2][4][6][8] | (T <sub>HCLK</sub> x (Rsu + Rw)) | (T <sub>HCLK</sub> x (Wsu + Ww)) | ns | | t <sub>CS</sub> | CE# setup time | [1][2][4][6][8] | (T <sub>HCLK</sub> x (Rsu + Rw)) | (T <sub>HCLK</sub> x (Wsu + Ww)) | ns | | t <sub>CH</sub> | CE# hold time | [1][3] | (T <sub>HCLK</sub> x (Rh)) | (T <sub>HCLK</sub> x (Wh)) | ns | | t <sub>CLS</sub> | CLE setup time | [1][2][4][6][8] | (T <sub>HCLK</sub> x (Rsu + Rw)) | (T <sub>HCLK</sub> x (Wsu + Ww)) | ns | | t <sub>CLH</sub> | CLE hold time | [1][3] | (T <sub>HCLK</sub> x (Rh)) | (T <sub>HCLK</sub> x (Wh)) | ns | | t <sub>CLR</sub> | CLE to RE# delay | [1][2][6] | (T <sub>HCLK</sub> x (Rsu)) | (T <sub>HCLK</sub> x (Wsu)) | ns | | t <sub>DH</sub> | Data hold time (output from MCU) | [1][3][7] | (T <sub>HCLK</sub> x (Rh)) | (T <sub>HCLK</sub> x (Wh)) | ns | | t <sub>DS</sub> | Data setup time (output from MCU) | [1][2][4][6][8] | (T <sub>HCLK</sub> x (Rsu + Rw)) | (T <sub>HCLK</sub> x (Wsu + Ww)) | ns | | $t_{IR}$ | Output hi-Z to RE# low | [1][2][6] | (T <sub>HCLK</sub> x (Rsu)) | (T <sub>HCLK</sub> x (Wsu)) | ns | | t <sub>RC</sub> | RE# cycle time | [1][2] | $(T_{HCLK} x (Rsu + Rw + Rh))$ | | ns | | $t_{REA}$ | RE# access time | [1][4] | (T <sub>HCLK</sub> x (Rw)) | | ns | | t <sub>REH</sub> | RE# high time | [1][2][3] | (T <sub>HCLK</sub> x (Rsu + Rh)) | | ns | | t <sub>RHOH</sub> | RE# high to output hold (input hold for MCU) | | 0 | 0 | ns | | t <sub>RHZ</sub> | RE# high to output hi-Z | [1] | (T <sub>HCLK</sub> x (Rh)) | | ns | | t <sub>RP</sub> | RE# pulse width | [1][4] | (T <sub>HCLK</sub> x (Rw)) | | ns | | t <sub>RR</sub> | Ready to RE# low | [1][2][3] | (T <sub>HCLK</sub> x (Rsu)) | | ns | | $t_{WB}$ | WE# high to R/B# low | [1][8] | | (T <sub>HCLK</sub> x (Ww)) | ns | | $t_{WC}$ | WE# cycle time | [1][6][7][8] | | (T <sub>HCLK</sub> x (Wsu + Ww + Wh)) | ns | | $t_{WH}$ | WE# high time | [1][6][7] | | (T <sub>HCLK</sub> x (Wsu + Wh)) | ns | Table 13. Dynamic characteristics of SLC NAND Flash Memory pins | NXP Semiconductors | | | LPC3180/01 | | | | | |----------------------------------------------------------------------------|-----------------------------------------------|-----------------------|---------------------------------------|-----------|--|--|--| | āble 13. | Dynamic characteristics | 16/32-bit ARM microco | entroller with external memory | interface | | | | | | | | · · · · · · · · · · · · · · · · · · · | | | | | | Symbol | Parameter<br>(from NAND Flash<br>perspective) | Typical<br>Reads | Typical<br>Writes | Unit | | | | | | (from NAND Flash | ~ · | - · | Unit ns | | | | | $\begin{aligned} & \textbf{Symbol} \\ & t_{WHR} \\ & t_{WP} \end{aligned}$ | (from NAND Flash perspective) | Reads | Writes | J.A. | | | | - [1] $xxxxT_{HCLK} = 1/HCLK$ - Rsu = bitfield R\_SETUP[3:0] in register SLC\_TAC[3:0] for reads - Rh = bitfield R\_HOLD[3:0] in register SLC\_TAC[7:4] for reads - [4] Rw = bitfield R\_WIDTH[3:0] in register SLC\_TAC[11:8] for reads - [5] Rb = bitfield R\_RDY[3:0] in register SLC\_TAC[15:12] for reads - [6] Wsu = bitfield W\_SETUP[3:0] in register SLC\_TAC[19:16] for writes - [7] Wh = bitfield W\_HOLD[3:0] in register SLC\_TAC[23:20] for writes [8] Ww = bitfield W\_WIDTH[3:0] in register SLC\_TAC[27:24] for writes - [9] Wb = bitfield W\_RDY[3:0] in register SLC\_TAC[31:28] for writes LPC3180/01 LPC3180/01 ### 9.7 SPI controller Table 14. Dynamic characteristics of SPI pins for LPC3180/01 | P Semico | onductors | .iorooontrolle | | LPC31 | . '4/. | | |--------------------------------------------|---------------------------------------------------------------|----------------|---------------------|------------|-----------------------|------------| | | 16/3. | Z-DIT ARWI M | licrocontrolle | er with ex | ternal memor | y interrac | | | 9.7 SPI controller | | | | ternal memor | AN OPA | | le 14. Dyna | amic characteristics of SPI pins for L | PC3180/01 | | | | OPAR | | Symbol | Parameter | | Min | Тур | Max | Unit | | T <sub>SPICYC</sub> | SPI cycle time | <u>[1]</u> | 2 T <sub>HCLK</sub> | | 256 T <sub>HCLK</sub> | ns | | SPI1 | | | | | | | | t <sub>SPIDSU</sub> | SPI data set-up time | | | 6 | | ns | | | SPI data hold time | | | 0 | | ns | | t <sub>SPIDH</sub> | | | | 2 | | ns | | t <sub>SPIDH</sub><br>t <sub>SPIDV</sub> | SPI enable to output data valid tim | ne | | _ | | 113 | | | SPI enable to output data valid tim SPI output data hold time | ne | | 0 | | ns | | t <sub>SPIDV</sub> | · | ne | | | | | | tspidv<br>tspioh<br>SPI2 | · | ne | | | | | | t <sub>SPIDV</sub><br>t <sub>SPIOH</sub> | SPI output data hold time | ne | | 0 | | ns | | tspidv<br>tspioh<br><b>SPI2</b><br>tspidsu | SPI output data hold time SPI data set-up time | | | 0 | | ns | [1] T<sub>HCLK</sub> = period time of SPI IP block input clock (HCLK) # 10. Package outline LFBGA320: plastic low profile fine-pitch ball grid array package; 320 balls; body 13 x 13 x 0.9 mm SOT824- Fig 19. Package outline SOT824-1 (LFBGA320) LPC3180\_01\_1 © NXP B.V. 2008. All rights reserved. # 11. Appendix This appendix provides compatibility and comparison information between the LPC3180 and the LPC3180/01. ### 11.1 Compatibility with LPC3180 - 1. The reset states on 2 pins of each SPI have changed to better fit typical uses of this type of interface. - On reset, the LPC3180 configures the SPI1\_CLK and SPI1\_DATIO pins as outputs and drives them low; In contrast, the LPC3180/01 configures these pins as inputs and they should be pulled either high or low externally if not used. - On reset, the LPC3180 configures the SPI2\_CLK and SPI2\_DATIO pins as outputs and drives them low; In contrast, the LPC3180/01 configures these pins as inputs and thet should be pulled either high or low externally if not used. - 2. The USB block has been integrated into the AHB Matrix. There are small USB timing changes that result from the integration of the USB block into the AHB matrix. These timing differences are application dependant and are unlikely to affect existing applications. Integration of the USB block into the AHB Matrix results in the following differences: - The USB block gets its timing from the AHB Matrix, which means the USB\_HCLK signal is no longer needed. As a result, the USB clock enable bit PWR\_CTRL [6] is no longer needed. This bit is reserved in the LPC3180/01. Writing to this register bit has no effect; the value read from this register bit is undefined. - The USB DMA controller can now access the internal SRAM in addition to external memory - 3. The pull-ups and pull-downs on the JTAG pins have been changed in order to comply with IEEE JTAG recommendations. This should have no impact on compatibility. - The pull-up on TCK is removed. - The pull-down on NRST is changed to a pull-up. - 4. Pull-ups are removed from the following pins on UART7: - U7 RX - U7 HCTS This change should not affect backward compatibility, with the exception that if the pins are not used they should be pulled either high or low externally. - 5. The LPC3180 I<sup>2</sup>C-bus supports master operation only. The LPC3180/01 has an enhanced I<sup>2</sup>C-bus block that supports slave and multi-master operation in addition to master operation. - Many power, ground, and internally connected pins on the LPC3180 are different from the LPC3180/01. See <u>Table 16</u> for details. This change should not affect backward compatibility. - 7. LPC3180/01 U3\_TX and U3\_RX pads connect to the VDD\_IOD power rail instead of the VDD\_IOA power rail. This only affects backward compatibility on existing LPC3180 projects that use a 1.8 V supply for domain VDD\_IO1828, the input voltage range on the U3\_RX pin and the output voltage of the U3\_TX pin will change from 1.8 V to 3 V. NXP Semiconductors LPC3180/ ### 16/32-bit ARM microcontroller with external memory interface - 8. The bootloader software BootID has changed from 0x34 to 0x35. This may effect software that checks the BootID version. Version 0x35 of the bootloader code should not change the execution requirements of customer code, with the exception of the check for the value of the BootID itself. - The new 3180/01 expands the voltage domains to support a wider range of supply voltages. In general, most I/O pins and the external memory interface can now operate in either a 1.8 V or 3 V (3.3 V Typical, 3.6 V Max) range. See <u>Table 15</u> for specific details. Table 15. Power domain comparison LPC3180 to LPC3180/01 | 3180 Symbol | 3180/01 Symbol | Pin | |-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD_IO1828 | VDD_IOA | This I/O voltage domain is a name change only. The 1.8 V or 3 V power supply for the I/O pins in this domain may operate from either a 1.8 V range or a 3 V range | | VDD1828 | VDD_IOB | This I/O voltage domain is a name change only. The 1.8 V or 3 V power supply for the I/O pins in this domain may operate from either a 1.8 V range or a 3 V range. | | VDD_IO18 | VDD_IOC | This I/O voltage domain extends the 1.8 V power supply for I/O pins that operate only at a 1.8 V range. The new range is extended to accept a 3 V power supply. These I/O pins may now operate in either a 1.8 V range or a 3 V range. | | VDD_IO28 | VDD_IOD | This I/O voltage domain extends the 3 V power supply for I/O pins that operate only at a 3 V range. The new range is extended to accept a 1.8 V power supply. These I/O pins may now operate in either a 1.8 V range or a 3 V range. | | VDD_SDRAM18 | VDD_EMC | This external Memory domain expands the 1.8 V power supply for the SDRAM controller block to accept a 3 V power supply. The SDRAM pins may now operate in either a 1.8 V range or a 3 V range. | | VDD28 | • | This domain no longer exists, all LPC3180 pins are no connects in the LPC3180/01 | | VDD12<br>VDD_CORE12<br>VDD_COREFXD12<br>VDD_OSC12<br>VDD_PLL397_12<br>VDD_PLLHCLK_12<br>VDD_PLLUSB_12<br>VDD_RTC12<br>VDD_RTCCORE12<br>VDD_RTCOSC12 | VDD12 VDD_CORE12 VDD_COREFXD12 VDD_OSC12 VDD_PLL397_12 VDD_PLLHCLK_12 VDD_PLLUSB_12 VDD_RTC12 VDD_RTCCORE12 VDD_RTCOSC12 | 1.2 V power supply. There was no change to these voltage domains | ### 11.2 Power, Ground and Internally connected Pins There are pin name changes between the LPC3180 and LPC3180/01, <u>Table 16</u> provides a pin by pin comparison showing the name changes for the power, ground and internally connected pins. Table 16. Pin comparison 3180 to 3180/01 (power, ground, and internally connected) | | | 16/32-bit AR | RM mic | rocontroller with external memory interface | |-------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | RAY RAY | | | rison 3180 to 3180/01 (po | | | | | 3180 Symbol | 3180/01 Symbol | Pin | Туре | 3180 Description | | VDD12 | VDD12 | B14 | I | 1.2 V power supply for various internal functional blocks that are not included with VDD_CORE or VDD_COREFXD | | VDD12 | n.c.[1] | A21, B19 | I | 1.2 V power supply for various internal functional blocks that are not included with VDD_CORE or VDD_COREFXD | | VDD_AD28 | VDD_AD28 | D24, E21 | I | 3.0 V power supply and positive reference voltage for the ADC | | VDD_CORE12_01 to<br>VDD_CORE12_03,<br>VDD_CORE12_05 to<br>VDD_CORE12_08 | VDD_CORE12_01 to<br>VDD_CORE12_03,<br>VDD_CORE12_05 to<br>VDD_CORE12_08 | AA2, D6,<br>K21, L3,<br>AA12, AB6,<br>AB18 | I | 1.2 V core main power supply for the CPU and other core logic; this voltage may be reduced to 0.9 V when the core is running at or below 13 MHz; the HIGHCORE pin may be used to signal this condition to an external voltage switch | | | VDD_COREFXD12_01,<br>VDD_COREFXD12_02 | C10, D18 | I | 1.2 V core secondary power supply voltage for the CPU and other core logic; this supply cannot be reduced in the same manner as the VDD_CORE12 supply | | VDD1828 | VDD_IOB[4] | AA4 | I | 1.8 V or 3.0 V power supply for I/O pins that may operate from either a 1.8 V range or a 3 V range | | VDD1828 | n.c.[1] | AD4 | I | 1.8 V or 3.0 V power supply for I/O pins that may operate from either a 1.8 V range or a 3 V range | | VDD_IO1828_01 to<br>VDD_IO1828_02 | VDD_IOA[3] | B7, B4 | I | 1.8 V or 3.0 V power supply for I/O pins that may operate from either a 1.8 V range or a 3 V range | | VDD_IO18_01 to<br>VDD_IO18_04 | VDD_IOC[5] | AA19, AA15,<br>AB11, AC7 | I | 1.8 V power supply for I/O pins that operate only from a 1.8 V range | | VDD_IO28_01 to<br>VDD_IO28_02 | VDD_IOD[6] | U4,<br>G4, | I | 3.0 V power supply for I/O pins that operate only from a 3 V range | | VDD28 | n.c.[1] | D14, A16,<br>A17,<br>C17, A19 | I | 3.0 V power supply for I/O pins that operate only from a 3 V range | | VDD_OSC12 | VDD_OSC12 | D20 | ı | 1.2 V power supply for the main oscillator | | VDD_PLL397_12 | VDD_PLL397_12 | C22 | I | 1.2 V power supply for the 397x PLL | | VDD_PLLHCLK_12 | VDD_PLLHCLK_12 | A22 | I | 1.2 V power supply for the HCLK PLL | | VDD_PLLUSB_12 | VDD_PLLUSB_12 | B22 | ı | 1.2 V power supply for the USB PLL | | VDD_RTC12 | VDD_RTC12 | C12 | I | 1.2 V power supply for the RTC block | | VDD_RTCCORE12 | VDD_RTCCORE12 | C11 | I | 1.2 V power supply for the RTC block | | VDD_RTCOSC12 | VDD_RTCOSC12 | C14 | I | 1.2 V power supply for the 32 kHz RTC oscillator | | VDD_SDRAM18_01 to<br>VDD_SDRAM18_09 | VDD_RAM <sup>[7]</sup> | G21, F22,<br>J22, K22,<br>P22, U22,<br>Y21, AC24,<br>AA20 | I | 1.8 V power supply for the SDRAM controller block | | VSS | VSS_RAM | AD11, C19 | I | ground for various internal logic blocks that are not included with VDD_CORE or VDD_COREFXD. | | VSS | VSS_IOB | AB5 | I | ground for various internal logic blocks that are not included with VDD_CORE or VDD_COREFXD. | LPC3180\_01\_1 © NXP B.V. 2008. All rights reserved. Table 16. Pin comparison 3180 to 3180/01 (power, ground, and internally connected) ...continued | 3180 Symbol | 3180/01 Symbol | Pin | Type | 3180 Description | |---------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------| | VSS | VSS | AC2, AC3,<br>AC4 | | RAM | | VSS | n.c.[1] | B16, D15,<br>AC11, AB2,<br>AD1, AD5,<br>AC5, AA6,<br>AC6, AD3,<br>AB4, C9, A9,<br>A8, C8, D11,<br>B11, B15,<br>A15, W4,<br>C16, D17,<br>A20, | I | ground for various internal logic blocks that are not included with VDD_CORE or VDD_COREFXD. | | VSS_AD | VSS_AD | D22 | I | ground for the ADC; this should nominally be the same voltage as VSS, but should be isolated to minimize noise and conversion error | | VSS_CORE_01 to<br>VSS_CORE_09 | VSS_CORE_01 to<br>VSS_CORE_09 | C20, D8,<br>D16, J4, R3,<br>R21, AA5,<br>AA10, AB17 | I | ground for the core logic functions | | VSS_IO1828_01 | VSS_IOD | D4 | I | ground for I/O pins that may operate from either a 1.8 V range or a 3 V range | | VSS_IO1828_02 | VSS_IOA | A10 | I | ground for I/O pins that may operate from either a 1.8 V range or a 3 V range | | VSS_IO18_01,<br>VSS_IO18_02,<br>VSS_IO18_04 | VSS_IOC | AC16, AD15,<br>AB8 | I | ground for I/O pins that operate only from a 1.8 V range | | VSS_IO18_03 | n.c.[1] | AC12 | I | ground for I/O pins that operate only from a 1.8 V range | | VSS_IO28_01 to VSS_IO28_03 | VSS_IOD | E3, F1, N3 | I | ground for I/O pins that operate only from a 3 V range | | VSS_OSC | VSS_OSC | B21 | I | ground for the main oscillator | | VSS_PLL397 | VSS_PLL397 | C23 | I | ground for the 397x PLL | | VSS_PLLHCLK | VSS_PLLHCLK | D19 | I | ground for the HCLK PLL | | VSS_PLLUSB | VSS_PLLUSB | B20 | I | ground for the USB PLL | | VSS_RTCCORE | VSS_RTCCORE | B13 | I | ground for the RTC block | | VSS_RTCOSC | VSS_RTCOSC | C13 | I | ground for the 32 kHz RTC oscillator | Table 16. Pin comparison 3180 to 3180/01 (power, ground, and internally connected) ...continued | NXP Semicondu | ctors | | | LPC3180/01 | |--------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------------------------------| | Table 16. Pin compa | arison 3180 to 3180/01 | | | ernally connected)continued | | 3180 Symbol | 3180/01 Symbol | Pin | | 3180 Description | | VSS_SDRAM_01 to<br>VSS_SDRAM_9 | VSS_RAM | F23, G22,<br>J23, M21,<br>N22, R22,<br>W22, AA22,<br>AB21 | I | ground for the SDRAM controller block | | VSS_SDRAM_10 | n.c. <u>[1]</u> | AA18 | I | ground for the SDRAM controller block | | i.c.[2] | n.c <sup>[1]</sup> | A18, B17,<br>B18, C18,<br>U1, AD2,<br>AA13, AD16,<br>AB16, AA14,<br>AC14, AB15,<br>AD14, AC13,<br>AB14, AD13,<br>AB13, AD12,<br>H2, G1, G2,<br>H4, D21,<br>B24, A24,<br>C15 | | internally connected | - [1] n.c. means not connected. - [2] These pins are connected internally and must be left unconnected in an application. - [3] VDD\_IOA is a voltage domain name change only the 1.8 V or 3 V power supply for the I/O pins in this domain that may operate from either a 1.8 V range or a 3 V range. - [4] VDD\_IOB is a voltage domain name change only the 1.8 V or 3 V power supply for the I/O pins in this domain that may operate from either a 1.8 V range or a 3 V range. - [5] The VDD\_IOC voltage domain extends the 1.8 V power supply for I/O pins that operate only at a 1.8 V range. The new range is extended to accept a 3 V power supply. These I/O pins may now operate in either a 1.8 V range or a 3 V range. - [6] The VDD\_IOD voltage domain extends the 3 V power supply for I/O pins that operate only at a 3 V range. The new range is extended to accept a 1.8 V power supply. These I/O pins may now operate in either a 1.8 V range or a 3 V range. - [7] The VDD\_RAM voltage domain expands the 1.8 V power supply for the SDRAM controller block to accept a 3 V power supply. The SDRAM pins may now operate in either a 1.8 V range or a 3 V range. ## 12. Abbreviations Table 17. Abbreviations | | | 70 | |---------|---------------------------------------------|----| | Acronym | Description | | | ADC | Analog-to-Digital Converter | 7 | | AHB | Advanced High-performance Bus | | | APB | Advanced Peripheral Bus | | | CISC | Complex Instruction Set Computer | | | DDR | Double Data Rate | | | DMA | Direct Memory Access | | | DSP | Digital Signal Processing | | | FAB | Fast Access Bus | | | FIFO | First In, First Out | | | FIQ | Fast Interrupt Request | | | GPI | General Purpose Input | | | GPIO | General Purpose Input/Output | | | GPO | General Purpose Output | | | IRQ | Interrupt Request | | | MAC | Multiply-Accumulate | | | MMU | Memory Management Unit | | | OHCI | Open Host Controller Interface | | | OTG | On-The-Go | | | PLL | Phase-Locked Loop | | | PWM | Pulse Width Modulator | | | RC | Resistor-Capacitor | | | SDR | Single Data Rate | | | SPI | Serial Peripheral Interface | | | UART | Universal Asynchronous Receiver/Transmitter | | # 13. Revision history ### Table 18. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | |--------------|--------------|------------------------|---------------|------------|---| | LPC3180_01_1 | <tbd></tbd> | Preliminary data sheet | - | - | 7 | # 14. Legal information ### 14.1 Data sheet status | NXP Semiconduc | tors | LPC3180/01 | |---------------------------------------|-------------------|---------------------------------------------------------------------------------------| | | | 16/32-bit ARM microcontroller with external memory interface | | 14. Legal infori | mation | DRA DRAN DRAN | | 14.1 Data sheet | status | DRAMP DRAMP | | Document status[1][2] | Product status[3] | Definition | | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet Production | | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - The term 'short data sheet' is explained in section "Definitions" - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status [3] information is available on the Internet at URL http://www.nxp.com. ### 14.2 **Definitions** Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. ### 14.3 **Disclaimers** General - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use - NXP Semiconductors products are not designed,authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. ### 14.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. ### 15. Contact information For additional information, please visit: http://www.nxp.com For sales office addresses, send an email to: salesaddresses@nxp.com LPC3180 01 1 © NXP B.V. 2008. All rights reserved. Rev. 00.08 — 20 November 2008 ## 16. Contents | NXP Semiconductors LPC3180/01 16/32-bit ARM microcontroller with external memory interface | | | | | | | | |----------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------|---------------------------------------------|------|--|--|--| | NXP | Semiconductors | | LPC3180/0 | 16, | | | | | | 16/32-bit ARM microcontroller with external memory interface | | | | | | | | | 1505_50 | | | | | | | | | | | 70, 70, | 70 | | | | | 16 | Contents | | 0,0 | 00 | | | | | 10. | | | 4 | 900 | | | | | 4 | Company description | 0.40.4 | Features | 2200 | | | | | 1 | General description | 6.19.1<br>6.20 | Watchdog timer | | | | | | 2 | Features | 6.20.1 | Features | | | | | | 2.1 | Key features | 6.21 | Real-Time Clock (RTC) and battery RAM | | | | | | 3 | Ordering information | 6.21.1 | Features | | | | | | 4 | Block diagram 3 | 6.22 | Pulse width modulators | 23 | | | | | 5 | Pinning information 4 | 6.22.1 | Features | 23 | | | | | 5.1 | Pinning 4 | 6.23 | Reset | 24 | | | | | 5.2 | Pin description | 6.24 | Clocking and power control | 24 | | | | | 6 | Functional description 13 | 6.24.1 | Crystal oscillator | | | | | | 6.1 | Architectural overview | 6.24.2 | PLLs | | | | | | 6.2 | Vector Floating Point (VFP) coprocessor 13 | 6.24.3 | Power control and modes | | | | | | 6.3 | AHB matrix | 6.24.4 | APB bus | - | | | | | 6.4 | On-chip SRAM | 6.24.5 | FAB bus | | | | | | 6.5 | Memory map | 6.25 | Emulation and debugging | | | | | | 6.6 | SDRAM memory controller 15 | 6.25.1 | EmbeddedICE | | | | | | 6.7 | NAND flash controllers | 6.25.2 | Embedded trace buffer | | | | | | 6.7.1 | Multi-Level Cell (MLC) NAND flash controller. 16 | 7 | Limiting values | | | | | | 6.7.2 | Single-Level Cell (SLC) NAND flash controller 16 | 8 | Static characteristics | 28 | | | | | 6.8 | DMA controller | 8.1 | Static characteristics LPC3180/01 | | | | | | 6.9<br>6.10 | Interrupt controller | 8.1.1 | Power Supply Sequencing | 32 | | | | | 6.10.1 | General purpose parallel I/O | 8.2 | Analog to digital Converter (ADC) static | | | | | | 6.11 | 10-bit ADC | | characteristics | | | | | | 6.11.1 | Features | 9 | Dynamic characteristics | | | | | | 6.12 | USB interface | 9.1 | Clocking and I/O Port pins | | | | | | 6.12.1 | USB device controller | 9.2 | SDR SDRAM controller | | | | | | 6.12.1. | | 9.3 | DDR SDRAM Controller | | | | | | 6.12.2 | USB host controller | 9.4 | USB Controller | | | | | | 6.12.2. | | 9.5 | Secure Digital (SD) card interface | | | | | | 6.12.3 | USB OTG Controller | 9.6 | MLC NAND flash memory controller | | | | | | 6.12.3. | 1 Features | 9.7 | SPI controller | | | | | | 6.13 | UARTs19 | 10 | Package outline | | | | | | 6.13.1 | Standard UARTs 19 | 11 | Appendix | | | | | | 6.13.1. | | 11.1 | Compatibility with LPC3180 | | | | | | 6.13.2 | High-speed UARTs19 | 11.2 | Power, Ground and Internally connected Pins | 49 | | | | | 6.13.2. | | 12 | Abbreviations | 53 | | | | | 6.14 | I <sup>2</sup> C-bus serial I/O controller 20 | 13 | Revision history | 54 | | | | | 6.14.1 | Features | 14 | Legal information | | | | | | 6.15 | SPI serial I/O controller | 14.1 | Data sheet status | | | | | | 6.15.1 | Features | 14.2 | Definitions | | | | | | 6.16<br>6.16.1 | SD card controller | 14.3 | Disclaimers | | | | | | 6.17 | Keyboard scan | 14.4 | Trademarks | 55 | | | | | 6.17.1 | Features | 15 | Contact information | 55 | | | | | 6.18 | High-speed timer | 16 | Contents | | | | | | 6.18.1 | Features | | | | | | | | 0.10.1 | Millian and times | | | | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2008. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 20 November 2008 Document identifier: LPC3180\_01\_1