

# +3 V/+5 V, Dual, Serial Input 12-Bit DAC

AD7394

### **FEATURES**

Micropower: 100 μA/DAC
0.1 μA typical power shutdown
Single-supply 2.7 V to 5.5 V operation
12-bit resolution
Serial interface with Schmitt trigger inputs

#### **APPLICATIONS**

Automotive output span voltage Portable communications Digitally controlled calibration PC peripherals

### **GENERAL DESCRIPTION**

The AD7394 is dual, 12-bit, voltage output digital-to-analog converter designed to operate from a single 3 V supply. Built using a CBCMOS process, this monolithic DAC offers the user low cost and ease-of-use in a single-supply 3 V system. Operation is guaranteed over the supply voltage range of 2.7 V to 5.5 V making this device ideal for battery-operated applications.

The full-scale output voltage is determined by the applied external reference input voltage,  $V_{\text{REF}}$ . The rail-to-rail  $V_{\text{REF}}$  input to  $V_{\text{OUT}}$  outputs allows for a full-scale voltage set equal to the positive supply,  $V_{\text{DD}}$ , or any value in between.

A doubled-buffered serial data interface offers high speed, microcontroller compatible inputs using the serial-data-in (SDI), clock (CLK), and load strobe ( $\overline{LDA}$  and  $\overline{LDB}$ ) pins. A chip-select ( $\overline{CS}$ ) pin simplifies the connection of multiple DAC packages by enabling the clock input when active low. Additionally, an  $\overline{RS}$  input sets the output to zero scale or to 1/2 scale based on the logic level applied to the MSB pin. The power shutdown pin,  $\overline{SHDN}$ , reduces power dissipation to nanoamp current levels. All digital inputs contain Schmitt-triggered logic levels to minimize power dissipation and prevent false triggering on the clock input.

#### Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### **FUNCTIONAL BLOCK DIAGRAM**



The AD7394 is specified over the extended industrial (-40°C to +85°C) temperature range and is available in a low profile 1.75 mm height SOIC surface mount package.



Figure 2. Differential Nonlinearity Error vs. Code

# **TABLE OF CONTENTS**

| reatures                                    | . 1 |
|---------------------------------------------|-----|
| Applications                                | . 1 |
| Functional Block Diagram                    | . 1 |
| General Description                         | . 1 |
| Revision History                            | . 2 |
| Specifications                              | . 3 |
| AD7394 Electrical Characteristics           | . 3 |
| Absolute Maximum Ratings                    | . 7 |
| ESD Caution                                 | . 7 |
| Pin Configuration and Function Descriptions | . 8 |
| Typical Performance Characteristics         | . 9 |
| Theory of Operation                         |     |
|                                             |     |

| DAC Section                          | 12 |
|--------------------------------------|----|
| Amplifier Section                    | 12 |
| Reference Input                      | 12 |
| Power Supply                         | 13 |
| Power Supply Bypassing And Grounding | 13 |
| Input Logic Levels                   | 13 |
| Digital Interface                    | 14 |
| Reset (RS) Pin                       | 14 |
| Power Shutdown (SHDN)                | 15 |
| Unipolar Output Operation            | 15 |
| Outline Dimensions                   | 16 |
| Ordering Guide                       | 16 |

## **REVISION HISTORY**

## 1/10—Rev. 0 to Rev. A

| Updated Format             | Universal |
|----------------------------|-----------|
| Removed AD7395             | Universal |
| Updated Outline Dimensions | 18        |
| Changes to Ordering Guide  | 19        |

4/98—Revision. 0: Initial Version

# **SPECIFICATIONS**

## **AD7394 ELECTRICAL CHARACTERISTICS**

@  $V_{\text{REF IN}}$  = 2.5 V,  $-40^{\circ}\text{C} < T_{\text{A}} < +85^{\circ}\text{C}$ , unless otherwise noted.

Table 1.

| Parameter                              | Symbol                             | Conditions                                                      | 3 V ± 10%         | 5 V ± 10%         | Unit       |
|----------------------------------------|------------------------------------|-----------------------------------------------------------------|-------------------|-------------------|------------|
| STATIC PERFORMANCE                     |                                    |                                                                 |                   |                   |            |
| Resolution <sup>1</sup>                | N                                  |                                                                 | 12                | 12                | Bits       |
| Relative Accuracy <sup>2</sup>         | INL                                | T <sub>A</sub> = +25°C                                          | ±1.5              | ±1.5              | LSB max    |
|                                        |                                    | $T_A = -40^{\circ}C, +85^{\circ}C$                              | ±2.0              | ±2.0              | LSB max    |
| Differential Nonlinearity <sup>2</sup> | DNL                                | $T_A = +25$ °C, monotonic                                       | ±0.9              | ±0.9              | LSB max    |
|                                        |                                    | Monotonic                                                       | ±1                | ±1                | LSB max    |
| Zero-Scale Error                       | $V_{ZSE}$                          | Data = 000 <sub>H</sub>                                         | 4.0               | 4.0               | mV max     |
| Full-Scale Voltage Error               | $V_{FSE}$                          | $T_A = +25$ °C, $+85$ °C, data = FFF <sub>H</sub>               | ±8                | ±8                | mV max     |
|                                        |                                    | $T_A = -40$ °C, data = FFF <sub>H</sub>                         | ±20               | ±20               | mV max     |
| Full-Scale Tempco <sup>3</sup>         | TCV <sub>FS</sub>                  |                                                                 | -30               | -30               | ppm/°C typ |
| REFERENCE INPUT                        |                                    |                                                                 |                   |                   |            |
| V <sub>REF IN</sub> Range              | $V_{REF}$                          |                                                                 | 0/V <sub>DD</sub> | 0/V <sub>DD</sub> | V min/max  |
| Input Resistance                       | R <sub>REF</sub>                   |                                                                 | 2.5               | 2.5               | MΩ typ⁴    |
| Input Capacitance <sup>3</sup>         | C <sub>REF</sub>                   |                                                                 | 5                 | 5                 | pF typ     |
| ANALOG OUTPUT                          |                                    |                                                                 |                   |                   |            |
| Output Current (Source)                | Іоит                               | Data = $800_H$ , $\Delta V_{OUT} = 5 LSB$                       | 1                 | 1                 | mA typ     |
| Output Current (Sink)                  | Іоит                               | Data = $800_H$ , $\Delta V_{OUT} = 5 LSB$                       | 3                 | 3                 | mA typ     |
| Capacitive Load <sup>3</sup>           | CL                                 | No oscillation                                                  | 100               | 100               | pF typ     |
| LOGIC INPUTS                           |                                    |                                                                 |                   |                   |            |
| Logic Input Low Voltage                | V <sub>IL</sub>                    |                                                                 | 0.5               | 0.8               | V max      |
| Logic Input High Voltage               | V <sub>IH</sub>                    |                                                                 | $V_{DD}-0.6$      | 4.0               | V min      |
| Input Leakage Current                  | I <sub>IL</sub>                    |                                                                 | 10                | 10                | μA max     |
| Input Capacitance <sup>3</sup>         | C <sub>IL</sub>                    |                                                                 | 10                | 10                | pF max     |
| INTERFACE TIMING <sup>3, 5</sup>       |                                    |                                                                 |                   |                   |            |
| Clock Width High                       | <b>t</b> <sub>CH</sub>             |                                                                 | 50                | 30                | ns min     |
| Clock Width Low                        | t <sub>CL</sub>                    |                                                                 | 50                | 30                | ns min     |
| Load Pulsewidth                        | t <sub>LDW</sub>                   |                                                                 | 30                | 20                | ns min     |
| Data Setup                             | t <sub>DS</sub>                    |                                                                 | 10                | 10                | ns min     |
| Data Hold                              | t <sub>DH</sub>                    |                                                                 | 30                | 15                | ns min     |
| Clear Pulsewidth                       | t <sub>CLRW</sub>                  |                                                                 | 15                | 15                | ns min     |
| Load Setup                             | t <sub>LD1</sub>                   |                                                                 | 30                | 15                | ns min     |
| Load Hold                              | t <sub>LD2</sub>                   |                                                                 | 40                | 20                | ns min     |
| AC CHARACTERISTICS                     |                                    |                                                                 |                   |                   |            |
| Output Slew Rate                       | SR                                 | Data = 000 <sub>H</sub> to FFF <sub>H</sub> to 000 <sub>H</sub> | 0.05              | 0.05              | V/μs typ   |
| Settling Time <sup>6</sup>             | ts                                 | To ±0.1% of full scale                                          | 70                | 60                | μs typ     |
| DAC Glitch                             | Q                                  | Code 7FF <sub>H</sub> to 800H to 7FF <sub>H</sub>               | 65                | 65                | nV/s typ   |
| Digital Feedthrough                    | Q                                  |                                                                 |                   |                   |            |
| Feedthrough                            | V <sub>OUT</sub> /V <sub>REF</sub> | $V_{REF} = 1.5 V_{DC} + 1 V p-p,$                               | 15                | 15                | nV/s typ   |
|                                        |                                    | Data = 000 <sub>H</sub> , f = 100 kHz                           | -63               | -63               | dB typ     |

| Parameter                | Symbol             | Conditions                                      | 3 V ± 10% | 5 V ± 10% | Unit       |
|--------------------------|--------------------|-------------------------------------------------|-----------|-----------|------------|
| SUPPLY CHARACTERISTICS   |                    |                                                 |           |           |            |
| Power Supply Range       | <b>V</b> DD RANGE  | DNL < ± 1 LSB                                   | 2.7/5.5   | 2.7/5.5   | V min/max  |
| Shutdown Supply Current  | I <sub>DD_SD</sub> | $\overline{SHDN} = 0$ , $V_{IL} = 0$ V, no load | 0.1/1.5   | 0.1/1.5   | μΑ typ/max |
| Positive Supply Current  | I <sub>DD</sub>    | $V_{IL} = 0 V$ , no load                        | 125/200   | 125/200   | μΑ typ/max |
| Power Dissipation        | P <sub>DISS</sub>  | $V_{IL} = 0 V$ , no load                        | 600       | 1000      | μW max     |
| Power Supply Sensitivity | PSS                | $\Delta V_{DD} = \pm 5\%$                       | 0.006     | 0.006     | %/% max    |

 $<sup>^{1}</sup>$  One LSB =  $V_{REF}/4096 V$  for the 12-bit AD7394.

One LSB =  $V_{\rm RE}/4096$  V for the 12-bit AD/394.

The first two codes ( $000_{\rm H}$ ,  $001_{\rm H}$ ) are excluded from the linearity error measurement.

These parameters are guaranteed by design and not subject to production testing.

Typicals represent average readings measured at 25°C.

All input control signals are specified with  $t_{\rm R} = t_{\rm F} = 2$  ns (10% to 90% of +3 V) and timed from a voltage level of 1.6 V.

The settling time specification does not apply for negative going transitions within the last three LSBs of ground.

## **Timing Diagrams**



Figure 4.

 $I_{DD}$ 

**Table 2. Control Logic Truth Table** 

| CS              | CLK        | RS         | MSB | SHDN | LDA/LDB | Serial Shift Register Function       | DAC Register Function                        |
|-----------------|------------|------------|-----|------|---------|--------------------------------------|----------------------------------------------|
| Н               | Χ          | Н          | Х   | Н    | Н       | No effect                            | Latched                                      |
| L               | L          | Н          | Х   | Н    | Н       | No effect                            | Latched                                      |
| L               | Н          | Н          | Х   | Н    | Н       | No effect                            | Latched                                      |
| L               | ↑+         | Н          | Х   | Н    | Н       | Shift-register-data advanced one bit | Latched                                      |
| L               | <b>↑</b> + | Н          | Х   | Н    | L       | Shift-register-data advanced one bit | Transparent                                  |
| L               | Н          | Н          | Х   | Н    | L       | No effect                            | Transparent                                  |
| ↑+ <sup>1</sup> | L          | Н          | Х   | Н    | Н       | No effect                            | Latched                                      |
| Н               | Χ          | Н          | Х   | Н    | ↓-2     | No effect                            | Updated with current shift register contents |
| Н               | Χ          | Н          | Х   | Н    | L       | No effect                            | Transparent                                  |
| Χ               | Χ          | L          | Н   | Н    | Χ       | No effect                            | Loaded with 800 <sub>H</sub>                 |
| Χ               | Χ          | <b>↑</b> + | Н   | Н    | Н       | No effect                            | Latched with 800 <sub>H</sub>                |
| Χ               | Χ          | L          | L   | Н    | Χ       | No effect                            | Loaded with all zeros                        |
| Χ               | Χ          | <b>↑</b> + | L   | Н    | Н       | No effect                            | Latched all zeros                            |
| Χ               | Χ          | Χ          | Х   | L    | Χ       | No effect                            | No affect                                    |

 $<sup>^{1}</sup>$  ↑+ positive logic transition; ↓– negative logic transition; X don't care.

Table 3. AD7394 Serial Input Register Data Format, Data Is Loaded in MSB-First Format

| W2R |     |    |    |    |    |    |    |    | r2R |    |    |
|-----|-----|----|----|----|----|----|----|----|-----|----|----|
| B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2  | B1 | B0 |
| D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2  | D1 | D0 |

 $<sup>^2</sup>$  Do not clock in serial data while level sensitive inputs  $\overline{\text{LDA}}$  or  $\overline{\text{LDB}}$  are logic low.

## **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| Parameter                                         | Rating                                                 |  |  |
|---------------------------------------------------|--------------------------------------------------------|--|--|
| V <sub>DD</sub> to GND                            | -0.3 V to +7 V                                         |  |  |
| V <sub>REF</sub> to GND                           | -0.3 V to V <sub>DD</sub>                              |  |  |
| Logic Inputs to GND                               | –0.3 V to +8 V                                         |  |  |
| V <sub>OUT</sub> to GND                           | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$             |  |  |
| I <sub>OUT</sub> Short Circuit to GND             | 50 mA                                                  |  |  |
| Package Power Dissipation                         | (T <sub>J</sub> max – T <sub>A</sub> )/θ <sub>JA</sub> |  |  |
| Thermal Resistance $\theta_{JA}$                  |                                                        |  |  |
| 14-Lead SOIC Package (R-14)                       | 158°C/W                                                |  |  |
| Maximum Junction Temperature (T <sub>J</sub> max) | 150℃                                                   |  |  |
| Operating Temperature Range                       | −40°C to +85°C                                         |  |  |
| Storage Temperature Range                         | −65°C to +150°C                                        |  |  |
| Lead Temperature                                  |                                                        |  |  |
| R-14 (Vapor Phase, 60 sec)                        | 215°C                                                  |  |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 5. Pin Configuration

## **Table 5. Pin Function Descriptions**

| Pin No. | Mnemonic          | Description                                                                                                                                                                                                                                                                                                 |
|---------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | AGND              | Analog Ground.                                                                                                                                                                                                                                                                                              |
| 2       | Vouta             | DAC A Voltage Output.                                                                                                                                                                                                                                                                                       |
| 3       | $V_{REF}$         | DAC Reference Voltage Input Terminal. Establishes DAC full-scale output voltage. Pin can be tied to VDD pin.                                                                                                                                                                                                |
| 4       | DGND              | Digital Ground. Should be tied to analog GND.                                                                                                                                                                                                                                                               |
| 5       | CS                | Chip Select, Active Low Input. Disables shift register loading when high. Does not affect LDA or LDB operation.                                                                                                                                                                                             |
| 6       | CLK               | Clock Input. Positive edge clocks data into shift register, MSB data bit first.                                                                                                                                                                                                                             |
| 7       | SDI               | Serial Data Input. Input data loads directly into the shift register.                                                                                                                                                                                                                                       |
| 8       | LDA               | Load DAC Register Strobe. Level sensitive active low. Transfers shift register data to DAC A register. Asynchronous active low input. See Table 2 for operation.                                                                                                                                            |
| 9       | RS                | Resets DAC register to zero condition or half-scale, depending on MSB pin logic level. Asynchronous active low input.                                                                                                                                                                                       |
| 10      | LDB               | Load DAC Register Strobe. Level-sensitive active low. Transfers shift register data to DAC B register. Asynchronous active low input. See Table 2 for operation.                                                                                                                                            |
| 11      | MSB               | Digital Input. Logic High presets DAC registers to half-scale 800 <sub>H</sub> (sets MSB bit to one) when the RS pin is strobed; logic low clears all DAC registers to zero (000 <sub>H</sub> ) when the RS pin is strobed.                                                                                 |
| 12      | SHDN              | Active Low Shutdown Control Input. Does not affect register contents as long as power is present on V <sub>DD</sub> . New data can be loaded into the shift register and DAC register during shutdown. When device is powered up the most recent data loaded into the DAC register controls the DAC output. |
| 13      | $V_{DD}$          | Positive Power Supply Input. Specified range of operation is 2.7 V to 5.5 V                                                                                                                                                                                                                                 |
| 14      | V <sub>OUTB</sub> | DAC B Voltage Output.                                                                                                                                                                                                                                                                                       |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. Integral Nonlinearity Error vs. Code



Figure 7. Total Unadjusted Error Histogram



Figure 8. Integral Nonlinearity Error vs. VREF



Figure 9. Full-Scale Error vs. VREF



Figure 10. Output Noise Density vs. Frequency



Figure 11. Supply Current vs. Logic Input Voltage



Figure 12. Logic Threshold vs. Supply Voltage



Figure 13. Supply Current vs. Clock Frequency



Figure 14. Power Supply Rejection vs. Frequency



Figure 15. Ιουτ Sink Current vs. ΔVουτ



Figure 16. Ιουτ Source Current vs. ΔVουτ



Figure 17. Midscale Transition Performance



Figure 18. Long-Term Drift Accelerated by Burn-In

## THEORY OF OPERATION

The AD7394 is a pin compatible, dual, 12-bit digital-to-analog converter. This single-supply operation device consumes less than 200 microamps of current while operating from power supplies in the 2.7 V to 5.5 V range, making it ideal for batteryoperated applications. The AD7394 contains a voltage-switched, 12-bit, laser trimmed digital-to-analog converter, rail-to-rail output op amps, two DAC registers, and a serial input shift register. The external reference input has constant input resistance independent of the digital code setting of the DAC. In addition, the reference input can be tied to the same supply voltage as V<sub>DD</sub>, resulting in a maximum output voltage span of 0 to  $V_{\rm DD}$ . The serial interface consists of a serial data input (SDI), clock (CLK), a chip select pin ( $\overline{CS}$ ), and two load DAC Register pins ( $\overline{\text{LDA}}$  and  $\overline{\text{LDB}}$ ). A reset ( $\overline{\text{RS}}$ ) pin is available to reset the DAC register to zero scale or midscale, depending on the digital level applied to the MSB pin. This function is useful for power-on reset or system failure recovery to a known state. Additional power savings are accomplished by activating the SHDN pin resulting in a 1.5 mA maximum consumption sleep mode.

#### **DAC SECTION**

The voltage switched R-2R DAC generates an output voltage dependent on the external reference voltage connected to the REF pin according to the following equation:

$$V_{OUT} = \frac{V_{REF} \times D}{2^N} \tag{1}$$

where:

*D* is the decimal data word loaded into the DAC register. *N* is the number of bits of DAC resolution.

For the 12-bit AD7394 operating from a 5.0 V reference Equation 1 becomes:

$$V_{OUT} = \frac{5.0 \times D}{4096} \tag{3}$$

Using Equation 3 the AD7394 provides a nominal midscale voltage of 2.50 V for D = 2048, and a full-scale output of 4.998 V. The LSB step size is =  $5.0 \times 1/4096 = 0.0012$  V.

### **AMPLIFIER SECTION**

The internal DAC's output is buffered by a low power consumption precision amplifier. The op amp has a 60  $\mu$ s typical settling time to 0.1% of full scale. There are slight differences in settling time for negative slewing signals vs. positive. Also, negative transition settling time to within the last 6 LSBs of zero volts has an extended settling time. The rail-to-rail output stage of this amplifier has been designed to provide precision performance while operating near either power supply. Figure 19 shows an equivalent output schematic of the rail-to-rail-amplifier with its N-channel pull-down FETs that will pull an output load directly to GND. The output sourcing current is provided by a P-channel pull-up device that can source current to GND terminated loads.



Figure 19. Equivalent Analog Output Circuit

The rail-to-rail output stage provides more than  $\pm 1$  mA of output current. The N-channel output pull-down MOSFET shown in Figure 19 has a 35  $\Omega$  on resistance, which sets the sink current capability near ground. In addition to resistive load driving capability, the amplifier has also been carefully designed and characterized for up to 100 pF capacitive load driving capability.

#### REFERENCE INPUT

The reference input terminal has a constant input resistance independent of digital code, which results in reduced glitches on the external reference voltage source. The high 2.5 M $\Omega$ input resistance minimizes power dissipation within the AD7394 DAC. The V<sub>REF</sub> input accepts input voltages ranging from ground to the positive supply voltage  $V_{\text{DD}}$ . One of the simplest applications, which saves an external reference voltage source, is connection of the  $V_{\text{REF}}$  terminal to the positive  $V_{\text{DD}}$ supply. This connection results in a rail-to-rail voltage output span maximizing the programmed range. The reference input accepts ac signals as long as they are kept within the supply voltage range,  $0 < V_{REF} < V_{DD}$ . The reference bandwidth and integral nonlinearity error performance are plotted in Figure 8. The ratiometric reference feature makes the AD7394 an ideal companion to ratiometric analog-to-digital converters such as the AD7896.

#### **POWER SUPPLY**

The very low power consumption of the AD7394 is a direct result of a circuit design optimizing the use of a CBCMOS process. By using the low power characteristics of CMOS for the logic, and the low noise, tight matching of the complementary bipolar transistors, excellent analog accuracy is achieved. One advantage of the rail-to-rail output amplifiers used in the AD7394 is the wide range of usable supply voltage. The part is fully specified and tested for operation from 2.7 V to 5.5 V.

### POWER SUPPLY BYPASSING AND GROUNDING

Local supply bypassing consisting of a 10  $\mu F$  tantalum electrolytic in parallel with a 0.1  $\mu F$  ceramic capacitor is recommended in all applications (Figure 20).



Figure 20. Recommended Supply Bypassing for the AD7394

#### **INPUT LOGIC LEVELS**

All digital inputs are protected with a Zener-type ESD protection structure (Figure 21) that allows logic input voltages to exceed the  $V_{\rm DD}$  supply voltage. This feature can be useful if the user is driving one or more of the digital inputs with a 5 V CMOS logic input-voltage level while operating the AD7394 on a 3 V power supply. If this mode of interface is used, make sure that the  $V_{\rm OL}$  of the 5 V CMOS meets the  $V_{\rm IL}$  input requirement of the AD7394 operating at 3 V. See Figure 12 for a graph of digital logic input threshold vs. operating  $V_{\rm DD}$  supply voltage.



Figure 21. Equivalent Digital Input ESD Protection

To minimize power dissipation from input logic levels that are near the  $V_{\rm IH}$  and  $V_{\rm IL}$  logic input voltage specifications, a Schmitt trigger design was used that minimizes the input buffer current consumption compared to traditional CMOS input stages. Figure 11 is a plot of incremental input voltage vs. supply current showing that negligible current consumption takes place when logic levels are in their quiescent state. The normal crossover current still occurs during logic transitions. A secondary advantage of this Schmitt trigger is the prevention of false triggers that would occur with slow moving logic transitions when a standard CMOS logic interface or opto isolators are used. The logic inputs SDI, CLK,  $\overline{\text{CS}}$ ,  $\overline{\text{LDA}}$ ,  $\overline{\text{LDB}}$ ,  $\overline{\text{RS}}$ , and  $\overline{\text{SHDN}}$  all contain the Schmitt trigger circuits.

#### **DIGITAL INTERFACE**

The AD7394 has a serial data input. A functional block diagram of the digital section is shown in Figure 22, while Table 2 contains the truth table for the logic control inputs. Three pins control the serial data input register loading. Two additional pins determine which DAC receives the data loaded into the input shift register. Data at the SDI is clocked into the shift register on the rising edge of the CLK. Data is entered in the MSB-first format. The active low chip select (CS) pin enables loading of data into the shift register from the SDI pin. Twelve clock pulses are required to load the 12-bit AD7390 DAC shift register. If additional bits are clocked into the shift register, for example, when a microcontroller sends two 8-bit bytes, the MSBs are ignored (Table 6). When  $\overline{CS}$  returns to logic high, shift register loading is disabled. The load pins LDA and LDB control the flow of data from the shift register to the DAC register. After a new value is clocked into the serial-input register, it is transferred to the DAC register associated with its LDA or LDB logic control line. Note, if the user wants to load both DAC registers with the current contents of the shift register, both control lines  $\overline{\text{LDA}}$  and  $\overline{\text{LDB}}$  should be strobed together. The LDA and LDB pins are level-sensitive and should be returned to logic high prior to any new data being sent to the input shift register to avoid changing the DAC register values. See Table 2 for a complete set of conditions.



Figure 22. Equivalent Digital Interface Logic

## **RESET (RS) PIN**

Forcing the asynchronous  $\overline{\text{RS}}$  pin low sets the DAC register to all zeros, or midscale, depending on the logic level applied to the MSB pin. When the MSB pin is set to logic high, both DAC registers are reset to midscale (that is, the DAC register's MSB bit is set to Logic 1 followed by all zeros). The reset function is useful for setting the DAC outputs to zero at power-up or after a power supply interruption. Test systems and motor controllers are two of many applications that benefit from powering up to a known state. The external reset pulse can be generated by the microprocessor's power-on reset signal, by an output from the microprocessor, or by an external resistor and capacitor.  $\overline{\text{RS}}$  has a Schmitt trigger input, which results in a clean reset function when using external resistor/capacitor generated pulses. See Table 2 for more information.

Table 6. Typical Microcontroller Interface Formats<sup>1</sup>

| MSB BYTE 1 |     |     |     | LSB MSB BYTE 0 |     |    |    |    |    |    | LSB |    |    |    |    |
|------------|-----|-----|-----|----------------|-----|----|----|----|----|----|-----|----|----|----|----|
| B15        | B14 | B13 | B12 | B11            | B10 | B9 | B8 | В7 | B6 | B5 | B4  | В3 | B2 | B1 | B0 |
| Χ          | Х   | Х   | Χ   | D11            | D10 | D9 | D8 | D7 | D6 | D5 | D4  | D3 | D2 | D1 | D0 |
| Χ          | Х   | Х   | Х   | Χ              | Χ   | D9 | D8 | D7 | D6 | D5 | D4  | D3 | D2 | D1 | D0 |

<sup>&</sup>lt;sup>1</sup> D11 to D0: 12-bit AD7394 DAC data; X = don't care; the MSB of byte 1 is the first bit that is loaded into the SDI input.

## POWER SHUTDOWN (SHDN)

Maximum power savings can be achieved by using the power shutdown control function. This hardware activated feature is controlled by the active low input SHDN pin. This pin has a Schmitt trigger input, which helps to desensitize it to slowly changing inputs. By placing a logic low on this pin, the internal consumption of the device is reduced to nano amp levels, guaranteed to 1.5 µA maximum over the operating temperature range. When the AD7394 has been programmed into the power shutdown state, the present DAC register data is maintained as long as  $V_{\text{DD}}$  remains greater than 2.7 V. Once a wake-up command,  $\overline{SHDN} = 1$ , is given, the DAC voltage outputs return to their previous values. It typically takes 80 microseconds for the output voltage to fully stabilize. In the shutdown state the DAC output amplifier exhibits an open circuit with a nominal output resistance of 500 k $\Omega$  to ground. If the power shutdown feature is not needed, tie the  $\overline{SHDN}$  pin to the  $V_{DD}$  voltage thereby disabling this function.

### UNIPOLAR OUTPUT OPERATION

This is the basic mode of operation for the AD7394. As shown in Figure 23, the AD7394 has been designed to drive loads as low as 5 k $\Omega$  in parallel with 100 pF. The code table for this operation is shown in Table 7.

The circuit can be configured with an external reference plus power supply, or powered from a single dedicated regulator or reference depending on the application performance requirements.



Figure 23. AD7394 Unipolar Output Operation

Table 7. Unipolar Code Table

| Hexadecimal Number in DAC Register | Decimal Number<br>in DAC Register | Output<br>Voltage (V)<br>[V <sub>REF</sub> = 2.5 V] |
|------------------------------------|-----------------------------------|-----------------------------------------------------|
| FFF                                | 4095                              | 2.4994                                              |
| 801                                | 2049                              | 1.2506                                              |
| 800                                | 2048                              | 1.2500                                              |
| 7FF                                | 2047                              | 1.2494                                              |
| 000                                | 0                                 | 0                                                   |

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-012-AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 24. 14-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-14) Dimensions shown in millimeters and (inches)

## **ORDERING GUIDE**

| Model <sup>1, 2</sup> | Res (LSB) | Temperature Range | Package Description                             | Package Option |  |
|-----------------------|-----------|-------------------|-------------------------------------------------|----------------|--|
| AD7394ARZ             | 12        | −40°C to +85°C    | 14-Lead Standard Small Outline Package [SOIC_N] | R-14           |  |
| AD7394ARZ-REEL7       | 12        | −40°C to +85°C    | 14-Lead Standard Small Outline Package [SOIC_N] | R-14           |  |

 $<sup>^{1}</sup>$  The AD7394 contains 709 transistors. The die size measures 70 mil  $\times$  99 mil.



www.analog.com

 $<sup>^{2}</sup>$  Z = RoHS Compliant Part.