# Blackfin Embedded Processor ## ADSP-BF512/BF512F, BF514/BF514F, BF516/BF516F, BF518/BF518F ### **FEATURES** Up to 400 MHz high performance Blackfin processor Two 16-bit MACs, two 40-bit ALUs, four 8-bit video ALUs, 40-bit shifter RISC-like register and instruction model for ease of programming and compiler-friendly support Advanced debug, trace, and performance monitoring Wide range of operating voltages. See Operating Conditions on Page 25 Qualified for Automotive Applications. See Automotive Products on Page 70 168-ball CSP\_BGA or 176-lead LQFP with exposed pad #### **MEMORY** 116K bytes of on-chip memory External memory controller with glueless support for SDRAM and asynchronous 8-bit and 16-bit memories Optional 4M bit SPI flash with boot option Flexible booting options from internal SPI flash, OTP memory, external SPI/parallel memories, or from SPI/UART host devices Code security with Lockbox secure technology One-time-programmable (OTP) memory Memory management unit providing memory protection #### **PERIPHERALS** IEEE 802.3-compliant 10/100 Ethernet MAC with IEEE 1588 support (ADSP-BF518/ADSP-BF518F only) Parallel peripheral interface (PPI), supporting ITU-R 656 video data formats 2 dual-channel, full-duplex synchronous serial ports (SPORTs), supporting 8 stereo I<sup>2</sup>S channels 12 peripheral DMAs, 2 mastered by the Ethernet MAC 2 memory-to-memory DMAs with external request lines **Event handler with 56 interrupt inputs** 2 serial peripheral interfaces (SPI) Removable storage interface (RSI) controller for MMC, SD, SDIO, and CE-ATA 2 UARTs with IrDA support 2-wire interface (TWI) controller Eight 32-bit timers/counters with PWM support Three-phase 16-bit center-based PWM unit 32-bit general-purpose counter Real-time clock (RTC) and watchdog timer 32-bit core timer 40 general-purpose I/Os (GPIOs) Debug/JTAG interface On-chip PLL capable of frequency multiplication Blackfin and the Blackfin logo are registered trademarks of Analog Devices, Inc. #### Rev. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106 U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 © 2010 Analog Devices, Inc. All rights reserved. ### **TABLE OF CONTENTS** | reatures 1 | voltage Regulation Interface | 1/ | |-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------| | Memory 1 | Clock Signals | 17 | | Peripherals 1 | Booting Modes | 18 | | Table Of Contents | Instruction Set Description | 20 | | Revision History | Development Tools | 20 | | General Description | Designing an Emulator-Compatible | | | Portable Low Power Architecture | Processor Board (Target) | | | System Integration | Related Documents | | | Processor Peripherals | Related Signal Chains | | | Blackfin Processor Core | Lockbox Secure Technology Disclaimer | | | Memory Architecture | Signal Descriptions | | | DMA Controllers | Specifications | 25 | | Real-Time Clock | Operating Conditions | 25 | | Watchdog Timer | Electrical Characteristics | 27 | | Timers | Flash Memory Characteristics | 29 | | 3-phase PWM | Absolute Maximum Ratings | 30 | | General-Purpose (GP) Counter | Package Information | 31 | | Serial Ports | ESD Sensitivity | 31 | | Serial Peripheral Interface (SPI) Ports | Timing Specifications | 32 | | UART Ports | Output Drive Currents | 55 | | 2-Wire Interface (TWI) | Test Conditions | 57 | | Removable Storage Interface (RSI) | Thermal Characteristics | 61 | | 10/100 Ethernet MAC | 176-Lead LQFP Lead Assignment | 62 | | IEEE 1588 Support | 168-Ball CSP_BGA Ball assignment | 65 | | Ports | Outline Dimensions | 68 | | Parallel Peripheral Interface (PPI) | Surface-Mount Design | 69 | | Code Security with Lockbox Secure Technology 15 | Automotive Products | 70 | | Dynamic Power Management | Ordering Guide | 70 | | REVISION HISTORY | | | | 8/10—Rev. 0 to Rev. A | Revised t <sub>HDS</sub> , t <sub>SPITDS</sub> , t <sub>SDSCI</sub> parameters in Serial Peri | pheral Inter- | | Revised Operating Conditions | face (SPI) Port—Slave Timing | | | Revised Electrical Characteristics | Revised BGA Data for Use with Surface-Mount Des | sign 69 | | Revised Absolute Maximum Ratings | Added several new ADSP-BF516 models. Ordering | Guide 70 | | Revised Maximum OTP Memory Programming Time 30 | | | | Revised t <sub>ODLY</sub> parameter in RSI Controller Timing (High Speed Mode) | | | | Revised t <sub>SUDTE</sub> , t <sub>SUDRE</sub> parameters in Serial Ports—External Clock | | | | Revised t <sub>SPITDM</sub> parameter in Serial Peripheral Interface (SPI) | | | | Port—Master Timing | | | ### **GENERAL DESCRIPTION** The ADSP-BF512/ADSP-BF512F, ADSP-BF514/ADSP-BF514F, ADSP-BF516/ADSP-BF516F, ADSP-BF518/ADSP-BF518F processors are members of the Blackfin® family of products, incorporating the Analog Devices/Intel Micro Signal Architecture (MSA). Blackfin processors combine a dual-MAC state-of-the-art signal processing engine, the advantages of a clean, orthogonal RISC-like microprocessor instruction set, and single-instruction, multiple-data (SIMD) multimedia capabilities into a single instruction-set architecture. The processors are completely code compatible with other Blackfin processors. **Table 1. Processor Comparison** | | ADSP-BF512 | ADSP-BF512F | ADSP-BF514 | ADSP-BF514F | ADSP-BF516 | ADSP-BF516F | ADSP-BF518 | ADSP-BF518F | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------------|------------|-------------|------------|-------------|------------|-------------| | Feature | ADSP. | IEEE-1588 | - | - | - | - | - | - | 1 | 1 | | Ethernet MAC | - | - | - | - | 1 | 1 | 1 | 1 | | RSI | - | - | 1 | 1 | 1 | 1 | 1 | 1 | | TWI | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | SPORTs | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | UARTs | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | SPIs | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | GP Timers | 8 | 8 | 8 | 8 | 8 | 8 | 8 | 8 | | Watchdog Timers | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | RTC | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | PPI | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Internal 4 Mbit SPI flash | - | 1 | - | 1 | - | 1 | - | 1 | | Rotary Counter | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 3-phase PWM Pairs | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | GPIOs | 40 | 40 | 40 | 40 | 40 | 40 | 40 | 40 | | L1 Instruction SRAM | | | | 32 | 2K | | | | | (§ L1 Instruction<br>\$\frac{\sqrt{0}}{\sqrt{0}} SRAM/Cache<br>\$\frac{\text{L1 Data SRAM}}{\text{L1 Data SRAM/Cache}} \text{L1 Data SRAM/Cache} \text{U1 Scratchpad} | 16K | | | | | | | | | £ L1 Data SRAM | 32K | | | | | | | | | Ē L1 Data SRAM/Cache | Cache 32K | | | | | | | | | ∑ L1 Scratchpad | 4K | | | | | | | | | L3 Boot ROM | 32K | | | | | | | | | Maximum Speed Grade | | | | 400 | MHz | | | | | Package Options | 176-Lead LQFP With Exposed Pad | | | | | | | | | | 168-Ball CSP_BGA | | | | | | | | By integrating a rich set of industry-leading system peripherals and memory, Blackfin processors are the platform of choice for next-generation applications that require RISC-like programmability, multimedia support, and leading-edge signal processing in one integrated package. ### PORTABLE LOW POWER ARCHITECTURE Blackfin processors provide world-class power management and performance. They are produced with a low power and low voltage design methodology and feature on-chip dynamic power management, which is the ability to vary both the voltage and frequency of operation to significantly lower overall power consumption. This capability can result in a substantial reduction in power consumption, compared with just varying the frequency of operation. This allows longer battery life for portable appliances. ### SYSTEM INTEGRATION The ADSP-BF51x processors are highly integrated system-on-achip solutions for the next generation of embedded network connected applications. By combining industry-standard interfaces with a high performance signal processing core, cost-effective applications can be developed quickly, without the need for costly external components. The system peripherals include an IEEE-compliant 802.3 10/100 Ethernet MAC with IEEE-1588 support (ADSP-BF518/ADSP-BF518F only), an RSI controller, a TWI controller, two UART ports, two SPI ports, two serial ports (SPORTs), nine general-purpose 32-bit timers (eight with PWM capability), three-phase PWM for motor control, a real-time clock, a watchdog timer, and a parallel peripheral interface (PPI). ### **PROCESSOR PERIPHERALS** The ADSP-BF51x processors contain a rich set of peripherals connected to the core via several high bandwidth buses, providing flexibility in system configuration as well as excellent overall system performance (see Figure 1 on Page 4). The processors contain dedicated network communication modules and high speed serial and parallel ports, an interrupt controller for flexible management of interrupts from the on-chip peripherals or external sources, and power management control functions to tailor the performance and power characteristics of the processor and system to many application scenarios. All of the peripherals, except for the general-purpose I/O, rotary counter, TWI, three-phase PWM, real-time clock, and timers, are supported by a flexible DMA structure. There are also separate memory DMA channels dedicated to data transfers between the processor's various memory spaces, including external SDRAM and asynchronous memory. Multiple on-chip buses provide enough bandwidth to keep the processor core running along with activity on all of the on-chip and external peripherals. ### **BLACKFIN PROCESSOR CORE** As shown in Figure 1 on Page 4, the Blackfin processor core contains two 16-bit multipliers, two 40-bit accumulators, two 40-bit ALUs, four video ALUs, and a 40-bit shifter. The computation units process 8-, 16-, or 32-bit data from the register file. The compute register file contains eight 32-bit registers. When performing compute operations on 16-bit operand data, the register file operates as 16 independent 16-bit registers. All operands for compute operations come from the multiported register file and instruction constant fields. Each MAC can perform a 16-bit by 16-bit multiply in each cycle, accumulating the results into the 40-bit accumulators. Signed and unsigned formats, rounding, and saturation are supported. The ALUs perform a traditional set of arithmetic and logical operations on 16-bit or 32-bit data. In addition, many special instructions are included to accelerate various signal processing tasks. These include bit operations such as field extract and population count, modulo 2<sup>32</sup> multiply, divide primitives, saturation and rounding, and sign/exponent detection. The set of video instructions include byte alignment and packing operations, 16-bit and 8-bit adds with clipping, 8-bit average operations, and 8-bit subtract/absolute value/accumulate (SAA) operations. Also provided are the compare/select and vector search instructions. For certain instructions, two 16-bit ALU operations can be performed simultaneously on register pairs (a 16-bit high half and 16-bit low half of a compute register). If the second ALU is used, quad 16-bit operations are possible. The 40-bit shifter can perform shifts and rotates and is used to support normalization, field extract, and field deposit instructions. The program sequencer controls the flow of instruction execution, including instruction alignment and decoding. For program flow control, the sequencer supports PC relative and indirect conditional jumps (with static branch prediction), and subroutine calls. Hardware is provided to support zero-overhead looping. The architecture is fully interlocked, meaning that the programmer need not manage the pipeline when executing instructions with data dependencies. The address arithmetic unit provides two addresses for simultaneous dual fetches from memory. It contains a multiported register file consisting of four sets of 32-bit index, modify, length, and base registers (for circular buffering), and eight additional 32-bit pointer registers (for C-style indexed stack manipulation). Figure 1. Blackfin Processor Core Blackfin processors support a modified Harvard architecture in combination with a hierarchical memory structure. Level 1 (L1) memories are those that typically operate at the full processor speed with little or no latency. At the L1 level, the instruction memory holds instructions only. The two data memories hold data, and a dedicated scratchpad data memory stores stack and local variable information. In addition, multiple L1 memory blocks are provided, offering a configurable mix of SRAM and cache. The memory management unit (MMU) provides memory protection for individual tasks that may be operating on the core and can protect system registers from unintended access. The architecture provides three modes of operation: user mode, supervisor mode, and emulation mode. User mode has restricted access to certain system resources, thus providing a protected software environment, while supervisor mode has unrestricted access to the system and core resources. The Blackfin processor instruction set has been optimized so that 16-bit opcodes represent the most frequently used instructions, resulting in excellent compiled code density. Complex DSP instructions are encoded into 32-bit opcodes, representing fully featured multifunction instructions. Blackfin processors support a limited multi-issue capability, where a 32-bit instruction can be issued in parallel with two 16-bit instructions, allowing the programmer to use many of the core resources in a single instruction cycle. The Blackfin processor assembly language uses an algebraic syntax for ease of coding and readability. The architecture has been optimized for use in conjunction with the C/C++ compiler, resulting in fast and efficient software implementations. ### **MEMORY ARCHITECTURE** The ADSP-BF51x processors view memory as a single unified 4G byte address space, using 32-bit addresses. All resources, including internal memory, external memory, and I/O control registers, occupy separate sections of this common address space. The memory portions of this address space are arranged in a hierarchical structure to provide a good cost/performance balance of some very fast, low-latency on-chip memory as cache or SRAM, and larger, lower-cost and performance off-chip memory systems. See Figure 2. The on-chip L1 memory system is the highest-performance memory available to the Blackfin processor. The off-chip memory system, accessed through the external bus interface unit (EBIU), provides expansion with SDRAM, flash memory, and SRAM, optionally accessing up to 132M bytes of physical memory. The memory DMA controller provides high bandwidth datamovement capability. It can perform block transfers of code or data between the internal memory and the external memory spaces. ### Internal (On-Chip) Memory The ADSP-BF51x processors have three blocks of on-chip memory providing high bandwidth access to the core. Figure 2. ADSP-BF51x Internal/External Memory Map The first block is the L1 instruction memory, consisting of 48K bytes SRAM, of which 16K bytes can be configured as a four-way set-associative cache. This memory is accessed at full processor speed. The second on-chip memory block is the L1 data memory, consisting of up to two banks of up to 32K bytes each. Each memory bank is configurable, offering both cache and SRAM functionality. This memory block is accessed at full processor speed. The third memory block is a 4K byte scratchpad SRAM which runs at the same speed as the L1 memories, but is only accessible as data SRAM and cannot be configured as cache memory. ### External (Off-Chip) Memory External memory is accessed via the EBIU. This 16-bit interface provides a glueless connection to a bank of synchronous DRAM (SDRAM) as well as up to four banks of asynchronous memory devices including flash, EPROM, ROM, SRAM, and memory mapped I/O devices. The SDRAM controller can be programmed to interface to up to 128M bytes of SDRAM. A separate row can be open for each SDRAM internal bank, and the SDRAM controller supports up to four internal SDRAM banks, improving overall performance. The asynchronous memory controller can be programmed to control up to four banks of devices with very flexible timing parameters for a wide variety of devices. Each bank occupies a 1M byte segment regardless of the size of the devices used, so that these banks are only contiguous if each is fully populated with 1M byte of memory. ### Flash Memory The ADSP-BF512F/ADSP-BF514F/ADSP-BF516F/ ADSP-BF518F processors contain a SPI flash memory within the package of the processor and connected to SPI0 (Figure 3). The SPI flash memory has a 4M bit capacity and 1.8V (nominal) operating voltage. The program/erase endurance is 100,000 cycles per block, and this memory has greater than 100 years data retention capability. Also included are support for software write protection and support for fast erase and byte-program. The processors internally connect to the flash memory die with the SPIOSCK, SPIOSEL4 or PH8, SPIOMOSI, and SPIOMISO signals similar to an external SPI flash (for signal descriptions, see Table 2 on Page 7). To further provide a secure processing environment, these internally connected signals are not exposed outside of the package. For this reason, programming the ADSP-BF51xF flash memory is performed by running code on the processor. It cannot be programmed from external signals and data transfers between the SPI flash and the processor cannot be probed externally. The Flash memory has the following additional features - Serial Interface Architecture—SPI compatible with Mode 0 and Mode 3 - Superior Reliability—Endurance of 100,000 cycles and greater than 100 years data retention - Flexible Erase Capability—Uniform 4K Byte sectors and uniform 32 and 64K Byte overlay blocks - Fast Erase and Byte-Program—Chip-erase time = 125 ms (typical), Sector-/Block-Erase Time = 62 ms (typical) Byte-Program Time = 50 μS (typical) - Auto Address Increment (AAI) Programming—Decreases total chip programming time over byte-program operations - End-of-Write Detection—Software polling the BUSY bit in status register, busy status readout on SO pin - Software Write Protection—Write protection through block-protection bits in status register Combinational Logic Truth Table SEL4 or PH8 MISO\_EXT, SPICLK\_EXT, MOSI\_EXT 0 Three-state 1 As programmed Figure 3. Flash Memory Block Diagram Table 2. Internal Flash Memory Signal Descriptions | Symbol | Pin Name | Function | |--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SCK | Serial Clock | Provides the timing of the serial interface. Commands, addresses, or input data are latched on the rising edge of the clock input, while output data is shifted out on the falling edge of the clock input. | | SI | Serial Data Input | Transfers commands, addresses, or data serially into the device. Inputs are latched on the rising edge of the serial clock. | | SO | Serial Data Output | Transfers data serially out of the device. Data is shifted out on the falling edge of the serial clock. Flash busy status pin in AAI mode if SO is configured as a hardware RY/BY pin. | | CE | Chip Enable | The device is enabled by a high to low transition on $\overline{\text{CE}}$ . $\overline{\text{CE}}$ must remain low for the duration of any command sequence. | | RST | Reset | Resets the operation of the device and the internal logic. This signal is tied to the ADSP-BF51x RESET signal. | ### **One-Time Programmable Memory** The processors have 64K bits of one-time programmable non-volatile memory that can be programmed by the developer only one time. It includes the array and logic to support read access and programming. Additionally, its pages can be write protected. OTP enables developers to store both public and private data on-chip. In addition to storing public and private key data for applications requiring security, it also allows developers to store completely user-definable data such as customer ID, product ID, and MAC address. Hence generic parts can be shipped which are then programmed and protected by the developer within this non-volatile memory. ### I/O Memory Space The processors do not define a separate I/O space. All resources are mapped through the flat 32-bit address space. On-chip I/O devices have their control registers mapped into memory-mapped registers (MMRs) at addresses near the top of the 4G byte address space. These are separated into two smaller blocks, one which contains the control MMRs for all core functions, and the other which contains the registers needed for setup and control of the on-chip peripherals outside of the core. The MMRs are accessible only in supervisor mode and appear as reserved space to on-chip peripherals. ### **Booting** The processors contain a small on-chip boot kernel, which configures the appropriate peripheral for booting. If the processors are configured to boot from boot ROM memory space, the processor starts executing from the on-chip boot ROM. For more information, see Booting Modes on Page 18. ### **Event Handling** The event controller handles all asynchronous and synchronous events to the processor. The processors provide event handling that supports both nesting and prioritization. Nesting allows multiple event service routines to be active simultaneously. Prioritization ensures that servicing of a higher priority event takes precedence over servicing of a lower priority event. The controller provides support for five different types of events: - Emulation—An emulation event causes the processor to enter emulation mode, allowing command and control of the processor through the JTAG interface. - Reset—This event resets the processor. - Nonmaskable Interrupt (NMI)—The NMI event can be generated by the software watchdog timer or by the NMI input signal to the processor. The NMI event is frequently used as a power-down indicator to initiate an orderly shutdown of the system. - Exceptions—Events that occur synchronously to program flow; that is, the exception is taken before the instruction is allowed to complete. Conditions such as data alignment violations and undefined instructions cause exceptions. - Interrupts—Events that occur asynchronously to program flow. They are caused by input signals, timers, and other peripherals, as well as by an explicit software instruction. Each event type has an associated register to hold the return address and an associated return-from-event instruction. When an event is triggered, the state of the processor is saved on the supervisor stack. The event controller consists of two stages, the core event controller (CEC) and the system interrupt controller (SIC). The core event controller works with the system interrupt controller to prioritize and control all system events. Conceptually, interrupts from the peripherals enter into the SIC, and are then routed directly into the general-purpose interrupts of the CEC. ### Core Event Controller (CEC) The CEC supports nine general-purpose interrupts (IVG15–7), in addition to the dedicated interrupt and exception events. Of these general-purpose interrupts, the two lowest priority interrupts (IVG15–14) are recommended to be reserved for software interrupt handlers, leaving seven prioritized interrupt inputs to support the peripherals of the processors. Table 3 describes the inputs to the CEC, identifies their names in the event vector table (EVT), and lists their priorities. Table 3. Core Event Controller (CEC) | Priority (0 is Highest) Event Class | | EVT Entry | |-------------------------------------|------------------------------|-----------| | 0 | Emulation/Test Control | EMU | | 1 | Reset | RST | | 2 | Nonmaskable Interrupt | NMI | | 3 | Exception | EVX | | 4 | Reserved | _ | | 5 | Hardware Error | IVHW | | 6 | Core Timer | IVTMR | | 7 | General-Purpose Interrupt 7 | IVG7 | | 8 | General-Purpose Interrupt 8 | IVG8 | | 9 | General-Purpose Interrupt 9 | IVG9 | | 10 | General-Purpose Interrupt 10 | IVG10 | | 11 | General-Purpose Interrupt 11 | IVG11 | | 12 | General-Purpose Interrupt 12 | IVG12 | | 13 | General-Purpose Interrupt 13 | IVG13 | | 14 | General-Purpose Interrupt 14 | IVG14 | | 15 | General-Purpose Interrupt 15 | IVG15 | ### System Interrupt Controller (SIC) The system interrupt controller provides the mapping and routing of events from the many peripheral interrupt sources to the prioritized general-purpose interrupt inputs of the CEC. Although the processors provide a default mapping, the user can alter the mappings and priorities of interrupt events by writing the appropriate values into the interrupt assignment registers (SIC\_IARx). Table 4 describes the inputs into the SIC and the default mappings into the CEC. Table 4. Peripheral Interrupt Assignment | Peripheral Interrupt Event | General Purpose<br>Interrupt (at Reset) | Peripheral<br>Interrupt ID | Default Core<br>Interrupt ID | SIC Re | gisters | |----------------------------|-----------------------------------------|----------------------------|------------------------------|--------|-----------------| | PLL Wakeup Interrupt | IVG7 | 0 | 0 | IAR0 | IMASK0 and ISR0 | | DMA Error 0 (generic) | IVG7 | 1 | 0 | IAR0 | IMASK0 and ISR0 | | DMAR0 Block Interrupt | IVG7 | 2 | 0 | IAR0 | IMASK0 and ISR0 | | DMAR1 Block Interrupt | IVG7 | 3 | 0 | IAR0 | IMASK0 and ISR0 | | DMAR0 Overflow Error | IVG7 | 4 | 0 | IAR0 | IMASK0 and ISR0 | | DMAR1 Overflow Error | IVG7 | 5 | 0 | IAR0 | IMASK0 and ISR0 | | PPI Error | IVG7 | 6 | 0 | IAR0 | IMASK0 and ISR0 | | MAC Status | IVG7 | 7 | 0 | IAR0 | IMASK0 and ISR0 | | SPORTO Status | IVG7 | 8 | 0 | IAR1 | IMASK0 and ISR0 | | SPORT1 Status | IVG7 | 9 | 0 | IAR1 | IMASK0 and ISR0 | | PTP Error Interrupt | IVG7 | 10 | 0 | IAR1 | IMASK0 and ISR0 | | Reserved | IVG7 | 11 | 0 | IAR1 | IMASK0 and ISR0 | | UARTO Status | IVG7 | 12 | 0 | IAR1 | IMASK0 and ISR0 | Table 4. Peripheral Interrupt Assignment (Continued) | Peripheral Interrupt Event | General Purpose<br>Interrupt (at Reset) | Peripheral<br>Interrupt ID | Default Core<br>Interrupt ID | SIC Registers | | | |--------------------------------|-----------------------------------------|----------------------------|------------------------------|----------------------|--|--| | UART1 Status | IVG7 | 13 | 0 | IAR1 IMASK0 and ISR0 | | | | RTC | IVG8 | 14 | 1 | IAR1 IMASK0 and ISR0 | | | | DMA 0 Channel (PPI) | IVG8 | 15 | 1 | IAR1 IMASK0 and ISR0 | | | | DMA 3 Channel (SPORT0 RX) | IVG9 | 16 | 2 | IAR2 IMASK0 and ISR0 | | | | DMA 4 Channel (SPORT0 TX/RSI) | IVG9 | 17 | 2 | IAR2 IMASK0 and ISR0 | | | | DMA 5 Channel (SPORT1 RX/SPI1) | IVG9 | 18 | 2 | IAR2 IMASK0 and ISR0 | | | | DMA 6 Channel (SPORT1 TX) | IVG9 | 19 | 2 | IAR2 IMASK0 and ISR0 | | | | TWI | IVG10 | 20 | 3 | IAR2 IMASK0 and ISR0 | | | | DMA 7 Channel (SPI0) | IVG10 | 21 | 3 | IAR2 IMASK0 and ISR0 | | | | DMA8 Channel (UART0 RX) | IVG10 | 22 | 3 | IAR2 IMASK0 and ISR0 | | | | DMA9 Channel (UART0 TX) | IVG10 | 23 | 3 | IAR2 IMASK0 and ISR0 | | | | DMA10 Channel (UART1 Rx) | IVG10 | 24 | 3 | IAR3 IMASK0 and ISR0 | | | | DMA11 Channel (UART1 Tx) | IVG10 | 25 | 3 | IAR3 IMASK0 and ISR0 | | | | OTP Memory Interrupt | IVG11 | 26 | 4 | IAR3 IMASK0 and ISR0 | | | | GP Counter | IVG11 | 27 | 4 | IAR3 IMASK0 and ISR0 | | | | DMA1 Channel (MAC RX) | IVG11 | 28 | 4 | IAR3 IMASK0 and ISR0 | | | | Port H Interrupt A | IVG11 | 29 | 4 | IAR3 IMASK0 and ISR0 | | | | DMA2 Channel (MAC TX) | IVG11 | 30 | 4 | IAR3 IMASK0 and ISR0 | | | | Port H Interrupt B | IVG11 | 31 | 4 | IAR3 IMASK0 and ISR0 | | | | Timer 0 | IVG12 | 32 | 5 | IAR4 IMASK1 and ISR1 | | | | Timer 1 | IVG12 | 33 | 5 | IAR4 IMASK1 and ISR1 | | | | Timer 2 | IVG12 | 34 | 5 | IAR4 IMASK1 and ISR1 | | | | Timer 3 | IVG12 | 35 | 5 | IAR4 IMASK1 and ISR1 | | | | Timer 4 | IVG12 | 36 | 5 | IAR4 IMASK1 and ISR1 | | | | Timer 5 | IVG12 | 37 | 5 | IAR4 IMASK1 and ISR1 | | | | Timer 6 | IVG12 | 38 | 5 | IAR4 IMASK1 and ISR1 | | | | Timer 7 | IVG12 | 39 | 5 | IAR4 IMASK1 and ISR1 | | | | Port G Interrupt A | IVG12 | 40 | 5 | IAR5 IMASK1 and ISR1 | | | | Port G Interrupt B | IVG12 | 41 | 5 | IAR5 IMASK1 and ISR1 | | | | MDMA Stream 0 | IVG13 | 42 | 6 | IAR5 IMASK1 and ISR1 | | | | MDMA Stream 1 | IVG13 | 43 | 6 | IAR5 IMASK1 and ISR1 | | | | Software Watchdog Timer | IVG13 | 44 | 6 | IAR5 IMASK1 and ISR1 | | | | Port F Interrupt A | IVG13 | 45 | 6 | IAR5 IMASK1 and ISR1 | | | | Port F Interrupt B | IVG13 | 46 | 6 | IAR5 IMASK1 and ISR1 | | | | SPI0 Status | IVG7 | 47 | 0 | IAR5 IMASK1 and ISR1 | | | | SPI1 Status | IVG7 | 48 | 0 | IAR6 IMASK1 and ISR1 | | | | Reserved | IVG7 | 49 | 0 | IAR6 IMASK1 and ISR1 | | | | Reserved | IVG7 | 50 | 0 | IAR6 IMASK1 and ISR1 | | | | RSI Interrupt0 | IVG10 | 51 | 3 | IAR6 IMASK1 and ISR1 | | | | RSI Interrupt1 | IVG10 | 52 | 3 | IAR6 IMASK1 and ISR1 | | | Table 4. Peripheral Interrupt Assignment (Continued) | | | | Default Core<br>Interrupt ID | SIC Reg | gisters | |----------------------|-------|----|------------------------------|---------|-----------------| | PWM Trip Interrupt | IVG10 | 53 | 3 | IAR6 | IMASK1 and ISR1 | | PWM Sync Interrupt | IVG10 | 54 | 3 | IAR6 | IMASK1 and ISR1 | | PTP Status Interrupt | IVG10 | 55 | 3 | IAR6 | IMASK1 and ISR1 | ### **Event Control** The ADSP-BF51x processors provide a very flexible mechanism to control the processing of events. In the CEC, three registers are used to coordinate and control events. Each register is 16 bits wide - CEC interrupt latch register (ILAT)—Indicates when events have been latched. The appropriate bit is set when the processor has latched the event and cleared when the event has been accepted into the system. This register is updated automatically by the controller, but it may be written only when its corresponding IMASK bit is cleared. - CEC interrupt mask register (IMASK)—Controls the masking and unmasking of individual events. When a bit is set in the IMASK register, that event is unmasked and is processed by the CEC when asserted. A cleared bit in the IMASK register masks the event, preventing the processor from servicing the event even though the event may be latched in the ILAT register. This register may be read or written while in supervisor mode. (Note that general-purpose interrupts can be globally enabled and disabled with the STI and CLI instructions, respectively.) - CEC interrupt pending register (IPEND)—The IPEND register keeps track of all nested events. A set bit in the IPEND register indicates the event is currently active or nested at some level. This register is updated automatically by the controller but may be read while in supervisor mode. The SIC allows further control of event processing by providing three pairs of 32-bit interrupt control and status registers. Each register contains a bit corresponding to each of the peripheral interrupt events shown in Table 4 on Page 8. - SIC interrupt mask registers (SIC\_IMASKx)—Control the masking and unmasking of each peripheral interrupt event. When a bit is set in these registers, that peripheral event is unmasked and is processed by the system when asserted. A cleared bit in the register masks the peripheral event, preventing the processor from servicing the event. - SIC interrupt status registers (SIC\_ISRx)—As multiple peripherals can be mapped to a single event, these registers allow the software to determine which peripheral event source triggered the interrupt. A set bit indicates the peripheral is asserting the interrupt, and a cleared bit indicates the peripheral is not asserting the event. - SIC interrupt wakeup enable registers (SIC\_IWRx)—By enabling the corresponding bit in these registers, a peripheral can be configured to wake up the processor, should the core be idled when the event is generated. For more information see Dynamic Power Management on Page 15. Because multiple interrupt sources can map to a single generalpurpose interrupt, multiple pulse assertions can occur simultaneously, before or during interrupt processing for an interrupt event already detected on this interrupt input. The IPEND register contents are monitored by the SIC as the interrupt acknowledgement. The appropriate ILAT register bit is set when an interrupt rising edge is detected (detection requires two core clock cycles). The bit is cleared when the respective IPEND register bit is set. The IPEND bit indicates that the event has entered into the processor pipeline. At this point the CEC recognizes and queues the next rising edge event on the corresponding event input. The minimum latency from the rising edge transition of the general-purpose interrupt to the IPEND output asserted is three core clock cycles; however, the latency can be much higher, depending on the activity within and the state of the processor. ### **DMA CONTROLLERS** The ADSP-BF51x processors have multiple independent DMA channels that support automated data transfers with minimal overhead for the processor core. DMA transfers can occur between the processor's internal memories and any of its DMA-capable peripherals. Additionally, DMA transfers can be accomplished between any of the DMA-capable peripherals and external devices connected to the external memory interfaces, including the SDRAM controller and the asynchronous memory controller. DMA-capable peripherals include the Ethernet MAC, RSI, SPORTs, SPIs, UARTs, and PPI. Each individual DMA-capable peripheral has at least one dedicated DMA channel. The processors' DMA controller supports both one-dimensional (1-D) and two-dimensional (2-D) DMA transfers. DMA transfer initialization can be implemented from registers or from sets of parameters called descriptor blocks. The 2-D DMA capability supports arbitrary row and column sizes up to 64K elements by 64K elements, and arbitrary row and column step sizes up to $\pm 32$ K elements. Furthermore, the column step size can be less than the row step size, allowing implementation of interleaved data streams. This feature is especially useful in video applications where data can be deinterleaved on the fly. Examples of DMA types supported by the DMA controller include: - A single, linear buffer that stops upon completion - A circular, auto-refreshing buffer that interrupts on each full or fractionally full buffer - · 1-D or 2-D DMA using a linked list of descriptors - 2-D DMA using an array of descriptors, specifying only the base DMA address within a common page In addition to the dedicated peripheral DMA channels, there are two memory DMA channels that transfer data between the various memories of the processor system. This enables transfers of blocks of data between any of the memories—including external SDRAM, ROM, SRAM, and flash memory—with minimal processor intervention. Memory DMA transfers can be controlled by a very flexible descriptor-based methodology or by a standard register-based autobuffer mechanism. The processors also have an external DMA controller capability via dual external DMA request signals when used in conjunction with the external bus interface unit (EBIU). This functionality can be used when a high speed interface is required for external FIFOs and high bandwidth communications peripherals. It allows control of the number of data transfers for memory DMA. The number of transfers per edge is programmable. This feature can be programmed to allow memory DMA to have an increased priority on the external bus relative to the core. ### REAL-TIME CLOCK The real-time clock (RTC) provides a robust set of digital watch features, including current time, stopwatch, and alarm. The RTC is clocked by a 32.768 kHz crystal external to the processors. The RTC peripheral has a dedicated power supply so that it can remain powered up and clocked even when the rest of the processor is in a low power state. The RTC provides several programmable interrupt options, including interrupt per second, minute, hour, or day clock ticks, interrupt on programmable stopwatch countdown, or interrupt at a programmed alarm time. The 32.768 kHz input clock frequency is divided down to a 1 Hz signal by a prescaler. The counter function of the timer consists of four counters: a 60-second counter, a 60-minute counter, a 24-hour counter, and an 32,768-day counter. When enabled, the alarm function generates an interrupt when the output of the timer matches the programmed value in the alarm control register. There are two alarms: The first alarm is for a time of day. The second alarm is for a day and time of that day. The stopwatch function counts down from a programmed value, with one-second resolution. When the stopwatch is enabled and the counter underflows, an interrupt is generated. Like the other peripherals, the RTC can wake up the processor from sleep mode upon generation of any RTC wakeup event. Additionally, an RTC wakeup event can wake up the processor from deep sleep mode or cause a transition from the hibernate state. Connect RTC signals RTXI and RTXO with external components as shown in Figure 4. SUGGESTED COMPONENTS: X1 = ECLIPTEK EC38J (THROUGH-HOLE PACKAGE) OR EPSON MC405 12 pF LOAD (SURFACE-MOUNT PACKAGE) C1 = 22 pF C2 = 22 pF R1 = 10 MΩ NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS. C1 AND C2 SPECIFICATIONS ASSUME BOARD TRACE CAPACITANCE OF 3 pF. Figure 4. External Components for RTC ### **WATCHDOG TIMER** The ADSP-BF51x processors include a 32-bit timer that can be used to implement a software watchdog function. A software watchdog can improve system availability by forcing the processor to a known state through generation of a hardware reset, nonmaskable interrupt (NMI), or general-purpose interrupt, if the timer expires before being reset by software. The programmer initializes the count value of the timer, enables the appropriate interrupt, then enables the timer. Thereafter, the software must reload the counter before it counts to zero from the programmed value. This protects the system from remaining in an unknown state where software, which would normally reset the timer, has stopped running due to an external noise condition or software error. If configured to generate a hardware reset, the watchdog timer resets both the core and the processor peripherals. After a reset, software can determine if the watchdog was the source of the hardware reset by interrogating a status bit in the watchdog timer control register. The timer is clocked by the system clock (SCLK) at a maximum frequency of $f_{\rm SCLK}$ . ### **TIMERS** There are nine general-purpose programmable timer units in the ADSP-BF51x processors. Eight timers have an external signal that can be configured either as a pulse width modulator (PWM) or timer output, as an input to clock the timer, or as a mechanism for measuring pulse widths and periods of external events. These timers can be synchronized to an external clock input to the several other associated PF signals, an external clock input to the PPI\_CLK input signal, or to the internal SCLK. The timer units can be used in conjunction with the two UARTs to measure the width of the pulses in the data stream to provide a software auto-baud detect function for the respective serial channels. The timers can generate interrupts to the processor core providing periodic events for synchronization, either to the system clock or to a count of external signals. In addition to the eight general-purpose programmable timers, a ninth timer is also provided. This extra timer is clocked by the internal processor clock and is typically used as a system tick clock for generation of operating system periodic interrupts. #### **3-PHASE PWM** Features of the 3-phase PWM generation unit are: - 16-bit center-based PWM generation unit - Programmable PWM pulse width - Single/double update modes - Programmable dead time and switching frequency - Twos-complement implementation which permits smooth transition to full ON and full OFF states - Possibility to synchronize the PWM generation to an external synchronization - Special provisions for BDCM operation (crossover and output enable functions) - Wide variety of special switched reluctance (SR) operating modes - · Output polarity and clock gating control - · Dedicated asynchronous PWM shutdown signal The processors integrate a flexible and programmable 3-phase PWM waveform generator that can be programmed to generate the required switching patterns to drive a 3-phase voltage source inverter for ac induction (ACIM) or permanent magnet synchronous (PMSM) motor control. In addition, the PWM block contains special functions that considerably simplify the generation of the required PWM switching patterns for control of the electronically commutated motor (ECM) or brushless dc motor (BDCM). Software can enable a special mode for switched reluctance motors (SRM). The six PWM output signals consist of three high-side drive signals (PWM\_AH, PWM\_BH, and PWM\_CH) and three low-side drive signals (PWM\_AL, PWM\_BL, and PWM\_CL). The polarity of the generated PWM signal be set with software, so that either active HI or active LO PWM patterns can be produced. The switching frequency of the generated PWM pattern is programmable using the 16-bit PWMTM register. The PWM generator can operate in single update mode or double update mode. In single update mode the duty cycle values are programmable only once per PWM period, so that the resultant PWM patterns are symmetrical about the midpoint of the PWM period. In the double update mode, a second updating of the PWM registers is implemented at the midpoint of the PWM period. In this mode, it is possible to produce asymmetrical PWM patterns that produce lower harmonic distortion in 3-phase PWM inverters. ### **GENERAL-PURPOSE (GP) COUNTER** A 32-bit GP counter is provided that can sense 2-bit quadrature or binary codes as typically emitted by industrial drives or manual thumb wheels. The counter can also operate in general-purpose up/down count modes. Then, count direction is either controlled by a level-sensitive input signal or by two edge detectors. A third input can provide flexible zero marker support and can alternatively be used to input the push-button signal of thumb wheels. All three signals have a programmable debouncing circuit. An internal signal forwarded to the GP timer unit enables one timer to measure the intervals between count events. Boundary registers enable auto-zero operation or simple system warning by interrupts when programmable count values are exceeded. ### **SERIAL PORTS** The ADSP-BF51x processors incorporate two dual-channel synchronous serial ports (SPORT0 and SPORT1) for serial and multiprocessor communications. The SPORTs support the following features: - I<sup>2</sup>S capable operation. - Bidirectional operation—Each SPORT has two sets of independent transmit and receive signals, enabling eight channels of I<sup>2</sup>S stereo audio. - Buffered (8-deep) transmit and receive ports—Each port has a data register for transferring data words to and from other processor components and shift registers for shifting data in and out of the data registers. - Clocking—Each transmit and receive port can either use an external serial clock or generate its own, in frequencies ranging from (f<sub>SCLK</sub>/131,070) Hz to (f<sub>SCLK</sub>/2) Hz. - Word length—Each SPORT supports serial data words from 3 to 32 bits in length, transferred most-significant-bit first or least-significant-bit first. - Framing—Each transmit and receive port can run with or without frame sync signals for each data word. Frame sync signals can be generated internally or externally, active high or low, and with either of two pulse widths and early or late frame sync. - Companding in hardware—Each SPORT can perform A-law or $\mu$ -law companding according to ITU recommendation G.711. Companding can be selected on the transmit and/or receive channel of the SPORT without additional latencies. - DMA operations with single-cycle overhead—Each SPORT can automatically receive and transmit multiple buffers of memory data. The processor can link or chain sequences of DMA transfers between a SPORT and memory. - Interrupts—Each transmit and receive port generates an interrupt upon completing the transfer of a data word or after transferring an entire data buffer, or buffers, through DMA. - Multichannel capability—Each SPORT supports 128 channels out of a 1024-channel window and is compatible with the H.100, H.110, MVIP-90, and HMVIP standards. ### **SERIAL PERIPHERAL INTERFACE (SPI) PORTS** The processors have two SPI-compatible ports (SPI0 and SPI1) that enable the processor to communicate with multiple SPI-compatible devices. The SPI interface uses three signals for transferring data: two data signals (master output-slave input-MOSI, and master input-slave output-MISO) and a clock signal (serial clock-SCK). An SPI chip select input signal (SPIxSS) lets other SPI devices select the processor, and multiple SPI chip select output signals let the processor select other SPI devices. The SPI select signals are reconfigured general-purpose I/O signals. Using these signals, the SPI port provides a full-duplex, synchronous serial interface, which supports both master/slave modes and multimaster environments. The SPI port baud rate and clock phase/polarities are programmable, and it has an integrated DMA channel, configurable to support transmit or receive data streams. The SPI's DMA channel can only service unidirectional accesses at any given time. The SPI port clock rate is calculated as: $$SPI Clock Rate = \frac{f_{SCLK}}{2 \times SPI BAUD}$$ Where the 16-bit SPI\_BAUD register contains a value of 2 to 65,535. During transfers, the SPI port simultaneously transmits and receives by serially shifting data in and out on its two serial data lines. The serial clock line synchronizes the shifting and sampling of data on the two serial data lines. ### **UART PORTS** The ADSP-BF51x processors provide two full-duplex universal asynchronous receiver/transmitter (UART) ports, which are fully compatible with PC-standard UARTs. Each UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA-supported, asynchronous transfers of serial data. A UART port includes support for five to eight data bits, one or two stop bits, and none, even, or odd parity. Each UART port supports two modes of operation: - PIO (programmed I/O)—The processor sends or receives data by writing or reading I/O mapped UART registers. The data is double-buffered on both transmit and receive. - DMA (direct memory access)—The DMA controller transfers both transmit and receive data. This reduces the number and frequency of interrupts required to transfer data to and from memory. The UART has two dedicated DMA channels, one for transmit and one for receive. These DMA channels have lower default priority than most DMA channels because of their relatively low service rates. Each UART port's baud rate, serial data format, error code generation and status, and interrupts are programmable: - Supporting bit rates ranging from ( $f_{SCLK}/1,048,576$ ) to ( $f_{SCLK}/16$ ) bits per second. - Supporting data formats from seven to 12 bits per frame. - Both transmit and receive operations can be configured to generate maskable interrupts to the processor. The UART port's clock rate is calculated as: $$UART\ Clock\ Rate = \frac{f_{SCLK}}{16 \times UART\ Divisor}$$ Where the 16-bit UART\_Divisor comes from the UART\_DLH (most significant 8 bits) and UART\_DLL (least significant 8 bits) registers. In conjunction with the general-purpose timer functions, autobaud detection is supported. The capabilities of the UARTs are further extended with support for the infrared data association (IrDA\*) serial infrared physical layer link specification (SIR) protocol. ### 2-WIRE INTERFACE (TWI) The processors include a TWI module for providing a simple exchange method of control data between multiple devices. The TWI is compatible with the widely used $I^2C^{\otimes}$ bus standard. The TWI module offers the capabilities of simultaneous master and slave operation, support for both 7-bit addressing and multimedia data arbitration. The TWI interface utilizes two signals for transferring clock (SCL) and data (SDA) and supports the protocol at speeds up to 400k bits/sec. The TWI interface signals are compatible with 5 V logic levels. Additionally, the processor's TWI module is fully compatible with serial camera control bus (SCCB) functionality for easier control of various CMOS camera sensor devices. ### **REMOVABLE STORAGE INTERFACE (RSI)** The RSI controller, available on the ADSP-BF514, ADSP-BF516, ADSP-BF518, and ADSP-BF518F acts as the host interface for multi-media cards (MMC), secure digital memory cards (SD Card), secure digital input/output cards (SDIO), and CE-ATA hard disk drives. The following list describes the main features of the RSI controller - Support for a single MMC, SD memory, SDIO card or CE-ATA hard disk drive - · Support for 1-bit and 4-bit SD modes - Support for 1-bit, 4-bit and 8-bit MMC modes - Support for 4-bit and 8-bit CE-ATA hard disk drives - A ten-signal external interface with clock, command, and up to eight data lines - Card detection using one of the data signals - · Card interface clock generation from SCLK - · SDIO interrupt and read wait features - CE-ATA command completion signal recognition and disable ### 10/100 ETHERNET MAC The ADSP-BF516/ADSP-BF516F and ADSP-BF518/ADSPBF518F processors offer the capability to directly connect to a network by way of an embedded fast Ethernet media access controller (MAC) that supports both 10-BaseT (10M bits/sec) and 100-BaseT (100M bits/sec) operation. The 10/100 Ethernet MAC peripheral on the processor is fully compliant to the IEEE 802.3-2002 standard and it provides programmable features designed to minimize supervision, bus use, or message processing by the rest of the processor system. ### Some standard features are: - Support of MII and RMII protocols for external PHYs - · Full duplex and half duplex modes - Data framing and encapsulation: generation and detection of preamble, length padding, and FCS - Media access management (in half-duplex operation): collision and contention handling, including control of retransmission of collision frames and of back-off timing - Flow control (in full-duplex operation): generation and detection of pause frames - Station management: generation of MDC/MDIO frames for read-write access to PHY registers - Operating range for active and sleep operating modes, see Table 46 on Page 51 and Table 47 on Page 51 - · Internal loopback from transmit to receive ### Some advanced features are: - Buffered crystal output to external PHY for support of a single crystal system - Automatic checksum computation of IP header and IP payload fields of Rx frames - Independent 32-bit descriptor-driven receive and transmit DMA channels - Frame status delivery to memory through DMA, including frame completion semaphores for efficient buffer queue management in software - Tx DMA support for separate descriptors for MAC header and payload to eliminate buffer copy operations - Convenient frame alignment modes support even 32-bit alignment of encapsulated receive or transmit IP packet data in memory after the 14-byte MAC header - Programmable Ethernet event interrupt supports any combination of: - Selected receive or transmit frame status conditions - PHY interrupt condition - · Wakeup frame detected - Selected MAC management counter(s) at half-full - DMA descriptor error - 47 MAC management statistics counters with selectable clear-on-read behavior and programmable interrupts on half maximum value - Programmable receive address filters, including a 64-bin address hash table for multicast and/or unicast frames, and programmable filter modes for broadcast, multicast, unicast, control, and damaged frames - Advanced power management supporting unattended transfer of receive and transmit frames and status to/from external memory via DMA during low power sleep mode - System wakeup from sleep operating mode upon magic packet or any of four user-definable wakeup frame filters - Support for 802.3Q tagged VLAN frames - Programmable MDC clock rate and preamble suppression - In RMII operation, seven unused signals may be configured as GPIO signals for other purposes ### **IEEE 1588 SUPPORT** The IEEE 1588 standard is a precision clock synchronization protocol for networked measurement and control systems. The ADSP-BF518/ADSP-BF518F processors include hardware support for IEEE 1588 with an integrated precision time protocol synchronization engine (PTP\_TSYNC). This engine provides hardware assisted time stamping to improve the accuracy of clock synchronization between PTP nodes. The main features of the PTP\_SYNC engine are: - Support for both IEEE 1588-2002 and IEEE 1588-2008 protocol standards - Hardware assisted time stamping capable of up to 12.5 ns resolution - Lock adjustment - Programmable PTM message support - · Dedicated interrupts - Programmable alarm - Multiple input clock sources (SCLK, MII clock, external clock) - Programmable pulse per second (PPS) output - Auxiliary snapshot to time stamp external events #### **PORTS** Because of the rich set of peripherals, the processors group the many peripheral signals to four ports—port F, port G, port H, and port J. Most of the associated pins/balls are shared by multiple signals. The ports function as multiplexer controls. ### General-Purpose I/O (GPIO) The ADSP-BF51x processors have 40 bidirectional, general-purpose I/O (GPIO) signals allocated across three separate GPIO modules—PORTFIO, PORTGIO, and PORTHIO, associated with Port F, Port G, and Port H, respectively. Each GPIO-capable signal shares functionality with other peripherals via a multiplexing scheme; however, the GPIO functionality is the default state of the device upon power-up. Neither GPIO output nor input drivers are active by default. Each general-purpose port signal can be individually controlled by manipulation of the port control, status, and interrupt registers: - GPIO direction control register—Specifies the direction of each individual GPIO signal as input or output. - GPIO control and status registers—The processor employs a "write one to modify" mechanism that allows any combination of individual GPIO signals to be modified in a single instruction, without affecting the level of any other GPIO signals. Four control registers are provided. One register is written in order to set signal values, one register is written in order to clear signal values, one register is written in order to toggle signal values, and one register is written in order to specify a signal value. Reading the GPIO status register allows software to interrogate the sense of the signals. - GPIO interrupt mask registers—The two GPIO interrupt mask registers allow each individual GPIO signal to function as an interrupt to the processor. Similar to the two GPIO control registers that are used to set and clear individual signal values, one GPIO interrupt mask register sets bits to enable interrupt function, and the other GPIO interrupt mask register clears bits to disable interrupt function. GPIO signals defined as inputs can be configured to generate hardware interrupts, while output signals can be triggered by software interrupts. - GPIO interrupt sensitivity registers—The two GPIO interrupt sensitivity registers specify whether individual signals are level- or edge-sensitive and specify—if edge-sensitive—whether just the rising edge or both the rising and falling edges of the signal are significant. One register selects the type of sensitivity, and one register selects which edges are significant for edge-sensitivity. ### PARALLEL PERIPHERAL INTERFACE (PPI) The ADSP-BF51x processors provide a parallel peripheral interface (PPI) that can connect directly to parallel analog-to-digital and digital-to-analog converters, ITU-R-601/656 video encoders and decoders, and other general-purpose peripherals. The PPI consists of a dedicated input clock signal, up to three frame synchronization signals, and up to 16 data signals. In ITU-R-656 modes, the PPI receives and parses a data stream of 8-bit or 10-bit data elements. On-chip decode of embedded preamble control and synchronization information is supported. Three distinct ITU-R-656 modes are supported: Active video only mode—The PPI does not read in any data between the End of Active Video (EAV) and Start of Active Video (SAV) preamble symbols, or any data present during the vertical blanking intervals. In this mode, the control byte sequences are not stored to memory; they are filtered by the PPI. - Vertical blanking only mode—The PPI only transfers vertical blanking interval (VBI) data, as well as horizontal blanking information and control byte sequences on VBI lines. - Entire field mode—The entire incoming bitstream is read in through the PPI. This includes active video, control preamble sequences, and ancillary data that may be embedded in horizontal and vertical blanking intervals. Though not explicitly supported, ITU-R-656 output functionality can be achieved by setting up the entire frame structure (including active video, blanking, and control information) in memory and streaming the data out the PPI in a frame sync-less mode. The processor's 2-D DMA features facilitate this transfer by allowing the static frame buffer (blanking and control codes) to be placed in memory once, and simply updating the active video information on a per-frame basis. The general-purpose modes of the PPI are intended to suit a wide variety of data capture and transmission applications. The modes are divided into four main categories, each allowing up to 16 bits of data transfer per PPI\_CLK cycle: - Data receive with internally generated frame syncs - Data receive with externally generated frame syncs - · Data transmit with internally generated frame syncs - Data transmit with externally generated frame syncs These modes support ADC/DAC connections, as well as video communication with hardware signalling. Many of the modes support more than one level of frame synchronization. If desired, a programmable delay can be inserted between assertion of a frame sync and reception/transmission of data. # CODE SECURITY WITH LOCKBOX SECURE TECHNOLOGY A security system consisting of a blend of hardware and software provides customers with a flexible and rich set of code security features with Lockbox<sup>®</sup> secure technology. Key features include: - · OTP memory - Unique chip ID - · Code authentication - Secure mode of operation The security scheme is based upon the concept of authentication of digital signatures using standards-based algorithms and provides a secure processing environment in which to execute code and protect assets. ### DYNAMIC POWER MANAGEMENT The ADSP-BF51x processors provide four operating modes, each with a different performance/power profile. In addition, dynamic power management provides the control functions to dynamically alter the processor core supply voltage, further reducing power dissipation. When configured for a 0 V core supply voltage, the processor enters the hibernate state. Control of clocking to each of the processor peripherals also reduces power consumption. See Table 5 for a summary of the power settings for each mode. **Table 5. Power Settings** | Mode/State | PLL | PLL<br>Bypassed | Core<br>Clock<br>(CCLK) | System<br>Clock<br>(SCLK) | Core<br>Power | |------------|----------------------|-----------------|-------------------------|---------------------------|---------------| | Full On | Enabled | No | Enabled | Enabled | On | | Active | Enabled/<br>Disabled | Yes | Enabled | Enabled | On | | Sleep | Enabled | _ | Disabled | Enabled | On | | Deep Sleep | Disabled | _ | Disabled | Disabled | On | | Hibernate | Disabled | _ | Disabled | Disabled | Off | ### Full-On Operating Mode—Maximum Performance In the full-on mode, the PLL is enabled and is not bypassed, providing capability for maximum operational frequency. This is the power-up default execution state in which maximum performance can be achieved. The processor core and all enabled peripherals run at full speed. ### **Active Operating Mode—Moderate Power Savings** In the active mode, the PLL is enabled but bypassed. Because the PLL is bypassed, the processor's core clock (CCLK) and system clock (SCLK) run at the input clock (CLKIN) frequency. In this mode, the CLKIN to CCLK multiplier ratio can be changed, although the changes are not realized until the full-on mode is entered. DMA access is available to appropriately configured L1 memories. In the active mode, it is possible to disable the PLL through the PLL control register (PLL\_CTL). If disabled, the PLL must be re-enabled before transitioning to the full-on or sleep modes. ### Sleep Operating Mode—High Dynamic Power Savings The sleep mode reduces dynamic power dissipation by disabling the clock to the processor core (CCLK). The PLL and system clock (SCLK), however, continue to operate in this mode. Typically an external event or RTC activity wakes up the processor. When in the sleep mode, asserting wakeup causes the processor to sense the value of the BYPASS bit in the PLL control register (PLL\_CTL). If BYPASS is disabled, the processor transitions to the full on mode. If BYPASS is enabled, the processor transitions to the active mode. System DMA access to L1 memory is not supported in sleep mode. ## Deep Sleep Operating Mode—Maximum Dynamic Power Savings The deep sleep mode maximizes dynamic power savings by disabling the clocks to the processor core (CCLK) and to all synchronous peripherals (SCLK). Asynchronous peripherals, such as the RTC, may still be running but cannot access internal resources or external memory. This powered-down mode can only be exited by assertion of the reset interrupt ( $\overline{\text{RESET}}$ ) or by an asynchronous interrupt generated by the RTC. When in deep sleep mode, an RTC asynchronous interrupt causes the processor to transition to the Active mode. Assertion of $\overline{\text{RESET}}$ while in deep sleep mode causes the processor to transition to the full on mode. ### Hibernate State—Maximum Static Power Savings The hibernate state maximizes static power savings by disabling the voltage and clocks to the processor core (CCLK) and system blocks (SCLK). Any critical information stored internally (memory contents, register contents, etc.) must be written to a non-volatile storage device prior to removing power if the processor state is to be preserved. Writing b#00 to the FREQ bits in the VR\_CTL register also causes EXT\_WAKE to transition low, which can be used to signal an external voltage regulator to shut down Since $V_{\rm DDEXT}$ is still supplied in this mode, all of the external signals three-state, unless otherwise specified. This allows other devices that may be connected to the processor to still have power applied without drawing unwanted current. The Ethernet module can signal an external regulator to wake up using EXT\_WAKE. If PF15 does not connect as a PHYINT signal to an external PHY device, it can be pulled low by any other device to wake the processor up. The processor can also be woken up by a real-time clock wakeup event or by asserting the RESET pin. All hibernate wakeup events initiate the hardware reset sequence. Individual sources are enabled by the VR\_CTL register. The EXT\_WAKE signal is provided to indicate the occurrence of wakeup events. With the exception of the VR\_CTL and the RTC registers, all internal registers and memories lose their content in the hibernate state. State variables may be held in external SRAM or SDRAM. The SCKELOW bit in the VR\_CTL register controls whether or not SDRAM operates in self-refresh mode, which allows it to retain its content while the processor is in hibernation and through the subsequent reset sequence. ### **Power Savings** As shown in Table 6, the processors support up to six different power domains, which maximizes flexibility while maintaining compliance with industry standards and conventions. By isolating the internal logic of the processor into its own power domain, separate from the RTC and other I/O, the processor can take advantage of dynamic power management without affecting the RTC or other I/O devices. There are no sequencing requirements for the various power domains, but all domains must be powered according to the appropriate Specifications table for processor Operating Conditions; even if the feature/peripheral is not used. **Table 6. Power Domains** | Power Domain | V <sub>DD</sub> Range | |---------------------------------------------|-----------------------| | All internal logic, except RTC, Memory, OTP | $V_{DDINT}$ | | RTC internal logic and crystal I/O | $V_{DDRTC}$ | | Memory logic | $V_{\text{DDMEM}}$ | | OTP logic | $V_{DDOTP}$ | | Optional internal flash | $V_{DDFLASH}$ | | All other I/O | $V_{DDEXT}$ | The dynamic power management feature of the processor allows both the processor's input voltage ( $V_{DDINT}$ ) and clock frequency ( $f_{CCLK}$ ) to be dynamically controlled. The power dissipated by a processor is largely a function of its clock frequency and the square of the operating voltage. For example, reducing the clock frequency by 25% results in a 25% reduction in dynamic power dissipation, while reducing the voltage by 25% reduces dynamic power dissipation by more than 40%. Further, these power savings are additive, in that if the clock frequency and supply voltage are both reduced, the power savings can be dramatic, as shown in the following equations. Power Savings Factor $$= \frac{f_{CCLKRED}}{f_{CCLKNOM}} \times \left(\frac{V_{DDINTRED}}{V_{DDINTNOM}}\right)^2 \times \left(\frac{T_{RED}}{T_{NOM}}\right)$$ % Power Savings = $(1 - Power Savings Factor) \times 100\%$ where the variables in the equations are: $f_{CCLKNOM}$ is the nominal core clock frequency $f_{CCLKRED}$ is the reduced core clock frequency $V_{\it DDINTNOM}$ is the nominal internal supply voltage $V_{DDINTRED}$ is the reduced internal supply voltage $T_{NOM}$ is the duration running at $f_{CCLKNOM}$ $T_{RED}$ is the duration running at $f_{CCLKRED}$ ### **VOLTAGE REGULATION INTERFACE** The ADSP-BF51x processors require an external voltage regulator to power the $V_{\rm DDINT}$ domain. To reduce standby power consumption in the hibernate state, the external voltage regulator can be signaled through EXT\_WAKE to remove power from the processor core. EXT\_WAKE is high-true for power-up and may be connected directly to the low-true shut down input of many common regulators. The Power Good $(\overline{PG})$ input signal allows the processor to start only after the internal voltage has reached a chosen level. In this way, the startup time of the external regulator is detected after hibernation. For a complete description of the $\overline{PG}$ functionality, refer to the ADSP-BF51x Blackfin Processor Hardware Reference. ### **CLOCK SIGNALS** The ADSP-BF51x processors can be clocked by an external crystal, a sine wave input, or a buffered, shaped clock derived from an external clock oscillator. If an external clock is used, it should be a TTL compatible signal and must not be halted, changed, or operated below the specified frequency during normal operation. This signal is connected to the processor CLKIN signal. When an external clock is used, the XTAL pin/ball must be left unconnected. Alternatively, because the processor includes an on-chip oscillator circuit, an external crystal may be used. For fundamental frequency operation, use the circuit shown in Figure 5. A parallel-resonant, fundamental frequency, microprocessor-grade crystal is connected across the CLKIN and XTAL pins/balls. The on-chip resistance between the CLKIN pin/ball and the XTAL pin/ball is in the 500 k $\Omega$ range. Further parallel resistors are typically not recommended. The two capacitors and the series resistor shown in Figure 5 fine tune phase and amplitude of the sine frequency. The capacitor and resistor values shown in Figure 5 are typical values only. The capacitor values are dependent upon the crystal manufacturers' load capacitance recommendations and the PCB physical layout. The resistor value depends on the drive level specified by the crystal manufacturer. The user should verify the customized values based on careful investigations on multiple devices over temperature range. NOTE: VALUES MARKED WITH \* MUST BE CUSTOMIZED, DEPENDING ON THE CRYSTAL AND LAYOUT. PLEASE ANALYZE CAREFULLY. FOR FREQUENCIES ABOVE 33 MHz, THE SUGGESTED CAPACITOR VALUE OF 18 pF SHOULD BE TREATED AS A MAXIMUM, AND THE SUGGESTED RESISTOR VALUE SHOULD BE REDUCED TO 0 $\Omega$ . Figure 5. External Crystal Connections A third-overtone crystal can be used for frequencies above 25 MHz. The circuit is then modified to ensure crystal operation only at the third overtone, by adding a tuned inductor circuit as shown in Figure 5. A design procedure for third-overtone operation is discussed in detail in application note (*EE-168*) *Using Third Overtone Crystals with the ADSP-218x DSP* on the Analog Devices website (www.analog.com)—use site search on "EE-168." The CLKBUF signal is an output signal, which is a buffered version of the input clock. This signal is particularly useful in Ethernet applications to limit the number of required clock sources in the system. In this type of application, a single 25 MHz or 50 MHz crystal may be applied directly to the processor. The 25 MHz or 50 MHz output of CLKBUF can then be connected to an external Ethernet MII or RMII PHY device. The Blackfin core runs at a different clock rate than the on-chip peripherals. As shown in Figure 6, the core clock (CCLK) and system peripheral clock (SCLK) are derived from the input clock (CLKIN) signal. An on-chip PLL is capable of multiplying the CLKIN signal by a programmable 5× to 64× multiplication factor (bounded by specified minimum and maximum VCO frequencies). The default multiplier is 6×, but it can be modified by a software instruction sequence. On-the-fly frequency changes can be effected by simply writing to the PLL\_DIV register. The maximum allowed CCLK and SCLK rates depend on the applied voltages $V_{\rm DDINT},\,V_{\rm DDEXT},\,$ and $V_{\rm DDMEM},\,$ the VCO is always permitted to run up to the frequency specified by the part's speed grade. The CLKOUT signal reflects the SCLK frequency to the off-chip world. It belongs to the SDRAM interface, but it functions as reference signal in other timing specifications as well. While active by default, it can be disabled using the EBIU\_SDGCTL and EBIU\_AMGCTL registers. Figure 6. Frequency Modification Methods All on-chip peripherals are clocked by the system clock (SCLK). The system clock frequency is programmable by means of the SSEL3–0 bits of the PLL\_DIV register. The values programmed into the SSEL fields define a divide ratio between the PLL output (VCO) and the system clock. SCLK divider values are 1 through 15. Table 7 illustrates typical system clock ratios. Note that the divisor ratio must be chosen to limit the system clock frequency to its maximum of $f_{SCLK}$ . The SSEL value can be changed dynamically without any PLL lock latencies by writing the appropriate values to the PLL divisor register (PLL\_DIV). **Table 7. Example System Clock Ratios** | Signal Name | Divider Ratio | • | quency Ratios<br>Hz) | |-------------|---------------|-----|----------------------| | SSEL3-0 | VCO/SCLK | vco | SCLK | | 0010 | 2:1 | 100 | 50 | | 0110 | 6:1 | 300 | 50 | | 1010 | 10:1 | 400 | 40 | The core clock (CCLK) frequency can also be dynamically changed by means of the CSEL1–0 bits of the PLL\_DIV register. Supported CCLK divider ratios are 1, 2, 4, and 8, as shown in Table 8. This programmable core clock capability is useful for fast core frequency modifications. **Table 8. Core Clock Ratios** | Signal Name | Divider Ratio | Example Frequency Rat<br>(MHz) | | | |-------------|---------------|--------------------------------|------|--| | CSEL1-0 | VCO/CCLK | vco | CCLK | | | 00 | 1:1 | 300 | 300 | | | 01 | 2:1 | 300 | 150 | | | 10 | 4:1 | 400 | 100 | | | 11 | 8:1 | 200 | 25 | | The maximum CCLK frequency not only depends on the part's speed grade (see Page 70), it also depends on the applied $V_{\rm DDINT}$ voltage. See Table 12 for details. The maximal system clock rate (SCLK) depends on the chip package and the applied $V_{\rm DDINT}$ , $V_{\rm DDEXT}$ , and $V_{\rm DDMEM}$ voltages (see Table 14 on Page 26). ### **BOOTING MODES** The processor has several mechanisms (listed in Table 9) for automatically loading internal and external memory after a reset. The boot mode is defined by three BMODE input bits dedicated to this purpose. There are two categories of boot modes. In master boot modes the processor actively loads data from parallel or serial memories. In slave boot modes the processor receives data from external host devices. The boot modes listed in Table 9 provide a number of mechanisms for automatically loading the processor's internal and external memories after a reset. By default, all boot modes use the slowest meaningful configuration settings. Default settings can be altered via the initialization code feature at boot time or by proper OTP programming at pre-boot time. The BMODE bits of the reset configuration register, sampled during power-on resets and software-initiated resets, implement the modes shown in Table 9. **Table 9. Booting Modes** | BMODE2-0 | Description | |----------|----------------------------------------------| | 000 | Idle - No boot | | 001 | Boot from 8- or 16-bit external flash memory | | 010 | Boot from internal SPI memory | Table 9. Booting Modes (Continued) | BMODE2-0 | Description | |----------|-------------------------------------------------| | 011 | Boot from external SPI memory (EEPROM or flash) | | 100 | Boot from SPI0 host | | 101 | Boot from OTP memory | | 110 | Boot from SDRAM | | 111 | Boot from UARTO Host | - Idle/no boot mode (BMODE = 0x0)—In this mode, the processor goes into idle. The idle boot mode helps recover from illegal operating modes, such as when the user has mis configured the OTP memory. - Boot from 8-bit or 16-bit external flash memory (BMODE = 0x1)—In this mode, the boot kernel loads the first block header from address 0x2000 0000 and—depending on instructions containing in the header—the boot kernel performs 8-bit or 16-bit boot or starts program execution at the address provided by the header. By default, all configuration settings are set for the slowest device possible (3-cycle hold time, 15-cycle R/W access times, 4-cycle setup). The ARDY is not enabled by default, but it can be enabled by OTP programming. Similarly, all interface behavior and timings can be customized by OTP programming. This includes activation of burst-mode or page-mode operation. In this mode, all signals belonging to the asynchronous interface are enabled at the port muxing level. - Boot from internal SPI memory (BMODE = 0x2)—The processor uses the internal PH8 GPIO signal to load code previously loaded to the 4M bit internal SPI flash connected to SPIO. Only available on the ADSP-BF512F/ ADSP-BF514F/ADSP-BF516F/ADSP-BF518F. - Boot from external SPI EEPROM or flash (BMODE = 0x3)—8-bit, 16-bit, 24-bit or 32-bit addressable devices are supported. The processor uses the PG15 GPIO signal (at \$\overline{SPIOSEL2}\$) to select a single SPI EEPROM/flash device connected to the SPI0 interface; then submits a read command and successive address bytes (0x00) until a valid 8-, 16-, 24-, or 32-bit addressable device is detected. Pull-up resistors are required on the SSEL and MISO signals. By default, a value of 0x85 is written to the SPI0\_BAUD register. - Boot from SPI0 host device (BMODE = 0x4)—The processor operates in SPI slave mode and is configured to receive the bytes of the LDR file from an SPI host (master) agent. In the host, the HWAIT signal must be interrogated by the host before every transmitted byte. A pull-up resistor is required on the SPIOSS input. A pull-down on the serial clock may improve signal quality and booting robustness. - Boot from OTP memory (BMODE = 0x5)—This provides a stand-alone booting method. The boot stream is loaded from on-chip OTP memory. By default the boot stream is expected to start from OTP page 0x40 on and can occupy - all public OTP memory up to page 0xDF. This is 2560 bytes. Since the start page is programmable the maximum size of the boot stream can be extended to 3072 bytes. - Boot from SDRAM (BMODE = 0x6)—This is a warm boot scenario, where the boot kernel starts booting from address 0x0000 0010. The SDRAM is expected to contain a valid boot stream and the SDRAM controller must be configured by the OTP settings. - Boot from UART0 host (BMODE = 0x7)—Using an autobaud handshake sequence, a boot-stream formatted program is downloaded by the host. The host selects a bit rate within the UART clocking capabilities. When performing the autobaud, the UART expects a "@" (0x40) character (eight bits data, one start bit, one stop bit, no parity bit) on the RX0 signal to determine the bit rate. The UART then replies with an acknowledgement composed of 4 bytes (0xBF—the value of UART0\_DLL and 0x00—the value of UART0\_DLH). The host can then download the boot stream. To hold off the host the Blackfin processor signals the host with the boot host wait (HWAIT) signal. Therefore, the host must monitor HWAIT before every transmitted byte. For each of the boot modes, a 16-byte header is first read from an external memory device. The header specifies the number of bytes to be transferred and the memory destination address. Multiple memory blocks may be loaded by any boot sequence. Once all blocks are loaded, program execution commences from the address stored in the EVT1 register. Prior to booting, the pre-boot routine interrogates the OTP memory. Individual boot modes can be customized or even disabled based on OTP programming. External hardware, especially booting hosts may watch the HWAIT signal to determine when the pre-boot has finished and the boot kernel starts the boot process. By programming OTP memory, the user can instruct the preboot routine to also customize the PLL, the SDRAM Controller, and the Asynchronous Interface. The boot kernel differentiates between a regular hardware reset and a wakeup-from-hibernate event to speed up booting in the later case. Bits 6-4 in the system reset configuration (SYSCR) register can be used to bypass pre-boot routine and/or boot kernel in case of a software reset. They can also be used to simulate a wakeup-from-hibernate boot in the software reset case. The boot process can be further customized by "initialization code." This is a piece of code that is loaded and executed prior to the regular application boot. Typically, this is used to configure the SDRAM controller or to speed up booting by managing PLL, clock frequencies, wait states, or serial bit rates. The boot ROM also features C-callable function entries that can be called by the user application at run time. This enables second-stage boot or boot management schemes to be implemented with ease. #### INSTRUCTION SET DESCRIPTION The Blackfin processor family assembly language instruction set employs an algebraic syntax designed for ease of coding and readability. The instructions have been specifically tuned to provide a flexible, densely encoded instruction set that compiles to a very small final memory size. The instruction set also provides fully featured multifunction instructions that allow the programmer to use many of the processor core resources in a single instruction. Coupled with many features more often seen on microcontrollers, this instruction set is very efficient when compiling C and C++ source code. In addition, the architecture supports both user (algorithm/application code) and supervisor (O/S kernel, device drivers, debuggers, ISRs) modes of operation, allowing multiple levels of access to core processor resources. The assembly language, which takes advantage of the processor's unique architecture, offers the following advantages: - Seamlessly integrated DSP/MCU features are optimized for both 8-bit and 16-bit operations. - A multi-issue load/store modified-harvard architecture, which supports two 16-bit MACs or four 8-bit ALUs plus two load/store plus two pointer updates per cycle. - All registers, I/O, and memory are mapped into a unified 4G byte memory space, providing a simplified programming model. - Microcontroller features, such as arbitrary bit and bit-field manipulation, insertion, and extraction; integer operations on 8-, 16-, and 32-bit data-types; and separate user and supervisor stack pointers. - Code density enhancements, which include intermixing of 16-bit and 32-bit instructions (no mode switching, no code segregation). Frequently used instructions are encoded in 16 bits. ### **DEVELOPMENT TOOLS** The ADSP-BF51x processors are supported with a complete set of CROSSCORE® software and hardware development tools, including Analog Devices emulators and VisualDSP++\* development environment. The same emulator hardware that supports other Blackfin processors also fully emulates the ADSP-BF51x processors. For more information about development tools, visit www.analog.com. ### **EZ-KIT Lite Evaluation Board** For evaluation of the processors, use the EZ-KIT Lite<sup>®</sup> board being developed by Analog Devices. The board comes with on-chip emulation capabilities and is equipped to enable software development. Multiple daughter cards are available. # DESIGNING AN EMULATOR-COMPATIBLE PROCESSOR BOARD (TARGET) The Analog Devices family of emulators are tools that every system developer needs in order to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG Test Access Port (TAP) on each JTAG processor. The emulator uses the TAP to access the internal features of the processor, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The processor must be halted to send data and commands, but once an operation has been completed by the emulator, the processor system is set running at full speed with no impact on system timing. To use these emulators, the target board must include a header that connects the processor's JTAG port to the emulator. For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see (EE-68) Analog Devices JTAG Emulation Technical Reference on the Analog Devices website (www.analog.com)—use site search on "EE-68." This document is updated regularly to keep pace with improvements to emulator support. ### **RELATED DOCUMENTS** The following publications that describe the ADSP-BF512/ADSP-BF514/ADSP-BF516/ADSP-BF518 processors (and related processors) can be ordered from any Analog Devices sales office or accessed electronically on our website: - Getting Started With Blackfin Processors - ADSP-BF512/BF512F, BF514/BF514F, BF516/BF516F, BF518/BF518F Blackfin Processor Hardware Reference - ADSP-BF53x/BF56x Blackfin Processor Programming Reference - ADSP-BF512/BF512F, BF514/BF514F, BF516/BF516F, BF518/BF518F Blackfin Processor Anomaly List ### **RELATED SIGNAL CHAINS** A *signal chain* is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. For more information about this term and related topics, see the "signal chain" entry in Wikipedia or the Glossary of EE Terms on the Analog Devices website. Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website. The Application Signal Chains page in the Circuits from the Lab™ site (http://www.analog.com/signalchains) provides: - Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications - Drill down links for components in each chain to selection guides and application information - Reference designs applying best practice design techniques ### LOCKBOX SECURE TECHNOLOGY DISCLAIMER Analog Devices products containing Lockbox Secure Technology are warranted by Analog Devices as detailed in the Analog Devices Standard Terms and Conditions of Sale. To our knowledge, the Lockbox Secure Technology, when used in accordance with the data sheet and hardware reference manual specifications, provides a secure method of implementing code and data safeguards. However, Analog Devices does not guarantee that this technology provides absolute security. ACCORDINGLY, ANALOG DEVICES HEREBY DISCLAIMS ANY AND ALL EXPRESS AND IMPLIED WARRANTIES THAT THE LOCK-BOX SECURE TECHNOLOGY CANNOT BE BREACHED, COMPROMISED, OR OTHERWISE CIRCUMVENTED AND IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY LOSS, DAMAGE, DESTRUCTION, OR RELEASE OF DATA, INFORMATION, PHYSICAL PROPERTY, OR INTEL-LECTUAL PROPERTY. ### SIGNAL DESCRIPTIONS The processors' signal definitions are listed in Table 10. In order to maintain maximum function and reduce package size and signal count, some signals have dual, multiplexed functions. In cases where signal function is reconfigurable, the default state is shown in plain text, while the alternate function is shown in italics. All pins are three-stated during and immediately after reset, with the exception of the external memory interface, asynchronous and synchronous memory control, and the buffered XTAL output pin (CLKBUF). On the external memory interface, the control and address lines are driven high, with the exception of CLKOUT, which toggles at the system clock rate. During hibernate all outputs are three-stated unless otherwise noted in Table 10. All I/O signals have their input buffers disabled with the exception of the signals noted in the data sheet that need pull-ups or pull downs if unused. The SDA (serial data) and SCL (serial clock) pins/balls are open drain and therefore require a pullup resistor. Consult version 2.1 of the I<sup>2</sup>C specification for the proper resistor value. It is strongly advised to use the available IBIS models to ensure that a given board design meets overshoot/undershoot and signal integrity requirements. If no IBIS simulation is performed, it is strongly recommended to add series resistor terminations for all Driver Types A, C and D. The termination resistors should be placed near the processor to reduce transients and improve signal integrity. The resistance value, typically 33 $\Omega$ or 47 $\Omega$ , should be chosen to match the average board trace impedance. Additionally, adding a parallel termination to CLKOUT may prove useful in further enhancing signal integrity. Be sure to verify overshoot/undershoot and signal integrity specifications on actual hardware. Table 10. Signal Descriptions | Signal Name | Туре | Function | Driver<br>Type <sup>1</sup> | |------------------------------------------|------|-----------------------------------------------------------------------------------------------|-----------------------------| | EBIU | ľ | | <u> </u> | | ADDR19–1 | 0 | Address Bus | Α | | DATA15-0 | I/O | Data Bus | Α | | ABE1-0/SDQM1-0 | 0 | Byte Enable or Data Mask | Α | | AMS1-0 | 0 | Asynchronous Memory Bank Selects (Require pull-ups if hibernate is used) | Α | | ĀRĒ | 0 | Asynchronous Memory Read Enable | Α | | <del>AWE</del> | 0 | Asynchronous Memory Write Enable | | | SRAS | 0 | SDRAM Row Address Strobe | | | SCAS | 0 | SDRAM Column Address Strobe | | | SWE | 0 | SDRAM Write Enable | | | SCKE | 0 | SDRAM Clock Enable (Requires a pull-down if hibernate with SDRAM self-refresh is used) | А | | CLKOUT | 0 | SDRAM Clock Output | В | | SA10 | 0 | SDRAM A10 Signal | Α | | SMS | 0 | SDRAM Bank Select | Α | | Port F: GPIO and Multiplexed Peripherals | | | | | PF0/ETxD2/PPI D0/SPI1SEL2/TACLK6 | I/O | GPIO/Ethernet MII Transmit D2/PPI Data 0/SPI1 Slave Select 2/Timer6 Alternate Clock | С | | PF1/ERxD2/PPI D1/PWM AH/TACLK7 | I/O | GPIO/Ethernet MII Receive D2/PPI Data 1/PWM AH Output/Timer7 Alternate Clock | С | | PF2/ETxD3/PPI D2/PWM AL | I/O | GPIO/Ethernet Transmit D3/PPI Data 2/PWM AL Output | С | | PF3/ERxD3/PPI D3/PWM BH/TACLK0 | I/O | GPIO/Ethernet MII Data Receive D3/PPI Data 3/PWM BH Output/Timer0 Alternate Clock | С | | PF4/ERxCLK/PPI D4/PWM BL/TACLK1 | I/O | GPIO/Ethernet MII Receive Clock/PPI Data 4/PWM BL Out/Timer1 Alternate CLK | С | | PF5/ERxDV/PPI D5/PWM CH/TACIO | I/O | GPIO/Ethernet MII Receive Data Valid/PPI Data 5/PWM CH Out<br>/Timer0 Alternate Capture Input | С | | PF6/COL/PPI D6/PWM CL/TACI1 | I/O | GPIO/Ethernet MII Collision/PPI Data 6/PWM CL Out/Timer1 Alternate Capture Input | С | | PF7/SPIOSEL1/PPI D7/PWMSYNC | I/O | GPIO/SPI0 Slave Select 1/PPI Data 7/PWM Sync | С | **Table 10. Signal Descriptions** | Signal Name | Туре | Function | Drive<br>Type <sup>1</sup> | |--------------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------|----------------------------| | PF8/MDC/PPI D8/SPI1SEL4 | I/O | GPIO/Ethernet Management Channel Clock/PPI Data 8/SPI1 Slave Select 4 | С | | PF9/MDIO/PPI D9/TMR2 | I/O | GPIO/Ethernet Management Channel Serial Data/PPI Data 9/Timer 2 | С | | PF10/ETxD0/PPI D10/TMR3 | I/O | GPIO/Ethernet MII or RMII Transmit D0/PPI Data 10/Timer 3 | С | | PF11/ERxD0/PPI D11/PWM AH/TACI3 | I/O | GPIO/Ethernet MII Receive D0/PPI Data 11/PWM AH output<br>/Timer3 Alternate Capture Input | С | | PF12/ETxD1/PPI D12/PWM AL | I/O | GPIO/Ethernet MII Transmit D1/PPI Data 12/PWM AL Output | С | | PF13/ERxD1/PPI D13/PWM BH | I/O | GPIO/Ethernet MII or RMII Receive D1/PPI Data 13/PWM BH Output | C | | PF14/ETxEN/PPI D14/PWM BL | I/O | GPIO/Ethernet MII Transmit Enable/PPI Data 14/PWM BL Out | С | | PF15 <sup>2</sup> /RMII PHYINT/PPI D15/PWM_SYNCA | I/O | GPIO/Ethernet MII PHY Interrupt/PPI Data 15/Alternate PWM Sync | C | | Port G: GPIO and Multiplexed Peripherals | | | | | PGO/MIICRS/RMIICRS/HWAIT <sup>3</sup> /SPI1SEL3 | I/O | GPIO/Ethernet MII or RMII Carrier Sense or RMII Data Valid/HWAIT/SPI1 Slave Select3 | С | | PG1/ERxER/DMAR1/PWM CH | I/O | GPIO/Ethernet MII or RMII Receive Error/DMA Req 1/PWM CH Out | С | | PG2/MIITxCLK/RMIIREF_CLK/DMAR0/PWM CL | I/O | GPIO/Ethernet MII or RMII Reference Clock/DMA Req 0/PWM CL Out | С | | PG3/DR0PRI/RSI_DATA0/SPI0SEL5/TACLK3 | I/O | GPIO/SPORTO Primary Rx Data/RSI Data 0/SPI0 Slave Select 5/Timer3 Alternate CLK | c | | PG4/RSCLKO/RSI DATA1/TMR5/TACI5 | I/O | GPIO/SPORTO Rx Clock/RSI Data 1/Timer 5/Timer5 Alternate Capture Input | D | | PG5/RFS0/RSI_DATA2/PPICLK/TMRCLK | I/O | GPIO/SPORTO Rx Frame Sync/RSI Data 2/PPI Clock/External Timer Reference | С | | PG6/TFS0/RSI_DATA3/TMR0/PPIFS1 | I/O | GPIO/SPORT0 Tx Frame Sync/RSI Data 3/Timer0/PPI Frame Sync1 | C | | PG7/DT0PRI/RSI_CMD/TMR1/PPIFS2 | I/O | GPIO/SPORT0 Tx Primary Data/RSI Command/Timer 1/PPI Frame Sync2 | c | | PG8/TSCLK0/RSI_CLK/TMR6/TACI6 | I/O | GPIO/SPORTO Tx Clock/RSI Clock/Timer 6/Timer6 Alternate Capture Input | D | | PG9/DT0SEC/UART0TX/TMR4 | 1/0 | GPIO/SPORTO Secondary Tx Data/UARTO Transmit/Timer 4 | c | | PG10/DR0SEC/UARTORX/TACI4 | 1/0 | GPIO/SPORTO Secondary Rx Data/UARTO Receive/Timer4 Alternate Capture Input | C | | PG11/SPI0SS/AMS2/SPI1SEL5/TACLK2 | I/O | GPIO/SPI0 Slave Device Select/Asynchronous Memory Bank Select 2/SPI1 Slave Select 5/Timer2 Alternate CLK | С | | PG12/SPI0SCK/PPICLK/TMRCLK/PTP_PPS | I/O | GPIO/SPI0 Clock/PPI Clock/External Timer Reference/PTP Pulse Per Second Out | D | | PG13/SPIOMISO <sup>4</sup> /TMR0/PPIFS1/<br>PTP_CLKOUT | I/O | GPIO/SPI0 Master In Slave Out/Timer0/PPI Frame Sync1/PTP Clock Out | С | | PG14/SPI0MOSI/TMR1/PPIFS2/PWM TRIP<br>/PTP_AUXIN | I/O | GPIO/SPI0 Master Out Slave In/Timer 1/PPI Frame Sync2/PWM Trip/PTP Auxiliary Snapshot Trigger Input | С | | PG15/SPIOSEL2/PPIFS3/AMS3 | I/O | GPIO/SPI0 Slave Select 2/PPI Frame Sync3/Asynchronous Memory Bank Select 3 | С | | Port H: GPIO and Multiplexed Peripherals | | | | | PHO/DR1PRI/SPI1SS/RSI_DATA4 | I/O | GPIO/SPORT1 Primary Rx Data/SPI1 Device Select/RSI Data 4 | C | | PH1/RFS1/SPI1MISO/RSI_DATA5 | I/O | GPIO/SPORT1 Rx Frame Sync/SPI1 Master In Slave Out/RSI Data 5 | C | | PH2/RSCLK1/SPI1SCK/RSI DATA6 | I/O | GPIO/SPORT1 Rx Clock/SPI1 Clock/RSI Data 6 | D | | PH3/DT1PRI/SPI1MOSI/RSI DATA7 | I/O | GPIO/SPORT1 Primary Tx Data/SPI1 Master Out Slave In/RSI Data 7 | C | | PH4/TFS1/AOE/SPIOSEL3/CUD | I/O | GPIO/SPORT1 Tx Frame Sync/Asynchronous Memory Output Enable/SPI0 Slave Select 3/Counter Up Direction | С | | PH5/TSCLK1/ARDY/PTP_EXT_CLKIN/CDG | I/O | GPIO/SPORT1 Tx Clock/Asynchronous Memory Hardware Ready Control/<br>External Clock for PTP TSYNC/Counter Down Gate | | | PH6/DT1SEC/UART1TX/SPI1SEL1/CZM | I/O | GPIO/SPORT1 Secondary Tx Data/UART1 Transmit/SPI1 Slave Select 1<br>/Counter Zero Marker | С | | PH7/DR1SEC/UART1RX/TMR7/TACI2 | I/O | GPIO/SPORT1 Secondary Rx Data/UART1 Receive/Timer 7/Timer2 Alternate Clock<br>Input | С | Table 10. Signal Descriptions | Signal Name | Туре | Function | Driver<br>Type <sup>1</sup> | |------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | Port J | | | | | PJ0:SCL | I/O 5V | TWI Serial Clock (This signal is an open-drain output and requires a pull-up resistor. Consult version 2.1 of the I <sup>2</sup> C specification for the proper resistor value. | E | | PJ1:SDA | I/O 5V | TWI Serial Data (This signal is an open-drain output and requires a pull-up resistor. Consult version 2.1 of the $I^2$ C specification for the proper resistor value. | E | | Real Time Clock | | | | | RTXI | 1 | RTC Crystal Input (This ball should be pulled low when not used.) | | | RTXO | 0 | RTC Crystal Output (Does not three-state during hibernate) | | | JTAG Port | | | | | TCK | Ţ | JTAG Clock | | | TDO | 0 | JTAG Serial Data Out | С | | TDI | 1 | JTAG Serial Data In | | | TMS | 1 | JTAG Mode Select | | | TRST | ı | JTAG Reset (This signal should be pulled low if the JTAG port is not used.) | | | EMU | 0 | Emulation Output | С | | Clock | <u>.</u> | | • | | CLKIN | Ţ | Clock/Crystal Input | | | XTAL | 0 | Crystal Output (If CLKBUF is enabled, does not three-state during hibernate) | | | CLKBUF | 0 | Buffered XTAL Output (If enabled, does not three-state during hibernate) | C | | Mode Controls | • | | | | RESET | Ţ | Reset | | | NMI | 1 | Non-maskable Interrupt (This signal should be pulled high when not used.) | | | BMODE2-0 | 1 | Boot Mode Strap 2-0 | | | Voltage Regulation Interface | • | | | | PG | Ţ | Power Good (This signal should be pulled low when not used.) | | | EXT_WAKE | 0 | Wake up Indication (Does not three-state during hibernate) | F | | Power Supplies | | ALL SUPPLIES MUST BE POWERED See Operating Conditions on Page 25. | | | $V_{\text{DDEXT}}$ | Р | I/O Power Supply | | | $V_{\text{DDINT}}$ | Р | Internal Power Supply | | | $V_{DDRTC}$ | Р | Real Time Clock Power Supply | | | $V_{DDFLASH}$ | Р | Internal SPI Flash Power Supply | | | $V_{DDMEM}$ | Р | MEM Power Supply | | | $V_{PPOTP}$ | Р | OTP Programming Voltage | | | $V_{DDOTP}$ | Р | OTP Power Supply | | | GND | G | Ground for All Supplies | | <sup>&</sup>lt;sup>1</sup> See Output Drive Currents on Page 55 for more information about each driver type. <sup>&</sup>lt;sup>2</sup> When driven low, the PF15 signal can be used to wake up the processor from the hibernate state, either in normal GPIO mode or in Ethernet mode as PHYINT. If the pin/ball is used for wake up, enable the feature with the PHYWE bit in the VR\_CTL register, and pull-up the signal with a resistor. <sup>&</sup>lt;sup>3</sup> Boot host wait is a GPIO signal toggled by the boot kernel. The mandatory external pull-up/pull-down resistor defines the signal polarity. <sup>&</sup>lt;sup>4</sup> A pull-up resistor is required for the boot from external SPI EEPROM or flash (BMODE = 0x3). ### **SPECIFICATIONS** Note that component specifications are subject to change without notice. ### **OPERATING CONDITIONS** | Parame | ter | Conditions | Min | Nominal | Max | Unit | |-----------------------------------|-----------------------------------------|--------------------------------------------------------------------------------|---------------------------|-----------------|-----------------------------|------| | V <sub>DDINT</sub> | Internal Supply Voltage | | 1.164 | | 1.47 | ٧ | | $V_{DDEXT}^{1}$ | External Supply Voltage <sup>2</sup> | | 1.7 | 1.8, 2.5 or 3.3 | 3.6 | ٧ | | $V_{\text{DDRTC}}^{3}$ | RTC Power Supply Voltage | | 2.25 | | 3.6 | ٧ | | $V_{\text{DDMEM}}^4$ | MEM Supply Voltage | | 1.7 | 1.8, 2.5 or 3.3 | 3.6 | ٧ | | V <sub>DDFLASH</sub> <sup>3</sup> | Internal SPI Flash Supply<br>Voltage | | 1.7 | 1.8 | 1.9 | V | | $V_{\text{DDOTP}}$ | OTP Supply Voltage | | 2.25 | 2.5 | 2.75 | V | | $V_{PPOTP}$ | OTP Programming Voltage | | | | | | | | For Reads <sup>1</sup> | | 2.25 | 2.5 | 2.75 | ٧ | | | For Writes <sup>5</sup> | | 6.9 | 7.0 | 7.1 | ٧ | | $V_{IH}$ | High Level Input Voltage <sup>6,7</sup> | $V_{DDEXT}/V_{DDMEM} = 1.90 \text{ V}$ | 1.1 | | | V | | $V_{IH}$ | High Level Input Voltage <sup>6,7</sup> | $V_{DDEXT}/V_{DDMEM} = 2.75 \text{ V}$ | 1.7 | | | ٧ | | $V_{IH}$ | High Level Input Voltage <sup>6,7</sup> | $V_{DDEXT}/V_{DDMEM} = 3.6 \text{ V}$ | 2 | | | ٧ | | $V_{\text{IHTWI}}$ | High Level Input Voltage | $V_{DDEXT} = 1.90 \text{ V}/2.75 \text{ V}/3.6 \text{ V}$ | 0.7 x V <sub>BUSTWI</sub> | | $V_{\text{BUSTWI}}^{8}$ | ٧ | | $V_{IL}$ | Low Level Input Voltage <sup>6,7</sup> | $V_{DDEXT}/V_{DDMEM} = 1.7 \text{ V}$ | | | 0.6 | V | | $V_{IL}$ | Low Level Input Voltage <sup>6,7</sup> | $V_{DDEXT}/V_{DDMEM} = 2.25 \text{ V}$ | | | 0.7 | V | | $V_{IL}$ | Low Level Input Voltage <sup>6,7</sup> | $V_{DDEXT}/V_{DDMEM} = 3.0 \text{ V}$ | | | 0.8 | ٧ | | $V_{\text{ILTWI}}$ | Low Level Input Voltage | $V_{DDEXT} = Minimum$ | | | $0.3 \times V_{BUSTWI}^{9}$ | ٧ | | $T_J$ | Junction Temperature | 168-Ball CSP_BGA @ T <sub>AMBIENT</sub> = 0°C to +70°C | 0 | | +95 | °C | | $T_J$ | Junction Temperature | 168-Ball CSP_BGA @ $T_{AMBIENT} = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ | -40 | | +105 | °C | | $T_J$ | Junction Temperature | 176-Lead LQFP @ $T_{AMBIENT} = 0$ °C to +70°C | 0 | | +95 | °C | | TJ | Junction Temperature | 176-Lead LQFP @ $T_{AMBIENT} = -40$ °C to $+85$ °C | -40 | | +105 | °C | $<sup>^{\</sup>rm 1}\,{\rm Must}$ remain powered (even if the associated function is not used). $<sup>^2\,\</sup>mathrm{V}_\mathrm{DDEXT}$ is the supply to the GPIO. <sup>&</sup>lt;sup>3</sup> If not used, power with V<sub>DDEXT</sub>. <sup>&</sup>lt;sup>4</sup> Pins/balls that use V<sub>DDMEM</sub> are DATA15-0, ADDR19-1, $\overline{ABE1-0}$ , $\overline{ARE}$ , $\overline{AWE}$ , $\overline{AWS1-0}$ , $\overline{SMS}$ , $\overline{SCAS}$ , $\overline{CLKOUT}$ , $\overline{SRAS}$ , $\overline{SMS}$ , $\overline{SCKE}$ . These pins/balls are not tolerant to voltages higher than V<sub>DDMEM</sub>. When using any of the asynchronous memory signals $\overline{AMS3-2}$ , $\overline{ARDY}$ , or $\overline{AOE}$ V<sub>DDMEM</sub> and V<sub>DDEXT</sub> must be shorted externally because these signals are multiplexed with GPIO <sup>&</sup>lt;sup>5</sup> The V<sub>PPOTP</sub> voltage for writes must only be applied when programming OTP memory. There is a finite amount of cumulative time that this voltage may be applied (dependent on voltage and junction temperature) over the lifetime of the part. <sup>&</sup>lt;sup>6</sup> Bidirectional pins/balls (PF15–0, PG15–0, PH7–0) and input pins/balls (RTXI, TCK, TDI, TMS, TRST, CLKIN, RESET, NMI, and BMODE2–0) of the ADSP-BF51x are 3.3 V tolerant (always accept up to 3.6 V maximum V<sub>IH</sub>). Voltage compliance (on outputs, V<sub>OH</sub>) is limited by the V<sub>DEXT</sub> supply voltage. <sup>&</sup>lt;sup>7</sup> Parameter value applies to all input and bidirectional pins/balls except SDA and SCL. <sup>&</sup>lt;sup>8</sup> The V<sub>IHTWI</sub> min and max value vary with the selection in the TWI\_DT field of the NONGPIO\_DRIVE register. See V<sub>BUSTWI</sub> min and max values in Table 11. <sup>&</sup>lt;sup>9</sup> SDA and SCL are pulled up to V<sub>BUSTWI</sub>. See Table 11. Table 11 shows settings for TWI\_DT in the NONGPIO\_DRIVE register. Set this register prior to using the TWI port. Table 11. TWI\_DT Field Selections and V<sub>DDEXT</sub>/V<sub>BUSTWI</sub> | TWI_DT | V <sub>DDEXT</sub> Nominal | V <sub>BUSTWI</sub> Minimum | V <sub>BUSTWI</sub> Nominal | V <sub>BUSTWI</sub> Maximum | Unit | |----------------|----------------------------|-----------------------------|-----------------------------|-----------------------------|------| | 000 (default) | 3.3 | 2.97 | 3.3 | 3.63 | V | | 001 | 1.8 | 1.7 | 1.8 | 1.98 | V | | 010 | 2.5 | 2.97 | 3.3 | 3.63 | V | | 011 | 1.8 | 2.97 | 3.3 | 3.63 | V | | 100 | 3.3 | 4.5 | 5 | 5.5 | V | | 101 | 1.8 | 2.25 | 2.5 | 2.75 | V | | 110 | 2.5 | 2.25 | 2.5 | 2.75 | V | | 111 (reserved) | _ | _ | _ | _ | _ | Table 12 describes the timing requirements for the processor clocks. Take care in selecting MSEL, SSEL, and CSEL ratios so as not to exceed the maximum core clock and system clock. Table 13 describes phase-locked loop operating conditions. Table 12. Core Clock (CCLK) Requirements<sup>1</sup> | Parameter | | Nominal Voltage Setting | Max | Unit | |------------|--------------------------------------------------------------------------|-------------------------|-----|------| | $f_{CCLK}$ | Core Clock Frequency (V <sub>DDINT</sub> = 1.330 V Minimum) <sup>2</sup> | 1.400 V | 400 | MHz | | $f_{CCLK}$ | Core Clock Frequency (V <sub>DDINT</sub> = 1.164 V Minimum) | 1.225 V | 300 | MHz | <sup>&</sup>lt;sup>1</sup>See the Ordering Guide on Page 70. ### Table 13. Phase-Locked Loop Operating Conditions | Parameter | | Min | Max | Unit | |-----------|-----------------------------------------------|-----|--------------------------|------| | $f_{VCO}$ | Voltage Controlled Oscillator (VCO) Frequency | 70 | Speed Grade <sup>1</sup> | MHz | <sup>&</sup>lt;sup>1</sup>The speed grade of a given part is printed on the chip's package as shown in Figure 7 on Page 31 and can also be seen on the Ordering Guide on Page 70. ### Table 14. SCLK Conditions | | | V <sub>DDEXT</sub> /V <sub>DDMEM</sub> 1.8 V Nominal | V <sub>DDEXT</sub> /V <sub>DDMEM</sub> 2.5 or 3.3 V Nominal | | |------------------------|-----------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------|------| | Parameter <sup>1</sup> | | Max | Max | Unit | | $f_{SCLK}$ | CLKOUT/SCLK Frequency (V <sub>DDINT</sub> ≥ 1.330 V<br>Minimum) | 80 | 100 | MHz | | $f_{\text{SCLK}}$ | CLKOUT/SCLK Frequency ( $V_{DDINT}$ < 1.330 V) | 80 | 80 | MHz | $<sup>^{1}</sup>$ $f_{SCLK}$ must be less than or equal to $f_{CCLK}$ and is subject to additional restrictions for SDRAM interface operation. See Table 31 on Page 36. $<sup>^2\,\</sup>mathrm{Applies}$ only to 400 MHz instruction rates. See the Ordering Guide on Page 70. ### **ELECTRICAL CHARACTERISTICS** | Parameter | | Test Conditions | Min | Typical | Max | Unit | |---------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|---------|------------------------------------------------------|------------------| | V <sub>OH</sub> | High Level Output Voltage | $V_{DDEXT}/V_{DDMEM} = 1.7 \text{ V},$ $I_{OH} = -0.5 \text{ mA}$ | 1.35 | | | V | | $V_{OH}$ | High Level Output Voltage | $V_{DDEXT}/V_{DDMEM} = 2.25 \text{ V},$ $I_{OH} = -0.5 \text{ mA}$ | 2 | | | V | | $V_{OH}$ | High Level Output Voltage | $V_{DDEXT}/V_{DDMEM} = 3.0 \text{ V},$ $I_{OH} = -0.5 \text{ mA}$ | 2.4 | | | V | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>DDEXT</sub> /V <sub>DDMEM</sub> =<br>1.7/2.25/3.0 V,<br>I <sub>OL</sub> = 2.0 mA | | | 0.4 | V | | I <sub>IH</sub> <sup>1</sup> | High Level Input Current | $V_{DDEXT}/V_{DDMEM} = 3.6 \text{ V},$<br>$V_{IN} = 3.6 \text{ V}$ | | | 10 | μΑ | | $I_{IL}^{-1}$ | Low Level Input Current | $V_{DDEXT}/V_{DDMEM} = 3.6 \text{ V}, V_{IN} = 0 \text{ V}$ | | | 10 | μΑ | | $I_{IHP}^2$ | High Level Input Current JTAG | $V_{DDEXT} = 3.6 \text{ V}, V_{IN} = 3.6 \text{ V}$ | | | 75 | μΑ | | I <sub>OZH</sub> <sup>3</sup> | Three-State Leakage Current | $V_{DDEXT}/V_{DDMEM} = 3.6 \text{ V},$ $V_{IN} = 3.6 \text{ V}$ | | | 10 | μΑ | | I <sub>OZHTWI</sub> <sup>4</sup> | Three-State Leakage Current | $V_{DDEXT} = 3.0 \text{ V}, V_{IN} = 5.5 \text{ V}$ | | | 10 | μΑ | | I <sub>OZL</sub> <sup>3</sup> | Three-State Leakage Current | $V_{DDEXT}/V_{DDMEM} = 3.6 \text{ V}, V_{IN} = 0 \text{ V}$ | | | 10 | μΑ | | C <sub>IN</sub> <sup>5, 6</sup> | Input Capacitance | $f_{IN} = 1 \text{ MHz}, T_{AMBIENT} = 25^{\circ}\text{C},$<br>$V_{IN} = 2.5 \text{ V}$ | | 5 | 8 | pF | | C <sub>INTWI</sub> <sup>4, 6</sup> | Input Capacitance | $f_{IN} = 1 \text{ MHz}, T_{AMBIENT} = 25^{\circ}\text{C},$<br>$V_{IN} = 2.5 \text{ V}$ | | | 15 | pF | | I <sub>DDDEEPSLEEP</sub> <sup>7</sup> | V <sub>DDINT</sub> Current in Deep Sleep<br>Mode | $V_{DDINT} = 1.223 \text{ V, } f_{CCLK} = 0 \text{ MHz,} $<br>$f_{SCLK} = 0 \text{ MHz, } T_J = 25 ^{\circ}\text{C,} $<br>ASF = 0.00 | | 1.85 | | mA | | I <sub>DDSLEEP</sub> | V <sub>DDINT</sub> Current in Sleep Mode | $V_{DDINT} = 1.223 \text{ V}, f_{SCLK} = 25 \text{ MHz}, $<br>$T_J = 25 ^{\circ}\text{C}$ | | 2.1 | | mA | | I <sub>DD-IDLE</sub> | V <sub>DDINT</sub> Current in Idle | $V_{DDINT} = 1.223 \text{ V},$ $f_{CCLK} = 50 \text{ MHz},$ $T_{J} = 25^{\circ}\text{C}, \text{ ASF} = 0.41$ | | 18 | | mA | | I <sub>DD-TYP</sub> | V <sub>DDINT</sub> Current | $V_{DDINT} = 1.223 \text{ V},$ $f_{CCLK} = 300 \text{ MHz},$ $T_{J} = 25^{\circ}\text{C}, \text{ ASF} = 1.00$ | | 68 | | mA | | I <sub>DD-TYP</sub> | V <sub>DDINT</sub> Current | $V_{DDINT} = 1.4 \text{ V, } f_{CCLK} = 400 \text{ MHz,}$<br>$T_J = 25^{\circ}\text{C, ASF} = 1.00$ | | 107 | | mA | | I <sub>DDHIBERNATE</sub> 8 | Hibernate State Current | $V_{DDEXT} = V_{DDMEM} = V_{DDRTC} = 3.30$<br>$VV_{DDOTP} = V_{PPOTP} = 2.5$ V,<br>$T_J = 25$ °C, CLKIN = 0 MHz @ $T_J$<br>= 25°C | | 40 | | μΑ | | I <sub>DDRTC</sub> | V <sub>DDRTC</sub> Current | $V_{DDRTC} = 3.3 \text{ V, } T_{J} = 25^{\circ}\text{C}$ | | 20 | | μΑ | | I <sub>DDSLEEP</sub> <sup>8, 9</sup> | V <sub>DDINT</sub> Current in Sleep Mode | $f_{CCLK} = 0 \text{ MHz}, f_{SCLK} > 0 \text{ MHz}$ | | | Table 16 + $(0.55 \times V_{DDINT} \times f_{SCLK})$ | mA <sup>10</sup> | | I <sub>DDDEEPSLEEP</sub> 8, 10 | $V_{\text{DDINT}}$ Current in Deep Sleep Mode | $f_{CCLK} = 0 MHz, f_{SCLK} = 0 MHz$ | | | Table 16 | mA | | Parameter | | Test Conditions | Min | Typical | Max | Unit | |---------------------------|-----------------------------------------------------|----------------------------------------------------------------------------|-----|---------|------------------------------------------------------------------------------|------| | I <sub>DDINT</sub> 10, 11 | V <sub>DDINT</sub> Current | $f_{CCLK} > 0$ MHz, $f_{SCLK} \ge 0$ MHz | | | Table 16 + $(Table 17 \times ASF) + (0.55 \times V_{DDINT} \times f_{SCLK})$ | mA | | I <sub>DDFLASH1</sub> | Flash Memory Supply Current 1<br>—Asynchronous Read | | | 10 | 6 | mA | | I <sub>DDFLASH2</sub> | Flash Memory Supply Current 2<br>—Standby | | | 4 | 12 | μΑ | | I <sub>DDFLASH3</sub> | Flash Memory Supply Current 3<br>—Program and Erase | | | 11 | 16 | mA | | I <sub>DDOTP</sub> | V <sub>DDOTP</sub> Current | $V_{DDOTP} = 2.5 \text{ V}, T_J = 25^{\circ}\text{C},$<br>OTP Memory Read | | 2 | | mA | | I <sub>DDOTP</sub> | V <sub>DDOTP</sub> Current | $V_{DDOTP} = 2.5 \text{ V}, T_J = 25^{\circ}\text{C},$<br>OTP Memory Write | | 2 | | mA | | I <sub>PPOTP</sub> | V <sub>PPOTP</sub> Current | $V_{PPOTP} = 2.5 \text{ V}, T_J = 25^{\circ}\text{C},$<br>OTP Memory Read | | 100 | | μΑ | | I <sub>PPOTP</sub> | V <sub>PPOTP</sub> Current | V <sub>PPOTP</sub> = Table 22 V, T <sub>J</sub> = 25°C<br>OTP Memory Write | , | 3 | | mA | <sup>&</sup>lt;sup>1</sup> Applies to input balls. ### **Total Power Dissipation** Total power dissipation has two components: - 1. Static, including leakage current - 2. Dynamic, due to transistor switching characteristics Many operating conditions can also affect power dissipation, including temperature, voltage, operating frequency, and processor activity. Electrical Characteristics on Page 27 shows the current dissipation for internal circuitry ( $V_{DDINT}$ ). $I_{DDDEEPSLEEP}$ specifies static power dissipation as a function of voltage ( $V_{DDINT}$ ) and temperature (see Table 16), and $I_{DDINT}$ specifies the total power specification for the listed test conditions, including the dynamic component as a function of voltage ( $V_{DDINT}$ ) and frequency (Table 17). There are two parts to the dynamic component. The first part is due to transistor switching in the core clock (CCLK) domain. This part is subject to an Activity Scaling Factor (ASF) which represents application code running on the processor core and L1 memories (Table 15). The ASF is combined with the CCLK Frequency and $V_{\rm DDINT}$ dependent data in Table 17 to calculate this part. The second part is due to transistor switching in the system clock (SCLK) domain, which is included in the $I_{\rm DDINT}$ specification equation. Table 15. Activity Scaling Factors (ASF)<sup>1</sup> | I <sub>DDINT</sub> Power Vector | Activity Scaling Factor (ASF) | |---------------------------------|-------------------------------| | I <sub>DD-PEAK</sub> | 1.29 | | I <sub>DD-HIGH</sub> | 1.25 | | I <sub>DD-TYP</sub> | 1.00 | | I <sub>DD-APP</sub> | 0.85 | | I <sub>DD-NOP</sub> | 0.70 | | I <sub>DD-IDLE</sub> | 0.41 | <sup>&</sup>lt;sup>1</sup> See *Estimating Power for ASDP-BF534/BF536/BF537 Blackfin Processors* (*EE-297*). The power vector information also applies to the ADSP-BF51x processors. <sup>&</sup>lt;sup>2</sup> Applies to JTAG input balls (TCK, TDI, TMS, TRST). <sup>&</sup>lt;sup>3</sup> Applies to three-statable balls. <sup>&</sup>lt;sup>4</sup> Applies to bidirectional balls SCL and SDA. <sup>&</sup>lt;sup>5</sup> Applies to all signal balls, except SCL and SDA. <sup>&</sup>lt;sup>6</sup> Guaranteed, but not tested. <sup>&</sup>lt;sup>7</sup> See the ADSP-BF51x Blackfin Processor Hardware Reference Manual for definition of sleep, deep sleep, and hibernate operating modes. $<sup>^{8}</sup>$ Includes current on $V_{\text{DDEXT}}$ , $V_{\text{DDMEM}}$ , $V_{\text{DDOTP}}$ , and $V_{\text{PPOTP}}$ supplies. Clock inputs are tied high or low. <sup>&</sup>lt;sup>9</sup>Guaranteed maximum specifications. $<sup>^{10}</sup>$ Unit for $V_{DDINT}$ is V (Volts). Unit for $f_{SCLK}$ is MHz. $<sup>^{11}\</sup>mbox{See}$ Table 15 for the list of $\mbox{I}_{\mbox{\scriptsize DDINT}}$ power vectors covered. Table 16. Static Current $-I_{DD\text{-}DEEPSLEEP}$ (mA) | T <sub>J</sub> (°C) <sup>1</sup> | Voltage (V <sub>DDINT</sub> ) <sup>1</sup> | | | | | | | | |----------------------------------|--------------------------------------------|--------|--------|--------|--------|--------|--------|--------| | | 1.15 V | 1.20 V | 1.25 V | 1.30 V | 1.35 V | 1.40 V | 1.45 V | 1.50 V | | -40 | 1.0 | 1.0 | 1.1 | 1.1 | 1.2 | 1.3 | 1.7 | 1.9 | | -20 | 1.1 | 1.2 | 1.3 | 1.4 | 1.6 | 1.7 | 1.9 | 2.0 | | 0 | 1.3 | 1.4 | 1.6 | 1.8 | 2.0 | 2.2 | 2.3 | 2.5 | | 25 | 1.9 | 2.1 | 2.3 | 2.5 | 2.8 | 3.1 | 3.3 | 3.7 | | 40 | 2.6 | 2.8 | 3.0 | 3.3 | 3.7 | 4.0 | 4.4 | 4.9 | | 55 | 3.5 | 3.8 | 4.3 | 4.6 | 5.0 | 5.5 | 6.1 | 6.7 | | 70 | 5.0 | 5.4 | 6.0 | 6.4 | 7.0 | 7.7 | 8.4 | 9.2 | | 85 | 7.1 | 7.7 | 8.3 | 9.1 | 9.9 | 10.8 | 11.8 | 12.8 | | 100 | 10.0 | 10.8 | 11.7 | 12.7 | 13.7 | 15.0 | 16.1 | 17.5 | | 105 | 11.1 | 12.1 | 13.1 | 14.2 | 15.3 | 16.6 | 18.0 | 19.4 | <sup>&</sup>lt;sup>1</sup>Valid frequency and voltage ranges are model-specific. See Operating Conditions on Page 25. Table 17. Dynamic Current in CCLK Domain (mA, with ASF = 1.0)<sup>1</sup> | f <sub>CCLK</sub> (MHz) <sup>2</sup> | Voltage (V <sub>DDINT</sub> ) <sup>2</sup> | | | | | | | | |--------------------------------------|--------------------------------------------|--------|--------|--------|--------|--------|--------|--------| | | 1.15 V | 1.20 V | 1.25 V | 1.30 V | 1.35 V | 1.40 V | 1.45 V | 1.50 V | | 400 | N/A | N/A | N/A | 93.4 | 97.7 | 102.1 | 106.5 | 111.0 | | 350 | N/A | N/A | N/A | 82.4 | 86.2 | 90.1 | 94.0 | 98.0 | | 300 | N/A | 64.8 | 68.1 | 71.4 | 74.7 | 78.1 | 81.5 | 85.0 | | 250 | 52.1 | 54.8 | 57.5 | 60.4 | 63.2 | 66.1 | 69.0 | 71.9 | | 200 | 42.5 | 44.7 | 47.0 | 49.4 | 51.7 | 54.1 | 56.5 | 58.9 | | 150 | 32.9 | 34.7 | 36.5 | 38.4 | 40.2 | 42.1 | 44.0 | 45.9 | | 100 | 23.4 | 24.7 | 26.0 | 27.4 | 28.7 | 30.1 | 31.5 | 33.0 | <sup>&</sup>lt;sup>1</sup> The values are not guaranteed as standalone maximum specifications. They must be combined with static current per the equations of Electrical Characteristics on Page 27. ### **FLASH MEMORY CHARACTERISTICS** **Table 18. Reliability Characteristics** | Parameter | | Min | Units | Test Method | | |------------------|----------------|---------|--------|---------------------|--| | N <sub>END</sub> | Endurance | 100,000 | Cycles | JEDEC Standard A117 | | | $T_DR$ | Data Retention | 100 | Years | JEDEC Standard A103 | | Table 19. AC Operating Characteristics | Paramet | er | Min | Max | Units | |-------------------------------|------------------------|-----|-----|-------| | f <sub>CLK</sub> <sup>1</sup> | Serial Clock Frequency | | 25 | MHz | | $T_SE$ | Sector-Erase | | 75 | ms | | $T_BE$ | Block-Erase | | 75 | ms | | $T_{SCE}$ | Chip-Erase | | 150 | ms | | $T_{BP}^{2}$ | Byte-Program | | 60 | μs | <sup>&</sup>lt;sup>1</sup> Maximum clock frequency for Read instruction, 0x03, is 20 MHz. <sup>&</sup>lt;sup>2</sup> Valid frequency and voltage ranges are model-specific. See Operating Conditions on Page 25. $<sup>^2\,</sup>AAI\text{-Word}$ Program TBP maximum specification is also at 60 $\mu s$ maximum time. ### **ABSOLUTE MAXIMUM RATINGS** Stresses greater than those listed in Table 20 may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 20. Absolute Maximum Ratings | Parameter | Rating | |-----------------------------------------------------|--------------------------------------------------------| | Internal Supply Voltage (V <sub>DDINT</sub> ) | -0.3 V to +1.50 V | | External (I/O) Supply Voltage (V <sub>DDEXT</sub> ) | -0.3 V to +3.8 V | | Input Voltage <sup>1,2</sup> | -0.5 V to +3.6 V | | Input Voltage <sup>1,3</sup> | –0.5 V to +5.5 V | | Output Voltage Swing | -0.5 V to V <sub>DDEXT</sub> +0.5 V<br>-65°C to +150°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature While biased | +110°C | <sup>&</sup>lt;sup>1</sup> Applies to 100% transient duty cycle. For other duty cycles see Table 21. Table 21. Maximum Duty Cycle for Input Transient Voltage<sup>1</sup> | V <sub>IN</sub> Min (V) <sup>2</sup> | V <sub>IN</sub> Max (V) <sup>2</sup> | Maximum Duty Cycle <sup>3</sup> | |--------------------------------------|--------------------------------------|---------------------------------| | -0.50 | +3.80 | 100% | | -0.70 | +4.00 | 40% | | -0.80 | +4.10 | 25% | | -0.90 | +4.20 | 15% | | -1.00 | +4.30 | 10% | <sup>&</sup>lt;sup>1</sup> Applies to all signal pins/balls with the exception of CLKIN, XTAL. When programming OTP memory on the ADSP-BF51x processor, the $V_{\text{ppotp}}$ pin/ball must be set to the write value specified in the Operating Conditions on Page 25. There is a finite amount of cumulative time that the write voltage may be applied (dependent on voltage and junction temperature) to $V_{\text{ppotp}}$ over the lifetime of the part. Therefore, maximum OTP memory programming time for the processor is shown in Table 22. Table 22. Maximum OTP Memory Programming Time | | | Temperature | | | | | |-----------------------|----------|-------------|---------|--|--|--| | VPPOTP<br>Voltage (V) | 25°C | 85°C | 110°C | | | | | 6.9 | 6000 sec | 100 sec | 25 sec | | | | | 7.0 | 2400 sec | 44 sec | 12 sec | | | | | 7.1 | 1000 sec | 18 sec | 4.5 sec | | | | Table 24 and Table 23 specifies the maximum total source/sink $(I_{OH}/I_{OL})$ current for a group of pins. Permanent damage can occur if this value is exceeded. To understand this specification, if pins PH4, PH3, PH2, PH1, and PH0 from Group 1 in the Total Current Pin Groups–VDDEXT Groups table were sourcing or sinking 2 mA each, the total current for those pins would be 10 mA. This would allow up to 70 mA total that could be sourced or sunk by the remaining pins in the group without damaging the device. Note that the $V_{\rm OH}$ and $V_{\rm OL}$ specifications have separate per-pin maximum current requirements as shown in the Electrical Characteristics table. Table 23. Total Current Pin Groups-V<sub>DDMEM</sub> Groups | Group | Pins in Group | |-------|------------------------------------------------| | 1 | DATA15, DATA14, DATA13, DATA12, DATA11, DATA10 | | 2 | DATA9, DATA8, DATA7, DATA6, DATA5, DATA4 | | 3 | DATA3, DATA2, DATA1, DATA0, ADDR19, ADDR18 | | 4 | ADDR17, ADDR16, ADDR15, ADDR14, ADDR13 | | 5 | ADDR12, ADDR11, ADDR10, ADDR9, ADDR8, ADDR7 | | 6 | ADDR6, ADDR5, ADDR4, ADDR3, ADDR2, ADDR1 | | 7 | ABE1, ABE0, SA10, SWE, SCAS, SRAS | | 8 | SMS, SCKE, AMS1, ARE, AWE, AMSO, CLKOUT | Table 24. Total Current Pin Groups-V<sub>DDEXT</sub> Groups | Group | Max Current | Driver Types | Current | Pins in Group | |-------|-------------|--------------|---------|----------------------------------------------------------------| | 1 | 80 mA | 8 mA | 32 mA | PF9, PF8, PF7, PF6, PF5, PF4, PF3, PF2 | | 2 | 80 mA | 8 or 12 mA | | PF1, PF0, PG15, PG14, PG13, PG12, PG11, PG10 | | 3 | 80 mA | 8 or 12 mA | | PG9, PG8, PG7, PG6, PG5, PG4, PG3, PG2, BMODE0, BMODE1, BMODE2 | | 4 | 80 mA | 8 mA | | PG1, PG0, TD0, EMU, TDI, TCK, TRST, TMS | | 5 | 80 mA | 8 mA | | RESET, NMI, CLKBUF | | 6 | 80 mA | 8 or 12 mA | | PH7, PH6, PH5, PH4, PH3, PH2, PH1, PH0 | | 7 | 80 mA | 8 mA | | PF15, PF14, PF13, PF12, PF11, SDA, SCL, PF10 | $<sup>^2</sup>$ Applies only when $V_{\rm DDEXT}$ is within specifications. When $V_{\rm DDEXT}$ is outside specifications, the range is $V_{\rm DDEXT}\pm0.2$ Volts. <sup>&</sup>lt;sup>3</sup> Applies to signals SCL, SDA. <sup>&</sup>lt;sup>2</sup> The individual values cannot be combined for analysis of a single instance of overshoot or undershoot. The worst case observed value must fall within one of the voltages specified and the total duration of the overshoot or undershoot (exceeding the 100% case) must be less than or equal to the corresponding duty cycle. <sup>&</sup>lt;sup>3</sup> Duty cycle refers to the percentage of time the signal exceeds the value for the 100% case. The is equivalent to the measured duration of a single instance of overshoot or undershoot as a percentage of the period of occurrence. ### **PACKAGE INFORMATION** The information presented in Figure 7 and Table 25 provides details about the package branding for the processor. For a complete listing of product availability, see Ordering Guide on Page 70. Figure 7. Product Information on Package Table 25. Package Brand Information | Brand Key | Field Description | |------------|----------------------------| | ADSP-BF51x | Product Name | | t | Temperature Range | | рр | Package Type | | Z | Lead Free Option | | ccc | See Ordering Guide | | VVVVV.V | Assembly Lot Code | | n.n | Silicon Revision | | # | RoHS Compliance Designator | | yyww | Date Code | ### **ESD SENSITIVITY** ### ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ### **TIMING SPECIFICATIONS** ### **Clock and Reset Timing** Table 26 and Figure 8 describe clock and reset operations. Per Absolute Maximum Ratings on Page 30, combinations of CLKIN and clock multipliers must not select core/peripheral clocks in excess of 400 MHz/100 MHz. Table 26. Clock and Reset Timing | Parameter | | Min | Max | Unit | |----------------------|---------------------------------------------|----------------------|-----|------| | Timing Requirements | | | | | | $f_{CKIN}$ | CLKIN Frequency <sup>1, 2, 3, 4</sup> | 12 | 50 | MHz | | t <sub>CKINL</sub> | CLKIN Low Pulse <sup>1</sup> | 10 | | ns | | t <sub>CKINH</sub> | CLKIN High Pulse <sup>1</sup> | 10 | | ns | | t <sub>WRST</sub> | RESET Asserted Pulse Width Low <sup>5</sup> | $11 \times t_{CKIN}$ | | ns | | Switching Ch | aracteristic | | | | | t <sub>BUFDLAY</sub> | CLKIN to CLKBUF Delay | | 11 | ns | <sup>&</sup>lt;sup>1</sup> Applies to PLL bypass mode and PLL nonbypass mode. <sup>&</sup>lt;sup>5</sup> Applies after power-up sequence is complete. See Table 27 and Figure 9 for power-up reset timing. Figure 8. Clock and Reset Timing Table 27. Power-Up Reset Timing | Paramete | r | Min | Max | Unit | |-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----|------| | Timing Red | quirements | | | | | t <sub>RST_IN_PWR</sub> | $\overline{RESET} \ Deasserted \ after the \ V_{DDNT}, \ V_{DDEXT}, \ V_{DDRTC}, \ V_{DDMEM}, \ V_{DDOTP}, \ and \ CLKIN \ Pins \ are Stable \ and \ Within \ Specification$ | 3500 × t <sub>CKIN</sub> | | ns | Figure 9. Power-Up Reset Timing <sup>&</sup>lt;sup>2</sup> Combinations of the CLKIN frequency and the PLL clock multiplier must not exceed the allowed f<sub>VCO</sub>, f<sub>CCLK</sub>, and f<sub>SCLK</sub> settings discussed in Table 12 on Page 26 through Table 13 on Page 26. $<sup>^3</sup>$ The $t_{CKIN}$ period (see Figure 8) equals $1/f_{CKIN}$ . <sup>&</sup>lt;sup>4</sup> If the DF bit in the PLL\_CTL register is set, the minimum f<sub>CKIN</sub> specification is 24 MHz for commercial/industrial models and 28 MHz for automotive models. ### **Flash Reset Timing** Driving the $\overline{RESET}$ pin low resets the Flash device. Driving the $\overline{RESET}$ pin high puts the device in normal operating mode. The SO pin is in high impedance state while the device is in reset. A successful reset will reset the status register to its power-up state. See Table 28 for default power-up modes. A device reset during an active Program or Erase operation aborts the operation and data of the targeted address range may be corrupted or lost due to the aborted erase or program operation. The device exits AAI Programming Mode in progress and places the SO pin in high impedance state. Table 28. RESET Timing | Parameter | | Min | Max | Unit | |---------------------|-----------------------------|-----|-----|------| | Timing Requirements | | | | | | $t_{RECR}$ | Reset Recovery from Read | | 100 | ns | | $t_{RECP}$ | Reset Recovery from Program | | 10 | μs | | $f_{RECE}$ | Reset Recovery from Erase | | 1 | ms | Figure 10. Flash Reset Timing ### **Asynchronous Memory Read Cycle Timing** Table 29. Asynchronous Memory Read Cycle Timing | | | V <sub>DDMEM</sub><br>1.8 V Nominal | | 2.5/ | V <sub>DDMEM</sub><br>2.5/3.3 V Nominal | | |--------------------|----------------------------------------|-------------------------------------|-----|------|-----------------------------------------|------| | Parameter | | Min | Max | Min | Max | Unit | | Timing Re | equirements | | | | | | | $t_{\text{SDAT}}$ | DATA15-0 Setup Before CLKOUT | 2.1 | | 2.1 | | ns | | $t_{HDAT}$ | DATA15-0 Hold After CLKOUT | 1.2 | | 0.8 | | ns | | $t_{SARDY}$ | ARDY Setup Before CLKOUT | 4 | | 4 | | ns | | t <sub>HARDY</sub> | ARDY Hold After CLKOUT | 0.2 | | 0.2 | | ns | | Switching | Characteristics | | | | | | | $t_{DO}$ | Output Delay After CLKOUT <sup>1</sup> | | 6 | | 6 | ns | | $t_{HO}$ | Output Hold After CLKOUT <sup>1</sup> | 0.8 | | 0.8 | | ns | $<sup>^{1}\,</sup>Output\ pins/balls\ include\ \overline{AMS3-0},\overline{ABE1-0},ADDR19-1,\overline{AOE},\overline{ARE}.$ Figure 11. Asynchronous Memory Read Cycle Timing ### **Asynchronous Memory Write Cycle Timing** Table 30. Asynchronous Memory Write Cycle Timing | Parameter | | Min | Max | Unit | |---------------------|----------------------------------------|-----|-----|------| | Timing Requirements | | | | | | t <sub>SARDY</sub> | ARDY Setup Before CLKOUT | 4 | | ns | | $t_{HARDY}$ | ARDY Hold After CLKOUT | 0.2 | | ns | | Switching Ci | haracteristics | | | | | $t_{\text{DDAT}}$ | DATA15-0 Disable After CLKOUT | | 6 | ns | | t <sub>ENDAT</sub> | DATA15-0 Enable After CLKOUT | o | | ns | | $t_{DO}$ | Output Delay After CLKOUT <sup>1</sup> | | 6 | ns | | $t_{HO}$ | Output Hold After CLKOUT <sup>1</sup> | 0.8 | | ns | $<sup>^{1}</sup>$ Output pins/balls include $\overline{AMS3-0}$ , $\overline{ABE1-0}$ , $\overline{ADDR19-1}$ , $\overline{DATA15-0}$ , $\overline{AOE}$ , $\overline{AWE}$ . Figure 12. Asynchronous Memory Write Cycle Timing ### **SDRAM Interface Timing** **Table 31. SDRAM Interface Timing** | | | 1. | V <sub>DDMEM</sub><br>.8V Nominal | V <sub>DDMEM</sub> 2.5/3.3 V Nominal | | | |---------------------|--------------------------------------------------------|------|-----------------------------------|--------------------------------------|-----|------| | Parameter | | Min | Max | Min | Max | Unit | | Timing Re | quirements | | | | | | | t <sub>SSDAT</sub> | Data Setup Before CLKOUT | 1.5 | | 1.5 | | ns | | t <sub>HSDAT</sub> | Data Hold After CLKOUT | 1.3 | | 0.8 | | ns | | Switching | Characteristics | | | | | | | $t_{\text{SCLK}}$ | CLKOUT Period <sup>1</sup> | 12.5 | | 10 | | ns | | t <sub>SCLKH</sub> | CLKOUT Width High | 5 | | 4 | | ns | | t <sub>SCLKL</sub> | CLKOUT Width Low | 5 | | 4 | | ns | | $t_{DCAD}$ | Command, Address, Data Delay After CLKOUT <sup>2</sup> | | 5 | | 4 | ns | | $t_{HCAD}$ | Command, Address, Data Hold After CLKOUT <sup>2</sup> | 1 | | 1 | | ns | | t <sub>DSDAT</sub> | Data Disable After CLKOUT | | 5.5 | | 5 | ns | | t <sub>ENSDAT</sub> | Data Enable After CLKOUT | 0 | | 0 | | ns | $<sup>^{1}\</sup>text{The }t_{SCLK}\text{ value is the inverse of } \\ \frac{1}{SCLK}\text{ specification discussed in } \\ \frac{1}{SMS}, \\ \frac{1}{SCAS}, \\ \frac{1}{SWE}, \\ \frac{1}{SDQM}, \\ \frac{1}{SMS}, \\ \frac{1}{SMS}, \\ \frac{1}{SCAS}, \\ \frac{1}{SCKE}. \\ \\ \frac{1}{SCKE}, \frac{1}{S$ NOTE: COMMAND = SRAS, SCAS, SWE, SDQM, SMS, SA10, SCKE. Figure 13. SDRAM Interface Timing ### **External DMA Request Timing** Table 32 and Figure 14 describe the External DMA Request operations. Table 32. External DMA Request Timing | | | | V <sub>DDMEM</sub> /V <sub>DDEXT</sub> 1.8 V Nominal | | V <sub>DDMEM</sub> /V <sub>DDEXT</sub> 2.5/3.3 V Nominal | | |------------------------|-------------------------------------------|------------------------|------------------------------------------------------|------------------------|----------------------------------------------------------|------| | Paramete | r | Min | Max | Min | Max | Unit | | Timing PRe | quirements | | | | | | | $t_DR$ | DMARx Asserted to CLKOUT High Setup | 9 | | 7.2 | | ns | | $t_DH$ | CLKOUT High to DMARx Deasserted Hold Time | 0 | | 0 | | ns | | t <sub>DMARACT</sub> | DMARx Active Pulse Width | t <sub>SCLK</sub> + 1 | | $t_{SCLK} + 1$ | | ns | | t <sub>DMARINACT</sub> | DMARx Inactive Pulse Width | $1.75 \times t_{SCLK}$ | | $1.75 \times t_{SCLK}$ | | ns | Figure 14. External DMA Request Timing #### **Parallel Peripheral Interface Timing** Table 33 and Figure 15 on Page 38, Figure 21 on Page 43, and Figure 24 on Page 45 describe parallel peripheral interface operations. Table 33. Parallel Peripheral Interface Timing | | | | V <sub>DDMEM</sub><br>.8 V Nominal | 2.5/ | V <sub>DDMEM</sub><br>2.5/3.3 V Nominal | | |---------------------|------------------------------------------------------------------------------------------|------------------------|------------------------------------|-------------------------|-----------------------------------------|------| | Paramet | er | Min Max | | Min | Max | Unit | | Timing Re | equirements | | | | | | | t <sub>PCLKW</sub> | PPI_CLK Width | t <sub>SCLK</sub> – 1. | 5 | t <sub>SCLK</sub> – 1.5 | 5 | ns | | t <sub>PCLK</sub> | PPI_CLK Period | $2 \times t_{SCLK}$ | – 1.5 | $2 \times t_{SCLK}$ | - 1.5 | ns | | Timing Re | equirements - GP Input and Frame Capture Modes | | | | | | | t <sub>SFSPE</sub> | External Frame Sync Setup Before PPI_CLK (Nonsampling Edge for Rx, Sampling Edge for Tx) | 6.7 | | 6.7 | | ns | | t <sub>HFSPE</sub> | External Frame Sync Hold After PPI_CLK | 1.5 | | 1.5 | | ns | | t <sub>SDRPE</sub> | Receive Data Setup Before PPI_CLK | 4.1 | | 3.5 | | ns | | t <sub>HDRPE</sub> | Receive Data Hold After PPI_CLK | 2 | 1.6 | | | ns | | Switching | GCharacteristics - GP Output and Frame Capture Modes | | | | | | | t <sub>DFSPE</sub> | Internal Frame Sync Delay After PPI_CLK | | 8 | | 8 | ns | | t <sub>HOFSPE</sub> | Internal Frame Sync Hold After PPI_CLK | 1.7 | | 1.7 | | ns | | t <sub>DDTPE</sub> | Transmit Data Delay After PPI_CLK | | 8.2 | | 8 | ns | | t <sub>HDTPE</sub> | Transmit Data Hold After PPI_CLK | 2.3 | | 1.9 | | ns | Figure 15. PPI GP Rx Mode with External Frame Sync Timing Figure 16. PPI GP Tx Mode with External Frame Sync Timing Figure 17. PPI GP Rx Mode with Internal Frame Sync Timing Figure 18. PPI GP Tx Mode with Internal Frame Sync Timing #### **RSI Controller Timing** Table 34 and Figure 19 describe RSI controller timing. Table 35 and Figure 20 describe RSI controller (high speed) timing. **Table 34. RSI Controller Timing** | Paran | neter | Min | Max | Unit | |-------------------|----------------------------------------------|------------------|-----|------| | Timing | g Requirements | | | | | $t_{ISU}$ | Input Setup Time | 5.6 | | ns | | $t_{\text{IH}}$ | Input Hold Time | 2 | | ns | | Switch | ning Characteristics | | | | | $f_{PP}^{-1}$ | Clock Frequency Data Transfer Mode | 0 | 25 | MHz | | $f_{\text{OD}}$ | Clock Frequency Identification Mode | 100 <sup>2</sup> | 400 | kHz | | $t_WL$ | Clock Low Time | 15 | | ns | | $t_WH$ | Clock High Time | 15 | | ns | | $t_{TLH}$ | Clock Rise Time | | 10 | ns | | $t_{THL}$ | Clock Fall Time | | 10 | ns | | $t_{ODLY}$ | Output Delay Time During Data Transfer Mode | | 14 | ns | | $t_{\text{ODLY}}$ | Output Delay Time During Identification Mode | | 50 | ns | $<sup>^{1}\,</sup>t_{PP}=1/f_{PP}$ <sup>&</sup>lt;sup>2</sup> Specification can be 0 kHz, which means to stop the clock. The given minimum frequency range is for cases where a continuous clock is required. NOTES: 1 INPUT INCLUDES SD\_Dx AND SD\_CMD SIGNALS. 2 OUTPUT INCLUDES SD\_Dx AND SD\_CMD SIGNALS. Figure 19. RSI Controller Timing Table 35. RSI Controller Timing (High Speed Mode) | Paran | neter | Min | Max | Unit | |-------------------|---------------------------------------------|-----|-----|------| | Timing | g Requirements | | | | | $t_{ISU}$ | Input Setup Time | 5.6 | | ns | | $t_{\text{IH}}$ | Input Hold Time | 2 | | ns | | Switch | ning Characteristics | | | | | $f_{PP}^{-1}$ | Clock Frequency Data Transfer Mode | 0 | 50 | MHz | | $t_WL$ | Clock Low Time | 8 | | ns | | $t_{WH}$ | Clock High Time | 8 | | ns | | $t_{TLH}$ | Clock Rise Time | | 3 | ns | | $t_{\text{THL}}$ | Clock Fall Time | | 3 | ns | | $t_{\text{ODLY}}$ | Output Delay Time During Data Transfer Mode | | 4 | ns | | t <sub>OH</sub> | Output Hold Time | 2.5 | | ns | $<sup>^{1}\,</sup>t_{PP}=1/f_{PP}$ - 1 INPUT INCLUDES SD\_Dx AND SD\_CMD SIGNALS. - 2 OUTPUT INCLUDES SD\_Dx AND SD\_CMD SIGNALS. Figure 20. RSI Controller Timing (High Speed Mode) #### **Serial Ports** Table 36 through Table 39 on Page 45 and Figure 21 on Page 43 through Figure 24 on Page 45 describe serial port operations. Table 36. Serial Ports—External Clock | | | 1.8 | V <sub>DDMEM</sub><br>BV Nominal | 2.5/3 | V <sub>DDMEM</sub><br>3.3 V Nominal | | |---------------------|---------------------------------------------------------------------------|----------------------|----------------------------------|----------------------|-------------------------------------|------| | Paramete | er | Min | Max | Min | Max | Unit | | Timing Re | quirements | | | | | | | $t_{SFSE}$ | TFSx/RFSx Setup Before TSCLKx/RSCLKx <sup>1</sup> | 3 | | 3 | | ns | | t <sub>HFSE</sub> | TFSx/RFSx Hold After TSCLKx/RSCLKx <sup>1</sup> | 3 | | 3 | | ns | | $t_{\text{SDRE}}$ | Receive Data Setup Before RSCLKx <sup>1</sup> | 3 | | 3 | | ns | | $t_{\text{HDRE}}$ | Receive Data Hold After RSCLKx <sup>1</sup> | 3.5 | | 3 | | ns | | $t_{\text{SCLKEW}}$ | TSCLKx/RSCLKx Width | 7 | | 4.5 | | ns | | $t_{\text{SCLKE}}$ | TSCLKx/RSCLKx Period | $2 \times t_{SCLK}$ | | $2 \times t_{SCLK}$ | | ns | | $t_{\text{SUDTE}}$ | Start-Up Delay From SPORT Enable To First External TFSx <sup>2</sup> | $4 \times t_{SCLKE}$ | | $4 \times t_{SCLKE}$ | | ns | | $t_{\text{SUDRE}}$ | Start-Up Delay From SPORT Enable To First External RFSx <sup>2</sup> | $4 \times t_{SCLKE}$ | | $4 \times t_{SCLKE}$ | | ns | | Switching | Characteristics | | | | | | | t <sub>DFSE</sub> | TFSx/RFSx Delay After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx) $^3$ | | 10 | | 10 | ns | | t <sub>HOFSE</sub> | TFSx/RFSx Hold After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx) $^3$ | 0 | | 0 | | ns | | t <sub>DDTE</sub> | Transmit Data Delay After TSCLKx <sup>3</sup> | | 10 | | 10 | ns | | $t_{\text{HDTE}}$ | Transmit Data Hold After TSCLKx <sup>3</sup> | 0 | | 0 | | ns | <sup>&</sup>lt;sup>1</sup> Referenced to sample edge. Table 37. Serial Ports—Internal Clock | | | 1. | V <sub>DDMEM</sub><br>8V Nominal | 2.5/ | V <sub>DDMEM</sub><br>/3.3 V Nominal | | |---------------------|-------------------------------------------------------------------------------------------|------|----------------------------------|------|--------------------------------------|------| | Paramet | er | Min | Max | Min | Max | Unit | | Timing Re | equirements | | | | | | | t <sub>SFSI</sub> | TFSx/RFSx Setup Before TSCLKx/RSCLKx <sup>1</sup> | 11 | | 9.6 | | ns | | t <sub>HFSI</sub> | TFSx/RFSx Hold After TSCLKx/RSCLKx <sup>1</sup> | -1.5 | | -1.5 | | ns | | $t_{\text{SDRI}}$ | Receive Data Setup Before RSCLKx <sup>1</sup> | 11 | | 9.6 | | ns | | $t_{\text{HDRI}}$ | Receive Data Hold After RSCLKx <sup>1</sup> | -1.5 | | -1.5 | | ns | | Switching | Characteristics | | | | | | | t <sub>DFSI</sub> | $\label{thm:continuous} TFSx/RFSxDelayAfterTSCLKx/RSCLKx(InternallyGeneratedTFSx/RFSx)^2$ | | 3 | | 3 | ns | | t <sub>HOFSI</sub> | TFSx/RFSx Hold After TSCLKx/RSCLKx (Internally Generated TFSx/RFSx) $^2$ | -2 | | -1 | | ns | | $t_{\text{DDTI}}$ | Transmit Data Delay After TSCLKx <sup>2</sup> | | 3 | | 3 | ns | | $t_{\text{HDTI}}$ | Transmit Data Hold After TSCLKx <sup>2</sup> | -1.8 | | -1.5 | | ns | | t <sub>SCLKIW</sub> | TSCLKx/RSCLKx Width | 10 | | 8 | | ns | <sup>&</sup>lt;sup>1</sup> Referenced to sample edge. <sup>&</sup>lt;sup>2</sup> Verified in design but untested. <sup>&</sup>lt;sup>3</sup> Referenced to drive edge. $<sup>^2\,\</sup>mathrm{Referenced}$ to drive edge. Figure 21. Serial Ports Figure 22. Serial Port Start Up with External Clock and Frame Sync Table 38. Serial Ports—Enable and Three-State | Parameter | | Min | Max | Unit | |--------------------|-----------------------------------------------------|------|-----------------------|------| | Switching C | haracteristics | | | | | t <sub>DTENE</sub> | Data Enable Delay from External TSCLKx <sup>1</sup> | 0 | | ns | | t <sub>DDTTE</sub> | Data Disable Delay from External TSCLKx1 | | $t_{SCLK} + 1$ | ns | | t <sub>DTENI</sub> | Data Enable Delay from Internal TSCLKx1 | -2.0 | | ns | | t <sub>DDTTI</sub> | Data Disable Delay from Internal TSCLKx1 | | t <sub>SCLK</sub> + 1 | ns | <sup>&</sup>lt;sup>1</sup> Referenced to drive edge. Figure 23. Enable and Three-State Table 39. External Late Frame Sync | | | V <sub>DDMEM</sub><br>1.8 V Nominal | | V <sub>DDMEM</sub><br>2.5/3.3 V Nominal | | | |-----------------------|--------------------------------------------------------------------------------------|-------------------------------------|-----|-----------------------------------------|-----|------| | Parameter | | Min | Max | Min | Max | Unit | | Switching Cl | haracteristics | | | | | | | t <sub>DDTLFSE</sub> | Data Delay from Late External TFSx or External RFSx with $MCE = 1$ , $MFD = 0^{1,2}$ | | 12 | | 10 | ns | | t <sub>DTENLFSE</sub> | Data Enable from Late FS or MCE = 1, MFD = $0^{1,2}$ | 0 | | 0 | | ns | $<sup>^{1}\,\</sup>text{MCE}$ = 1, TFSx enable and TFSx valid follow $t_{\text{DDTENFS}}$ and $t_{\text{DDTLFSE}}.$ $<sup>^2</sup> If \ external \ RFSx/TFSx \ setup \ to \ RSCLKx/TSCLKx > t_{SCLKE}/2 \ then \ t_{DDTTE/l} \ and \ t_{DTENE/l} \ apply, otherwise \ t_{DDTLFSE} \ and \ t_{DTENLFS} \ apply.$ Figure 24. External Late Frame Sync #### Serial Peripheral Interface (SPI) Port—Master Timing Table 40 and Figure 25 describe SPI port master operations. Table 40. Serial Peripheral Interface (SPI) Port—Master Timing | | | | DDEXT<br>Nominal | 2.5/3 | V <sub>DDEXT</sub><br>3.3 V Nominal | | |----------------------|-------------------------------------------------|---------------------------|------------------|-----------------------|-------------------------------------|------| | Paramete | er | Min | Max | Min | Max | Unit | | Timing Re | quirements | | | | | | | t <sub>SSPIDM</sub> | Data Input Valid to SCK Edge (Data Input Setup) | 11.6 | | 9.6 | | ns | | t <sub>HSPIDM</sub> | SCK Sampling Edge to Data Input Invalid | -1.5 | | -1.5 | | ns | | Switching | Characteristics | | | | | | | $t_{\text{SDSCIM}}$ | SPISELx low to First SCK Edge | $2 \times t_{SCLK} - 1.5$ | | $2 \times t_{SCLK} -$ | 1.5 | ns | | $t_{\text{SPICHM}}$ | Serial Clock High Period | $2 \times t_{SCLK} - 1.5$ | | $2 \times t_{SCLK} -$ | 1.5 | ns | | $t_{\text{SPICLM}}$ | Serial Clock Low Period | $2 \times t_{SCLK} - 1.5$ | | $2 \times t_{SCLK} -$ | 1.5 | ns | | $t_{\text{SPICLK}}$ | Serial Clock Period | $4 \times t_{SCLK}$ | | $4 \times t_{SCLK}$ | | ns | | $t_{\text{HDSM}}$ | Last SCK Edge to SPISELx High | $2 \times t_{SCLK} - 1.5$ | | $2 \times t_{SCLK} -$ | 1.5 | ns | | t <sub>SPITDM</sub> | Sequential Transfer Delay | $2 \times t_{SCLK} - 1.5$ | | $2 \times t_{SCLK} -$ | 1.5 | ns | | t <sub>DDSPIDM</sub> | SCK Edge to Data Out Valid (Data Out Delay) | | 6 | | 6 | ns | | t <sub>HDSPIDM</sub> | SCK Edge to Data Out Invalid (Data Out Hold) | <b>-</b> 1 | | -1 | | ns | Figure 25. Serial Peripheral Interface (SPI) Port—Master Timing #### Serial Peripheral Interface (SPI) Port—Slave Timing Table 41 and Figure 26 describe SPI port slave operations. Table 41. Serial Peripheral Interface (SPI) Port—Slave Timing | | | | V <sub>DDEXT</sub> | V <sub>DDEXT</sub> 2.5/3.3 V Nominal | | | |---------------------|-------------------------------------------------|---------------------------|--------------------|--------------------------------------|------|------| | Paramet | er | Min Max | | Min | Max | Unit | | Timing Re | equirements | | | | | | | t <sub>SPICHS</sub> | Serial Clock High Period | $2 \times t_{SCLK}$ | <sub>(</sub> – 1.5 | $2 \times t_{SCLK}$ | -1.5 | ns | | t <sub>SPICLS</sub> | Serial Clock Low Period | $2 \times t_{SCLK}$ | <sub>(</sub> – 1.5 | $2 \times t_{SCLK}$ | -1.5 | ns | | t <sub>SPICLK</sub> | Serial Clock Period | $4 \times t_{SCLK} - 1.5$ | | $4 \times t_{SCLK} - 1.5$ | | ns | | $t_{HDS}$ | Last SCK Edge to SPISS Not Asserted | $2 \times t_{SCLK} - 1.5$ | | $2 \times t_{SCLK} - 1.5$ | | ns | | t <sub>SPITDS</sub> | Sequential Transfer Delay | $2 \times t_{SCLK} - 1.5$ | | $2 \times t_{SCLK} - 1.5$ | | ns | | t <sub>SDSCI</sub> | SPISS Assertion to First SCK Edge | $2 \times t_{SCLK}$ | <sub>(</sub> – 1.5 | $2 \times t_{SCLK}$ | -1.5 | ns | | t <sub>SSPID</sub> | Data Input Valid to SCK Edge (Data Input Setup) | 1.6 | | 1.6 | | ns | | t <sub>HSPID</sub> | SCK Sampling Edge to Data Input Invalid | 2 | | 1.6 | | ns | | Switching | g Characteristics | | | | | | | t <sub>DSOE</sub> | SPISS Assertion to Data Out Active | 0 | 12 | 0 | 10.3 | ns | | t <sub>DSDHI</sub> | SPISS Deassertion to Data High Impedance | 0 | 11 | 0 | 9 | ns | | t <sub>DDSPID</sub> | SCK Edge to Data Out Valid (Data Out Delay) | | 10 | | 10 | ns | | $t_{\text{HDSPID}}$ | SCK Edge to Data Out Invalid (Data Out Hold) | 0 | | 0 | | ns | Figure 26. Serial Peripheral Interface (SPI) Port—Slave Timing ### Universal Asynchronous Receiver-Transmitter (UART) Ports—Receive and Transmit Timing The UART ports receive and transmit operations are described in the *ADSP-BF51x Hardware Reference Manual*. #### **General-Purpose Port Timing** Table 42 and Figure 27 describe general-purpose port operations. Table 42. General-Purpose Port Timing | | | V <sub>DDEXT</sub><br>1.8 V Nominal | | V <sub>DDEXT</sub><br>2.5/3.3 V Nominal | | | |------------------|----------------------------------------------------------|-------------------------------------|-----|-----------------------------------------|-----|------| | Paramete | r | Min | Max | Min | Max | Unit | | Timing Req | quirement | | | | | | | $t_{\text{WFI}}$ | General-Purpose Port Signal Input Pulse Width | t <sub>SCLK</sub> + 1 | | $t_{SCLK} + 1$ | | ns | | Switching ( | Characteristics | | | | | | | $t_{GPOD}$ | General-Purpose Port Signal Output Delay from CLKOUT Low | 0 | 11 | 0 | 8.2 | ns | Figure 27. General-Purpose Port Timing #### **Timer Clock Timing** Table 43 and Figure 28 describe timer clock timing. #### **Table 43. Timer Clock Timing** | Parameter | | Min | Max | Unit | |----------------|---------------------------------------------|-----|-----|------| | Switching Chai | acteristic | | | | | $t_{TODP}$ | Timer Output Update Delay After PPICLK High | | 12 | ns | Figure 28. Timer Clock Timing #### **Timer Cycle Timing** Table 44 and Figure 29 describe timer expired operations. The input signal is asynchronous in "width capture mode" and "external clock mode" and has an absolute maximum input frequency of $(f_{SCLK}/2)$ MHz. Table 44. Timer Cycle Timing | | | V <sub>DDEXT</sub><br>1.8V Nominal | | V <sub>DDEXT</sub> 2.5/3.3 V Nominal | | | |------------------|---------------------------------------------------------------------|------------------------------------|----------------------|--------------------------------------|----------------------|------| | Paramet | Parameter | | Max | Min | Max | Unit | | Timing C | haracteristics | | | | | | | $t_{WL}$ | Timer Pulse Width Input Low (Measured In SCLK Cycles) <sup>1</sup> | t <sub>SCLK</sub> | | t <sub>SCLK</sub> | | ns | | $t_{WH}$ | Timer Pulse Width Input High (Measured In SCLK Cycles) <sup>1</sup> | t <sub>SCLK</sub> | | t <sub>SCLK</sub> | | ns | | $t_{\text{TIS}}$ | Timer Input Setup Time Before CLKOUT Low <sup>2</sup> | 10 | | 7 | | ns | | t <sub>TIH</sub> | Timer Input Hold Time After CLKOUT Low <sup>2</sup> | -2 | | -2 | | ns | | Switching | g Characteristics | | | | | | | $t_{\text{HTO}}$ | Timer Pulse Width Output (Measured In SCLK Cycles) | t <sub>SCLK</sub> – 1.5 | $(2^{32}-1)t_{SCLK}$ | t <sub>SCLK</sub> – 1 | $(2^{32}-1)t_{SCLK}$ | ns | | $t_{\text{TOD}}$ | Timer Output Update Delay After CLKOUT High | | 6 | | 6 | ns | <sup>&</sup>lt;sup>1</sup>The minimum pulse widths apply for TMRx signals in width capture and external clock modes. They also apply to the PF15 or PPI\_CLK signals in PWM output mode. <sup>&</sup>lt;sup>2</sup> Either a valid setup and hold time or a valid pulse width is sufficient. There is no need to resynchronize programmable flag inputs. Figure 29. Timer Cycle Timing ### **Up/Down Counter/Rotary Encoder Timing** Table 45. Up/Down Counter/Rotary Encoder Timing | | | V <sub>DDEXT</sub> 1.8 V Nominal | V <sub>DDEXT</sub> 2.5/3.3 V Nominal | ı | | |---------------------|---------------------------------------------------------|----------------------------------|--------------------------------------|------|--| | Paramet | er | Min Max | Min Max | Unit | | | Timing Re | equirements | | | | | | $t_{\text{WCOUNT}}$ | Up/Down Counter/Rotary Encoder Input Pulse Width | t <sub>SCLK</sub> + 1 | t <sub>SCLK</sub> + 1 | ns | | | $t_{CIS}$ | Counter Input Setup Time Before CLKOUT Low <sup>1</sup> | 9 | 7 | ns | | | t <sub>CIH</sub> | Counter Input Hold Time After CLKOUT Low <sup>1</sup> | 0 | 0 | ns | | $<sup>^{1}</sup>$ Either a valid setup and hold time or a valid pulse width is sufficient. There is no need to resynchronize counter inputs. Figure 30. Up/Down Counter/Rotary Encoder Timing #### 10/100 Ethernet MAC Controller Timing Table 46 through Table 51 and Figure 31 through Figure 36 describe the 10/100 Ethernet MAC Controller operations. Table 46. 10/100 Ethernet MAC Controller Timing: MII Receive Signal | | | V <sub>DDEXT</sub> 1.8 V Nominal | | V <sub>DDEXT</sub> 2.5/3.3 V Nominal | | | |-----------------------|-------------------------------------------------------|----------------------------------|---------------------------|--------------------------------------|---------------------------|-----| | Paramete | ameter <sup>1</sup> Min Max Min Max | | Max | Unit | | | | Timing Re | quirements | | | | | | | t <sub>ERXCLKF</sub> | ERxCLK Frequency ( $f_{SCLK} = SCLK$ Frequency) | None | 25 + 1% | None | 25 + 1% | MHz | | t <sub>ERXCLKW</sub> | ERxCLK Width (t <sub>ERxCLK</sub> = ERxCLK Period) | t <sub>ERxCLK</sub> x 40% | t <sub>ERxCLK</sub> x 60% | t <sub>ERxCLK</sub> x 35% | t <sub>ERxCLK</sub> x 65% | ns | | t <sub>ERXCLKIS</sub> | Rx Input Valid to ERxCLK Rising Edge (Data In Setup) | 7.5 | | 7.5 | | ns | | t <sub>ERXCLKIH</sub> | ERxCLK Rising Edge to Rx Input Invalid (Data In Hold) | 7.5 | | 7.5 | | ns | <sup>&</sup>lt;sup>1</sup> MII inputs synchronous to ERxCLK are ERxD3–0, ERxDV, and ERxER. Figure 31. 10/100 Ethernet MAC Controller Timing: MII Receive Signal Table 47. 10/100 Ethernet MAC Controller Timing: MII Transmit Signal | | | | V <sub>DDEXT</sub> 1.8 V Nominal | | V <sub>DDEXT</sub> 2.5/3.3 V Nominal | | |-----------------------|---------------------------------------------------------|---------------------------|----------------------------------|---------------------------|--------------------------------------|------| | Parameter | r <sup>1</sup> | Min | Max | Max Min Max | | Unit | | Switching ( | Characteristics | | | | | | | t <sub>ETF</sub> | ETxCLK Frequency ( $f_{SCLK} = SCLK$ Frequency) | None | 25 + 1% | None | 25 + 1% | MHz | | t <sub>ETXCLKW</sub> | ETxCLK Width ( $t_{ETxCLK} = ETxCLK Period$ ) | t <sub>ETxCLK</sub> x 40% | t <sub>ETxCLK</sub> x 60% | t <sub>ETxCLK</sub> x 35% | t <sub>ETxCLK</sub> x 65% | ns | | t <sub>ETXCLKOV</sub> | ETxCLK Rising Edge to Tx Output Valid (Data Out Valid) | | 20 | | 20 | ns | | t <sub>ETXCLKOH</sub> | ETxCLK Rising Edge to Tx Output Invalid (Data Out Hold) | 0 | | 0 | | ns | <sup>&</sup>lt;sup>1</sup> MII outputs synchronous to ETxCLK are ETxD3-0. Figure 32. 10/100 Ethernet MAC Controller Timing: MII Transmit Signal Table 48. 10/100 Ethernet MAC Controller Timing: RMII Receive Signal | | | | V <sub>DDEXT</sub> 1.8 V Nominal | | V <sub>DDEXT</sub> 2.5/3.3 V Nominal | | |------------------------|-------------------------------------------------------------|----------------------------|----------------------------------|----------------------------|--------------------------------------|------| | Parameter <sup>1</sup> | | Min | Max | Min | Max | Unit | | Timing Red | quirements | | | | | | | t <sub>EREFCLKF</sub> | REF_CLK Frequency ( $f_{SCLK} = SCLK$ Frequency) | None | 50 + 1% | None | 50 + 1% | MHz | | t <sub>EREFCLKW</sub> | $EREF\_CLK \ Width \ (t_{EREFCLK} = EREFCLK \ Period)$ | t <sub>EREFCLK</sub> x 40% | t <sub>EREFCLK</sub> x 60% | t <sub>EREFCLK</sub> x 35% | t <sub>EREFCLK</sub> x 65% | ns | | t <sub>EREFCLKIS</sub> | Rx Input Valid to RMII REF_CLK Rising Edge (Data In Setup) | 4 | | 4 | | ns | | t <sub>EREFCLKIH</sub> | RMII REF_CLK Rising Edge to Rx Input Invalid (Data In Hold) | 2 | | 2 | | ns | <sup>&</sup>lt;sup>1</sup> RMII inputs synchronous to RMII REF\_CLK are ERxD1-0, RMII CRS\_DV, and ERxER. Figure 33. 10/100 Ethernet MAC Controller Timing: RMII Receive Signal Table 49. 10/100 Ethernet MAC Controller Timing: RMII Transmit Signal | Parameter <sup>1</sup> | | Min | Max | Unit | |------------------------|---------------------------------------------------------------|-----|-----|------| | Switching Ch | aracteristics | | | | | t <sub>EREFCLKOV</sub> | RMII REF_CLK Rising Edge to Tx Output Valid (Data Out Valid) | | 8.1 | ns | | t <sub>EREFCLKOH</sub> | RMII REF_CLK Rising Edge to Tx Output Invalid (Data Out Hold) | 2 | | ns | $<sup>^1\,\</sup>mathrm{RMII}$ outputs synchronous to RMII REF\_CLK are ETxD1–0. Figure 34. 10/100 Ethernet MAC Controller Timing: RMII Transmit Signal Table 50. 10/100 Ethernet MAC Controller Timing: MII/RMII Asynchronous Signal | Parameter Timing Requirements | | Min | Max Unit | |-------------------------------|-----------------------------------|--------------------------------------------------------|----------| | | | | | | t <sub>ECOLH</sub> | COL Pulse Width High <sup>1</sup> | $t_{ETxCLK} \times 1.5$<br>$t_{ERxCLK} \times 1.5$ | ns<br>ns | | t <sub>ECOLL</sub> | COL Pulse Width Low <sup>1</sup> | t <sub>ETXCLK</sub> x 1.5<br>t <sub>ERXCLK</sub> x 1.5 | ns<br>ns | | t <sub>ECRSH</sub> | CRS Pulse Width High <sup>2</sup> | $t_{ETxCLK} \times 1.5$<br>$t_{ETxCLK} \times 1.5$ | ns | | t <sub>ECRSL</sub> | CRS Pulse Width Low <sup>2</sup> | t <sub>ETxCLK</sub> x 1.5 | ns | <sup>&</sup>lt;sup>1</sup> MII/RMII asynchronous signals are COL, CRS. These signals are applicable in both MII and RMII modes. The asynchronous COL input is synchronized separately to both the ETxCLK and the ERxCLK, and must have a minimum pulse width high or low at least 1.5 times the period of the slower of the two clocks. <sup>&</sup>lt;sup>2</sup> The asynchronous CRS input is synchronized to the ETxCLK, and must have a minimum pulse width high or low at least 1.5 times the period of ETxCLK. Figure 35. 10/100 Ethernet MAC Controller Timing: Asynchronous Signal Table 51. 10/100 Ethernet MAC Controller Timing: MII Station Management | Parameter <sup>1</sup> | | Min | Max | Unit | |------------------------|------------------------------------------------|------|-----|------| | Timing Requirements | | | | | | t <sub>MDIOS</sub> | MDIO Input Valid to MDC Rising Edge (Setup) | 11.5 | | ns | | t <sub>MDCIH</sub> | MDC Rising Edge to MDIO Input Invalid (Hold) | 11.5 | | ns | | Switching Cl | haracteristics | | | | | $t_{MDCOV}$ | MDC Falling Edge to MDIO Output Valid | | 25 | ns | | $t_{MDCOH}$ | MDC Falling Edge to MDIO Output Invalid (Hold) | -1 | | ns | <sup>&</sup>lt;sup>1</sup> MDC/MDIO is a 2-wire serial bidirectional port for controlling one or more external PHYs. MDC is an output clock whose minimum period is programmable as a multiple of the system clock SCLK. MDIO is a bidirectional data line. Figure 36. 10/100 Ethernet MAC Controller Timing: MII Station Management #### **JTAG Test And Emulation Port Timing** Table 52 and Figure 37 describe JTAG port operations. **Table 52. JTAG Port Timing** | Parameter | | Min | Max | Unit | |--------------------|--------------------------------------------------------|-----|-----|------| | Timing Requ | uirements | | | | | $t_{TCK}$ | TCK Period | 20 | | ns | | t <sub>STAP</sub> | TDI, TMS Setup Before TCK High | 4 | | ns | | t <sub>HTAP</sub> | TDI, TMS Hold After TCK High | 4 | | ns | | t <sub>SSYS</sub> | System Inputs Setup Before TCK High <sup>1</sup> | 4 | | ns | | t <sub>HSYS</sub> | System Inputs Hold After TCK High <sup>1</sup> | 5 | | ns | | t <sub>TRSTW</sub> | TRST Pulse Width <sup>2</sup> (measured in TCK cycles) | 4 | | TCK | | Switching C | haracteristics | | | | | $t_{DTDO}$ | TDO Delay from TCK Low | | 10 | ns | | t <sub>DSYS</sub> | System Outputs Delay After TCK Low <sup>3</sup> | 0 | 13 | ns | <sup>1</sup> System Inputs = DATA15-0, SCL, SDA, TFS0, TSCLK0, RSCLK0, RFS0, DR0PRI, DR0SEC, PF15-0, PG15-0, PH7-0, MDIO, TD1, TMS, RESET, NMI, BMODE2-0. <sup>&</sup>lt;sup>3</sup> System Outputs = DATA15-0, ADDR19-1, ABE1-0, ARE, AWE, AMS1-0, SRAS, SCAS, SWE, SCKE, CLKOUT, SA10, SMS, SCL, SDA, TSCLK0, TFS0, RFS0, RSCLK0, DT0PRI, DT0SEC, PF15-0, PG15-0, PH7-0, MDC, MDIO. Figure 37. JTAG Port Timing <sup>50</sup> MHz Maximum #### **OUTPUT DRIVE CURRENTS** Figure 38 through Figure 52 show typical current-voltage characteristics for the output drivers of the ADSP-BF51xF processors. Figure 38. Driver Type A Current (3.3V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 39. Driver Type A Current (2.5V $V_{DDEXT}/V_{DDMEM}$ ) Figure 40. Driver Type A Current (1.8V $V_{\rm DDEXT}/V_{\rm DDMEM}$ ) The curves represent the current drive capability of the output drivers. See Table 10 on Page 22 for information about which driver type corresponds to a particular ball. Figure 41. Driver Type B Current (3.3V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 42. Driver Type B Current (2.5V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 43. Driver Type B Current (1.8V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 44. Driver Type C Current (3.3V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 45. Drive Type C Current (2.5V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 46. Driver Type C Current (1.8V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 47. Driver Type D Current (3.3V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 48. Driver Type D Current (2.5V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 49. Driver Type D Current (1.8V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 50. Driver Type E Current (3.3V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 51. Driver Type E Current (2.5V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 52. Driver Type E Current (1.8V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) #### **TEST CONDITIONS** All timing parameters appearing in this data sheet were measured under the conditions described in this section. Figure 53 shows the measurement point for ac measurements (except output enable/disable). The measurement point $V_{\text{MEAS}}$ is $V_{\text{DDEXT}}/2$ or $V_{\text{DDMEM}}/2$ for $V_{\text{DDEXT}}/V_{\text{DDMEM}}$ (nominal) = 2.5 V/3.3 V. Figure 53. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable) #### **Output Enable Time Measurement** Output signals are considered to be enabled when they have made a transition from a high impedance state to the point when they start driving. The output enable time $t_{\rm ENA}$ is the interval from the point when a reference signal reaches a high or low voltage level to the point when the output starts driving as shown on the right side of Figure 54. Figure 54. Output Enable/Disable The time $t_{ENA\_MEASURED}$ is the interval from when the reference signal switches to when the output voltage reaches $V_{TRIP}(high)$ or $V_{TRIP}(low)$ . $V_{TRIP}(high)$ is 2.0 V and $V_{TRIP}(low)$ is 1.0 V for $V_{DDEXT}/V_{DDMEM}$ (nominal) = 2.5 V/3.3 V. Time $t_{TRIP}$ is the interval from when the output starts driving to when the output reaches the $V_{TRIP}(high)$ or $V_{TRIP}(low)$ trip voltage. Time $t_{ENA}$ is calculated as shown in the equation: $$t_{ENA} = t_{ENA\_MEASURED} - t_{TRIP}$$ If multiple signals (such as the data bus) are enabled, the measurement value is that of the first signal to start driving. #### **Output Disable Time Measurement** Output signals are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The output disable time $t_{DIS}$ is the difference between $t_{DIS\_MEASURED}$ and $t_{DECAY}$ as shown on the left side of Figure 54. $$t_{DIS} = t_{DIS \ MEASURED} - t_{DECAY}$$ The time for the voltage on the bus to decay by $\Delta V$ is dependent on the capacitive load $C_L$ and the load current $I_L$ . This decay time can be approximated by the equation: $$t_{DECAY} = (C_L \Delta V)/I_L$$ The time $t_{DECAY}$ is calculated with test loads $C_{\scriptscriptstyle L}$ and $I_{\scriptscriptstyle L}$ and with $\Delta V$ equal to 0.5 V for $V_{DDEXT}/V_{DDMEM}$ (nominal) = 2.5 V/3.3 V. The time $t_{DIS\_MEASURED}$ is the interval from when the reference signal switches to when the output voltage decays $\Delta V$ from the measured output high or output low voltage. #### **Example System Hold Time Calculation** To determine the data output hold time in a particular system, first calculate $t_{\rm DECAY}$ using the equation given above. Choose $\Delta V$ to be the difference between the ADSP-BF51x processor's output voltage and the input threshold for the device requiring the hold time. $C_L$ is the total bus capacitance (per data line), and $I_L$ is the total leakage or three-state current (per data line). The hold time is $t_{\rm DECAY}$ plus the various output disable times as specified in the Timing Specifications on Page 32 (for example $t_{\rm DSDAT}$ for an SDRAM write cycle as shown in SDRAM Interface Timing on Page 36). #### **Capacitive Loading** Output delays and holds are based on standard capacitive loads of an average of 6 pF on all balls (see Figure 55). $V_{LOAD}$ is equal to $(V_{DDEXT}/V_{DDMEM})/2$ . The graphs of Figure 56 through Figure 67 show how output rise time varies with capacitance. The delay and hold specifications given should be derated by a factor derived from these figures. The graphs in these figures may not be linear outside the ranges shown. #### TESTER PIN ELECTRONICS #### NOTES: THE WORST CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED FOR THE OUTPUT TIMING ANALYSISTO REFLECT THE TRANSMISSION LINE EFFECT AND MUST BE CONSIDERED. THE TRANSMISSION LINE (TD) IS FOR LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS. ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN SYSTEM REQUIREMENT. IF NECESSARY, A SYSTEM MAY INCORPORATE EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES. Figure 55. Equivalent Device Loading for AC Measurements (Includes All Fixtures) Figure 56. Driver Type A Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (1.8V V<sub>DDEXT</sub>/V<sub>DDMEW</sub>) Figure 57. Driver Type A Typical Rise and Fall Times (10%–90%) vs. $Load Capacitance (2.5V V_{DDEXT}/V_{DDMEW})$ Figure 58. Driver Type A Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (3.3V $V_{\rm DDEXT}/V_{\rm DDMEM}$ ) Figure 59. Driver Type B Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (1.8V V<sub>DDEXT</sub>/V<sub>DDMEW</sub>) Figure 60. Driver Type B Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (2.5V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 61. Driver Type B Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (3.3V $V_{\rm DDEXT}/V_{\rm DDMEM}$ ) Figure 62. Driver Type C Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (1.8V V<sub>DDEXT</sub>/V<sub>DDMEM</sub>) Figure 63. Driver Type C Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (2.5V $V_{\rm DDEXT}/V_{\rm DDMEM}$ ) Figure 64. Driver Type C Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (3.3V V<sub>DDEXT</sub>/V<sub>DDMEW</sub>) Figure 65. Driver Type D Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (1.8V V<sub>DDEXT</sub>/V<sub>DDMEW</sub>) Figure 66. Driver Type D Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (2.5V V<sub>DDEXT</sub>/V<sub>DDMEW</sub>) Figure 67. Driver Type D Typical Rise and Fall Times (10%–90%) vs. Load Capacitance (3.3V $V_{\rm DDEXT}/V_{\rm DDMEM}$ ) #### THERMAL CHARACTERISTICS To determine the junction temperature on the application printed circuit board use: $$T_I = T_{CASE} + (\Psi_{IT} \times P_D)$$ where: $T_I$ = Junction temperature (°C) $T_{CASE}$ = Case temperature (°C) measured by customer at top center of package. $\Psi_{IT}$ = From Table 54 $P_D$ = Power dissipation (see Total Power Dissipation on Page 28 for the method to calculate $P_D$ ) Values of $\theta_{JA}$ are provided for package comparison and printed circuit board design considerations. $\theta_{JA}$ can be used for a first order approximation of $T_I$ by the equation: $$T_J = T_A + (\theta_{JA} \times P_D)$$ where: $T_A$ = Ambient temperature (°C) Values of $\theta_{\text{JC}}$ are provided for package comparison and printed circuit board design considerations when an external heat sink is required. Values of $\theta_{JB}$ are provided for package comparison and printed circuit board design considerations. In Table 54, airflow measurements comply with JEDEC standards JESD51-2 and JESD51-6, and the junction-to-board measurement complies with JESD51-8. The junction-to-case measurement complies with MIL-STD-883 (Method 1012.1). All measurements use a 2S2P JEDEC test board. The LQFP\_EP package requires thermal trace squares and thermal vias to an embedded ground plane in the PCB. The paddle must be connected to ground for proper operation to data sheet specifications. Refer to JEDEC standard JESD51-5 for more information. Table 53. Thermal Characteristics for SQ-176-2 Package | Parameter | Condition | Typical | Unit | |-----------------------|----------------------|---------|------| | $\theta_{JA}$ | 0 Linear m/s Airflow | 17.4 | °C/W | | $\theta_{\text{JMA}}$ | 1 Linear m/s Airflow | 14.8 | °C/W | | $\theta_{\text{JMA}}$ | 2 Linear m/s Airflow | 14.0 | °C/W | | $\theta_{\text{JC}}$ | Not Applicable | 7.8 | °C/W | | $\Psi_{\text{JT}}$ | 0 Linear m/s Airflow | 0.28 | °C/W | | $\Psi_{\text{JT}}$ | 1 Linear m/s Airflow | 0.39 | °C/W | | $\Psi_{ extsf{JT}}$ | 2 Linear m/s Airflow | 0.48 | °C/W | Table 54. Thermal Characteristics for BC-168-1 Package | Parameter | Condition | Typical | Unit | |-----------------------|----------------------|---------|------| | $\theta_{JA}$ | 0 Linear m/s Airflow | 30.5 | °C/W | | $\theta_{\text{JMA}}$ | 1 Linear m/s Airflow | 27.6 | °C/W | | $\theta_{\text{JMA}}$ | 2 Linear m/s Airflow | 26.3 | °C/W | | $\theta_{\text{JC}}$ | Not Applicable | 11.1 | °C/W | | $\Psi_{\text{JT}}$ | 0 Linear m/s Airflow | 0.20 | °C/W | | $\Psi_{\text{JT}}$ | 1 Linear m/s Airflow | 0.35 | °C/W | | $\Psi_{ exttt{JT}}$ | 2 Linear m/s Airflow | 0.45 | °C/W | ### 176-LEAD LQFP LEAD ASSIGNMENT Table 55 lists the LQFP leads by lead number. Table 56 on Page 63 lists the LQFP by signal mnemonic. Table 55. 176-Lead LQFP Pin Assignment (Numerically by Lead Number) | Lead No. | Signal | Lead No. | Signal | Lead No. | Signal | Lead No. | Signal | |----------|----------------------|----------|--------------------|----------|----------------------|----------|--------------------| | 1 | GND | 45 | GND | 89 | GND | 133 | GND | | 2 | GND | 46 | GND | 90 | GND | 134 | GND | | 3 | PF9 | 47 | PG1 | 91 | A12 | 135 | PG | | 4 | PF8 | 48 | PG0 | 92 | A11 | 136 | $V_{DDEXT}$ | | 5 | PF7 | 49 | $V_{DDEXT}$ | 93 | A10 | 137 | GND | | 6 | PF6 | 50 | TDO | 94 | A9 | 138 | $V_{DDINT}$ | | 7 | $V_{DDEXT}$ | 51 | EMU | 95 | $V_{DDMEM}$ | 139 | GND | | 8 | V <sub>PPOTP</sub> | 52 | TDI | 96 | A8 | 140 | RTXO | | 9 | V <sub>DDOTP</sub> | 53 | тск | 97 | A7 | 141 | RTXI | | 10 | PF5 | 54 | TRST | 98 | $V_{DDINT}$ | 142 | $V_{DDRTC}$ | | 11 | PF4 | 55 | TMS | 99 | GND | 143 | CLKIN | | 12 | PF3 | 56 | D15 | 100 | $V_{DDINT}$ | 144 | XTAL | | 13 | PF2 | 57 | D14 | 101 | A6 | 145 | $V_{DDEXT}$ | | 14 | $V_{DDINT}$ | 58 | D13 | 102 | A5 | 146 | RESET | | 15 | GND | 59 | $V_{DDMEM}$ | 103 | A4 | 147 | NMI | | 16 | $V_{DDFLASH}$ | 60 | D12 | 104 | $V_{DDMEM}$ | 148 | $V_{DDEXT}$ | | 17 | V <sub>DDFLASH</sub> | 61 | D11 | 105 | A3 | 149 | GND | | 18 | PF1 | 62 | D10 | 106 | A2 | 150 | CLKBUF | | 19 | PF0 | 63 | $V_{DDINT}$ | 107 | A1 | 151 | GND | | 20 | PG15 | 64 | D9 | 108 | ABE1 | 152 | $V_{DDINT}$ | | 21 | PG14 | 65 | D8 | 109 | ABE0 | 153 | PH7 | | 22 | GND | 66 | D7 | 110 | SA10 | 154 | PH6 | | 23 | V <sub>DDINT</sub> | 67 | GND | 111 | GND | 155 | PH5 | | 24 | V <sub>DDEXT</sub> | 68 | V <sub>DDMEM</sub> | 112 | V <sub>DDMEM</sub> | 156 | PH4 | | 25 | PG13 | 69 | D6 | 113 | SWE | 157 | GND | | 26 | PG12 | 70 | D5 | 114 | SCAS | 158 | V <sub>DDEXT</sub> | | 27 | PG11 | 71 | D4 | 115 | SRAS | 159 | PH3 | | 28 | PG10 | 72 | D3 | 116 | $V_{DDINT}$ | 160 | PH2 | | 29 | V <sub>DDFLASH</sub> | 73 | D2 | 117 | GND | 161 | PH1 | | 30 | V <sub>DDINT</sub> | 74 | D1 | 118 | SMS | 162 | PH0 | | 31 | PG9 | 75 | V <sub>DDMEM</sub> | 119 | SCKE | 163 | GND | | 32 | PG8 | 76 | D0 | 120 | AMS1 | 164 | V <sub>DDINT</sub> | | 33 | PG7 | 77 | A19 | 121 | ARE | 165 | PF15 | | 34 | PG6 | 78 | A18 | 122 | AWE | 166 | PF14 | | 35 | V <sub>DDEXT</sub> | 79 | V <sub>DDINT</sub> | 123 | AMS0 | 167 | PF13 | | 36 | PG5 | 80 | A17 | 124 | V <sub>DDMEM</sub> | 168 | PF12 | | 37 | PG4 | 81 | A16 | 125 | CLKOUT | 169 | GND | | 38 | PG3 | 82 | V <sub>DDMEM</sub> | 126 | V <sub>DDFLASH</sub> | 170 | V <sub>DDEXT</sub> | | 39 | PG2 | 83 | GND | 127 | NC <sup>1</sup> | 171 | PF11 | | 40 | BMODE2 | 84 | A15 | 128 | V <sub>DDEXT</sub> | 172 | SDA | | 41 | BMODE1 | 85 | A14 | 129 | V <sub>DDEXT</sub> | 173 | SCL | | 42 | BMODE0 | 86 | A13 | 130 | EXT_WAKE | 174 | PF10 | | 43 | GND | 87 | GND | 131 | GND | 175 | GND | | 44 | GND | 88 | GND | 132 | GND | 176 | GND | | -<br>- | | | | 1 | 1 | GND | 177* | <sup>\*</sup> Pin no. 177 is the GND supply (see Figure 69) for the processor; this pad **must** connect to GND. <sup>&</sup>lt;sup>1</sup>This pin must not be connected. Table 56. 176-Lead LQFP Pin Assignment (Alphabetically by Signal Mnemonic) | Lead No. | Signal | Lead No. | Signal | Lead No. | Signal | Lead No. | Signal | |----------|--------|----------|-----------------|----------|--------------|----------|----------------------| | 107 | A1 | 58 | D13 | 5 | PF7 | 113 | SWE | | 106 | A2 | 57 | D14 | 4 | PF8 | 53 | тск | | 105 | A3 | 56 | D15 | 3 | PF9 | 52 | TDI | | 103 | A4 | 51 | EMU | 174 | PF10 | 50 | TDO | | 102 | A5 | 130 | EXT_WAKE | 171 | PF11 | 55 | TMS | | 101 | A6 | 1 | GND | 168 | PF12 | 54 | TRST | | 97 | A7 | 2 | GND | 167 | PF13 | 7 | $V_{DDEXT}$ | | 96 | A8 | 15 | GND | 166 | PF14 | 24 | V <sub>DDEXT</sub> | | 94 | А9 | 22 | GND | 165 | PF15 | 35 | V <sub>DDEXT</sub> | | 93 | A10 | 43 | GND | 135 | PG | 49 | V <sub>DDEXT</sub> | | 92 | A11 | 44 | GND | 48 | PG0 | 128 | V <sub>DDEXT</sub> | | 91 | A12 | 45 | GND | 47 | PG1 | 129 | V <sub>DDEXT</sub> | | 86 | A13 | 46 | GND | 39 | PG2 | 136 | V <sub>DDEXT</sub> | | 85 | A14 | 67 | GND | 38 | PG3 | 145 | V <sub>DDEXT</sub> | | 84 | A15 | 83 | GND | 37 | PG4 | 148 | V <sub>DDEXT</sub> | | 81 | A16 | 87 | GND | 36 | PG5 | 158 | V <sub>DDEXT</sub> | | 80 | A17 | 88 | GND | 34 | PG6 | 170 | V <sub>DDEXT</sub> | | 78 | A18 | 89 | GND | 33 | PG7 | 16 | V <sub>DDFLASH</sub> | | 73<br>77 | A19 | 90 | GND | 32 | PG8 | 17 | V DDFLASH | | 109 | ABE0 | 99 | GND | 31 | PG9 | 29 | V <sub>DDFLASH</sub> | | 109 | ABE1 | 111 | GND | 28 | PG10 | 126 | V <sub>DDFLASH</sub> | | 123 | AMS0 | 131 | GND | 27 | PG10 | 14 | V <sub>DDFLASH</sub> | | 123 | AMS1 | 132 | GND | 26 | PG12 | 23 | V <sub>DDINT</sub> | | | ARE | 133 | GND | | PG12<br>PG13 | 30 | V <sub>DDINT</sub> | | 121 | AWE | 134 | GND | 25<br>21 | PG13<br>PG14 | 63 | V <sub>DDINT</sub> | | 122 | | | | 20 | PG14<br>PG15 | 79 | V <sub>DDINT</sub> | | 42 | BMODE0 | 137 | GND | 162 | | 98 | V <sub>DDINT</sub> | | 41 | BMODE1 | 139 | GND | | PH0 | | V <sub>DDINT</sub> | | 40 | BMODE2 | 149 | GND | 161 | PH1 | 100 | V <sub>DDINT</sub> | | 150 | CLKBUF | 151 | GND | 160 | PH2 | 116 | V <sub>DDINT</sub> | | 143 | CLKIN | 157 | GND | 159 | PH3 | 138 | V <sub>DDINT</sub> | | 125 | CLKOUT | 163 | GND | 156 | PH4 | 152 | V <sub>DDINT</sub> | | 76 | D0 | 169 | GND | 155 | PH5 | 164 | V <sub>DDINT</sub> | | 74 | D1 | 175 | GND | 154 | PH6 | 59 | V <sub>DDMEM</sub> | | 73 | D2 | 176 | GND | 153 | PH7 | 68 | V <sub>DDMEM</sub> | | 72 | D3 | 117 | GND | 146 | RESET | 75 | $V_{DDMEM}$ | | 71 | D4 | 127 | NC <sup>1</sup> | 141 | RTXI | 82 | $V_{DDMEM}$ | | 70 | D5 | 147 | NMI | 140 | RTXO | 95 | $V_{DDMEM}$ | | 69 | D6 | 19 | PF0 | 110 | SA10 | 104 | $V_{DDMEM}$ | | 66 | D7 | 18 | PF1 | 114 | SCAS | 112 | $V_{DDMEM}$ | | 65 | D8 | 13 | PF2 | 119 | SCKE | 124 | $V_{DDMEM}$ | | 64 | D9 | 12 | PF3 | 173 | SCL | 9 | $V_{DDOTP}$ | | 62 | D10 | 11 | PF4 | 172 | SDA | 142 | $V_{DDRTC}$ | | 61 | D11 | 10 | PF5 | 118 | SMS | 8 | $V_{PPOTP}$ | | 60 | D12 | 6 | PF6 | 115 | SRAS | 144 | XTAL | | | | | | | | GND | 177 <sup>*</sup> | <sup>\*</sup> Pin no. 177 is the GND supply (see Figure 69) for the processor; this pad **must** connect to GND. $<sup>^{\</sup>rm 1}{\rm This}$ pin must not be connected. Figure 68 shows the top view of the LQFP\_EP lead configuration. Figure 69 shows the bottom view of the LQFP\_EP lead configuration. Figure 68. 176-Lead LQFP\_EP Lead Configuration (Top View) Figure 69. 176-Lead LQFP\_EP Lead Configuration (Bottom View) ### 168-BALL CSP\_BGA BALL ASSIGNMENT Table 57 lists the CSP\_BGA by ball number. Table 58 on Page 66 lists the CSP\_BGA balls by signal mnemonic. Table 57. 168-Ball CSP\_BGA Ball Assignment (Numerically by Ball Number) | Ball No. | Signal Name | Ball No. | Signal Name | Ball No. | Signal Name | Ball No. | Signal Name | Ball No. | Signal Name | Ball No. | Signal Name | |----------|-------------|----------|-----------------|----------|--------------------|----------|--------------------|----------|--------------------|----------|-------------| | A1 | GND | C1 | PF4 | E10 | V <sub>DDINT</sub> | H1 | PG12 | K6 | $V_{\text{DDMEM}}$ | N1 | BMODE1 | | A2 | SCL | C2 | PF7 | E12 | $V_{\text{DDMEM}}$ | H2 | PG13 | K7 | $V_{DDMEM}$ | N2 | PG1 | | A3 | SDA | C3 | PF8 | E13 | ARE | H3 | PG11 | K8 | $V_{DDMEM}$ | N3 | TDO | | A4 | PF13 | C4 | PF10 | E14 | AWE | H5 | $V_{DDEXT}$ | K9 | $V_{DDMEM}$ | N4 | TRST | | A5 | PF15 | C5 | $V_{DDEXT}$ | F1 | PF0 | H6 | GND | K10 | $V_{DDMEM}$ | N5 | TMS | | A6 | PH2 | C6 | $V_{DDEXT}$ | F2 | PF1 | H7 | GND | K12 | A8 | N6 | D13 | | A7 | PH1 | C7 | PF11 | F3 | $V_{DDINT}$ | H8 | GND | K13 | A2 | N7 | D9 | | A8 | PH5 | C8 | $V_{DDEXT}$ | F5 | $V_{DDEXT}$ | H9 | GND | K14 | A1 | N8 | D5 | | A9 | PH6 | C9 | $V_{DDINT}$ | F6 | GND | H10 | $V_{DDINT}$ | L1 | PG5 | N9 | D1 | | A10 | PH7 | C10 | $V_{DDEXT}$ | F7 | GND | H12 | A3 | L2 | PG3 | N10 | A18 | | A11 | CLKBUF | C11 | RTXI | F8 | GND | H13 | ABE0 | L3 | PG2 | N11 | A16 | | A12 | XTAL | C12 | RTXO | F9 | GND | H14 | SCAS | L12 | A9 | N12 | A14 | | A13 | CLKIN | C13 | PG | F10 | $V_{DDINT}$ | J1 | PG10 | L13 | A6 | N13 | A11 | | A14 | GND | C14 | NC <sup>1</sup> | F12 | SMS | J2 | $V_{DDFLASH}$ | L14 | A4 | N14 | A7 | | B1 | $V_{DDOTP}$ | D1 | PF3 | F13 | SCKE | J3 | PG9 | M1 | PG4 | P1 | GND | | B2 | GND | D2 | PF5 | F14 | AMS1 | J5 | $V_{\text{DDMEM}}$ | M2 | BMODE2 | P2 | TDI | | В3 | PF9 | D3 | VPPOTP | G1 | PG15 | J6 | GND | М3 | BMODE0 | Р3 | тск | | B4 | PF12 | D12 | $V_{DDFLASH}$ | G2 | PG14 | J7 | GND | M4 | PG0 | P4 | D15 | | B5 | PF14 | D13 | CLKOUT | G3 | $V_{DDINT}$ | J8 | GND | M5 | EMU | P5 | D14 | | B6 | PH0 | D14 | AMS0 | G5 | $V_{DDEXT}$ | J9 | GND | M6 | D12 | P6 | D11 | | B7 | PH3 | E1 | $V_{DDFLASH}$ | G6 | GND | J10 | $V_{DDINT}$ | M7 | D10 | P7 | D8 | | B8 | PH4 | E2 | PF2 | G7 | GND | J12 | A15 | M8 | D2 | P8 | D7 | | B9 | $V_{DDEXT}$ | E3 | PF6 | G8 | GND | J13 | ABE1 | M9 | D0 | P9 | D6 | | B10 | RESET | E5 | $V_{DDEXT}$ | G9 | GND | J14 | SA10 | M10 | A17 | P10 | D4 | | B11 | NMI | E6 | $V_{DDEXT}$ | G10 | $V_{DDINT}$ | K1 | PG6 | M11 | A13 | P11 | D3 | | B12 | $V_{DDRTC}$ | E7 | $V_{DDINT}$ | G12 | SWE | K2 | PG8 | M12 | A12 | P12 | A19 | | B13 | $V_{DDEXT}$ | E8 | $V_{DDINT}$ | G13 | SRAS | К3 | PG7 | M13 | A10 | P13 | GND | | B14 | EXT_WAKE | E9 | $V_{DDINT}$ | G14 | GND | K5 | $V_{\text{DDMEM}}$ | M14 | A5 | P14 | GND | <sup>&</sup>lt;sup>1</sup> This pin must not be connected. Table 58. 168-Ball CSP\_BGA Ball Assignment (Alphabetically by Signal Mnemonic) | Ball No. | Signal Name | Ball No. | Signal Name | Ball No. | Signal Name | Ball No. | Signal Name | Ball No. | Signal Name | Ball No. | Signal Name | |----------|-------------|----------|-------------|----------|-----------------|----------|-------------|----------|-------------|----------|--------------------| | K14 | A1 | A11 | CLKBUF | G6 | GND | C4 | PF10 | A8 | PH5 | G5 | V <sub>DDEXT</sub> | | K13 | A2 | A13 | CLKIN | G7 | GND | C7 | PF11 | A9 | PH6 | | $V_{DDEXT}$ | | H12 | A3 | D13 | CLKOUT | G8 | GND | B4 | PF12 | A10 | PH7 | D12 | $V_{DDFLASH}$ | | L14 | A4 | M9 | D0 | G9 | GND | A4 | PF13 | B10 | RESET | E1 | $V_{DDFLASH}$ | | M14 | A5 | N9 | D1 | H6 | GND | B5 | PF14 | C11 | RTXI | J2 | $V_{DDFLASH}$ | | L13 | A6 | M8 | D2 | H7 | GND | A5 | PF15 | C12 | RTXO | C9 | $V_{DDINT}$ | | N14 | A7 | P11 | D3 | H8 | GND | C13 | PG | J14 | SA10 | E7 | $V_{DDINT}$ | | K12 | A8 | P10 | D4 | H9 | GND | M4 | PG0 | H14 | SCAS | E8 | $V_{DDINT}$ | | L12 | A9 | N8 | D5 | J6 | GND | N2 | PG1 | F13 | SCKE | E9 | $V_{DDINT}$ | | M13 | A10 | P9 | D6 | J7 | GND | L3 | PG2 | A2 | SCL | E10 | $V_{DDINT}$ | | N13 | A11 | P8 | D7 | J8 | GND | L2 | PG3 | А3 | SDA | F3 | $V_{DDINT}$ | | M12 | A12 | P7 | D8 | J9 | GND | M1 | PG4 | F12 | SMS | F10 | $V_{DDINT}$ | | M11 | A13 | N7 | D9 | P1 | GND | L1 | PG5 | G13 | SRAS | G3 | $V_{DDINT}$ | | N12 | A14 | M7 | D10 | P13 | GND | K1 | PG6 | G12 | SWE | G10 | $V_{DDINT}$ | | J12 | A15 | P6 | D11 | P14 | GND | К3 | PG7 | Р3 | TCK | H10 | $V_{DDINT}$ | | N11 | A16 | M6 | D12 | G14 | GND | K2 | PG8 | P2 | TDI | J10 | $V_{DDINT}$ | | M10 | A17 | N6 | D13 | C14 | NC <sup>1</sup> | J3 | PG9 | N3 | TDO | E12 | $V_{\text{DDMEM}}$ | | N10 | A18 | P5 | D14 | B11 | NMI | J1 | PG10 | N5 | TMS | J5 | $V_{\text{DDMEM}}$ | | P12 | A19 | P4 | D15 | F1 | PF0 | H3 | PG11 | N4 | TRST | K5 | $V_{\text{DDMEM}}$ | | H13 | ABE0 | M5 | EMU | F2 | PF1 | H1 | PG12 | B9 | $V_{DDEXT}$ | K6 | $V_{\text{DDMEM}}$ | | J13 | ABE1 | B14 | EXT_WAKE | E2 | PF2 | H2 | PG13 | B13 | $V_{DDEXT}$ | K7 | $V_{\text{DDMEM}}$ | | D14 | AMS0 | A1 | GND | D1 | PF3 | G2 | PG14 | C5 | $V_{DDEXT}$ | K8 | $V_{\text{DDMEM}}$ | | F14 | AMS1 | A14 | GND | C1 | PF4 | G1 | PG15 | C6 | $V_{DDEXT}$ | K9 | $V_{\text{DDMEM}}$ | | E13 | ARE | B2 | GND | D2 | PF5 | B6 | PH0 | C8 | $V_{DDEXT}$ | K10 | $V_{\text{DDMEM}}$ | | E14 | AWE | F6 | GND | E3 | PF6 | A7 | PH1 | C10 | $V_{DDEXT}$ | B1 | $V_{DDOTP}$ | | M3 | BMODE0 | F7 | GND | C2 | PF7 | A6 | PH2 | E5 | $V_{DDEXT}$ | B12 | $V_{DDRTC}$ | | N1 | BMODE1 | F8 | GND | C3 | PF8 | В7 | PH3 | E6 | $V_{DDEXT}$ | D3 | $V_{PPOTP}$ | | M2 | BMODE2 | F9 | GND | В3 | PF9 | B8 | PH4 | F5 | $V_{DDEXT}$ | A12 | XTAL | <sup>&</sup>lt;sup>1</sup>This pin must not be connected. Figure 70 shows the top view of the CSP\_BGA ball configuration. Figure 71 shows the bottom view of the CSP\_BGA ball configuration. Figure 70. 168-Ball CSP\_BGA Ball Configuration (Top View) Figure 71. 168-Ball CSP\_BGA Ball Configuration (Bottom View) ### **OUTLINE DIMENSIONS** Dimensions in Figure 72 are shown in millimeters. COMPLIANT TO JEDEC STANDARDS MS-026-BGA-HD Figure 72. 176-Lead Low Profile Quad Flat Package [LQFP\_EP] (SQ-176-2) Dimensions shown in millimeters #### COMPLIANT TO JEDEC STANDARDS MO-275-GGAB-1. Figure 73. 168-Ball Chip Scale Package Ball Grid Array [CSP\_BGA] (BC-168-1) Dimensions shown in millimeters #### **SURFACE-MOUNT DESIGN** Table 59 is provided as an aid to PCB design. For industry standard design recommendations, refer to IPC-7351, *Generic Requirements for Surface Mount Design and Land Pattern Standard*. Table 59. BGA Data for Use with Surface-Mount Design | Package | | Package Solder Mask<br>Opening | Package Ball Pad Size | |------------------|---------------------|--------------------------------|-----------------------| | 168-Ball CSP_BGA | Solder Mask Defined | 0.35 mm diameter | 0.48 mm diameter | #### **AUTOMOTIVE PRODUCTS** The ADBF512W and ADBF518 models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models and designers should review the product Specifications section of this datasheet carefully. Only the auto- motive grade products shown in Table 60 are available for use in automotive applications. Contact your local ADI account representative for specific product ordering information and to obtain the specific automotive Reliability reports for these models. **Table 60. Automotive Products** | Automotive Models <sup>1,2</sup> | Temperature<br>Range <sup>3</sup> | Instruction<br>Rate (Max) | Package Description | Package<br>Option | |----------------------------------|-----------------------------------|---------------------------|---------------------|-------------------| | ADBF512WBBCZ4xx | -40°C to +85°C | 400 MHz | 168-Ball CSP_BGA | BC-168-1 | | ADBF518WBBCZ4xx | -40°C to +85°C | 400 MHz | 168-Ball CSP_BGA | BC-168-1 | | ADBF512WBSWZ4xx | -40°C to +85°C | 400 MHz | 176-Lead LQFP_EP | SQ-176-2 | | ADBF518WBSWZ4xx | -40°C to +85°C | 400 MHz | 176-Lead LQFP_EP | SQ-176-2 | <sup>&</sup>lt;sup>1</sup>Z = RoHS Compliant Part. #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature<br>Range <sup>2</sup> | Processor Instruction<br>Rate (Max) | Flash<br>Memory | Package Description | Package<br>Option | |--------------------|-----------------------------------|-------------------------------------|-----------------|---------------------|-------------------| | ADSP-BF512BBCZ-3 | -40°C to +85°C | 300 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF512BBCZ-4 | -40°C to +85°C | 400 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF512BBCZ-4F4 | -40°C to +85°C | 400 MHz | 4M bit | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF512BSWZ-3 | -40°C to +85°C | 300 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF512BSWZ-4 | -40°C to +85°C | 400 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF512BSWZ-4F4 | -40°C to +85°C | 400 MHz | 4M bit | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF512KBCZ-3 | 0°C to +70°C | 300 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF512KBCZ-4 | 0°C to +70°C | 400 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF512KBCZ-4F4 | 0°C to +70°C | 400 MHz | 4M bit | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF512KSWZ-3 | 0°C to +70°C | 300 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF512KSWZ-4 | 0°C to +70°C | 400 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF512KSWZ-4F4 | 0°C to +70°C | 400 MHz | 4M bit | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF514BBCZ-3 | -40°C to +85°C | 300 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF514BBCZ-4 | -40°C to +85°C | 400 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF514BBCZ-4F4 | -40°C to +85°C | 400 MHz | 4M bit | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF514BSWZ-3 | -40°C to +85°C | 300 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF514BSWZ-4 | -40°C to +85°C | 400 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF514BSWZ-4F4 | -40°C to +85°C | 400 MHz | 4M bit | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF514KBCZ-3 | 0°C to +70°C | 300 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF514KBCZ-4 | 0°C to +70°C | 400 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF514KBCZ-4F4 | 0°C to +70°C | 400 MHz | 4M bit | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF514KSWZ-3 | 0°C to +70°C | 300 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF514KSWZ-4 | 0°C to +70°C | 400 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | <sup>&</sup>lt;sup>2</sup> The use of xx designates silicon revision. <sup>&</sup>lt;sup>3</sup> Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see Operating Conditions on Page 25 for junction temperature (T<sub>j</sub>) specification which is the only temperature specification. | Model <sup>1</sup> | Temperature<br>Range <sup>2</sup> | Processor Instruction<br>Rate (Max) | Flash<br>Memory | Package Description | Package<br>Option | |--------------------|-----------------------------------|-------------------------------------|-----------------|---------------------|-------------------| | ADSP-BF514KSWZ-4F4 | 0°C to +70°C | 400 MHz | 4M bit | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF516KSWZ-3 | 0°C to +70°C | 300 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF516KBCZ-3 | 0°C to +70°C | 300 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF516KSWZ-4 | 0°C to +70°C | 400 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF516KBCZ-4 | 0°C to +70°C | 400 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF516KSWZ-4F4 | 0°C to +70°C | 400 MHz | 4M bit | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF516KBCZ-4F4 | 0°C to +70°C | 400 MHz | 4M bit | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF516BBCZ-3 | -40°C to +85°C | 300 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF516BBCZ-4 | -40°C to +85°C | 400 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF516BBCZ-4F4 | -40°C to +85°C | 400 MHz | 4M bit | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF516BSWZ-3 | -40°C to +85°C | 300 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF516BSWZ-4 | -40°C to +85°C | 400 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF516BSWZ-4F4 | -40°C to +85°C | 400 MHz | 4M bit | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF518BBCZ-4 | -40°C to +85°C | 400 MHz | N/A | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF518BBCZ-4F4 | -40°C to +85°C | 400 MHz | 4M bit | 168-Ball CSP_BGA | BC-168-1 | | ADSP-BF518BSWZ-4 | -40°C to +85°C | 400 MHz | N/A | 176-Lead LQFP_EP | SQ-176-2 | | ADSP-BF518BSWZ-4F4 | -40°C to +85°C | 400 MHz | 4M bit | 176-Lead LQFP_EP | SQ-176-2 | $<sup>^{1}</sup>$ Z = RoHS compliant part. <sup>&</sup>lt;sup>2</sup> Referenced temperature is ambient temperature. The ambient temperature is not a specification. Please see Operating Conditions on Page 25 for junction temperature (T<sub>j</sub>) specification which is the only temperature specification. www.analog.com