## INTEGRATED CIRCUITS

# DATA SHEET

## **PCK210**

Low voltage dual 1:5 differential ECL/PECL clock driver

Product data Supersedes data of 2002 Dec 13







## Low voltage dual 1:5 differential ECL/PECL clock driver

**PCK210** 

#### **FEATURES**

- 85 ps part-to-part skew typical
- 20 ps output-to-output skew typical
- Differential design
- V<sub>BB</sub> output
- Voltage and temperature compensated outputs
- Low voltage V<sub>EE</sub> range of −2.25 V to −3.8 V
- 75 kΩ input pull-down resistors
- Form, fit, and function compatible with MC100EP210

## **DESCRIPTION**

The PCK210 is a low skew 1-to-5 dual differential driver, designed with clock distribution in mind. The input signals can be either differential or single-ended if the  $V_{BB}$  output is used. The signal is fanned out to 5 identical differential outputs.

The PCK210 is specifically designed, modeled and produced with low skew as the key goal. Optimal design and layout serve to minimize gate-to-gate skew within a device, and empirical modeling is used to determine process control limits that ensure consistent  $t_{\text{PD}}$  distributions from lot to lot. The net result is a dependable, guaranteed low skew device.

To ensure that the tight skew specification is met, it is necessary that both sides of the differential output are terminated into 50  $\Omega$ , even if only one side is being used. In most applications, all ten differential pairs will be used, and therefore terminated. In the case where fewer than ten pairs are used, it is necessary to terminate at least the output pairs on the same package side as the pair(s) being used on that side, in order to maintain minimum skew. Failure to do this will result in small degradations of propagation delay (on the order of 10–20 ps) of the output(s) being used, which, while not being catastrophic to most designs, will mean a loss of skew margin.

The PCK210, as with most other ECL devices, can be operated from a positive  $V_{CC}$  supply in PECL mode. This allows the PCK210 to be used for high performance clock distribution in +3.3 V or +2.5 V systems. Designers can take advantage of the PCK210's performance to distribute low skew clocks across the backplane or the board. In a PECL environment, series or Thevenin line terminations are typically used as they require no additional power supplies

The PCK210 may be driven single-endedly utilizing the  $V_{BB}$  bias output with the  $\overline{\text{CLKA}}$  or  $\overline{\text{CLKB}}$  input. If a single-ended signal is to be used, the  $V_{BB}$  pin should be connected to the  $\overline{\text{CLKA}}$  or  $\overline{\text{CLKB}}$  input and bypassed to ground via a 0.01  $\mu\text{F}$  capacitor. The  $V_{BB}$  output can only source/sink 0.3 mA, therefore, it should be used as a switching reference for the PCK210 only. Part-to-part skew specifications are not guaranteed when driving the PCK210 single-endedly.

#### **PINNING**

## Pin configurations



Figure 1. LQFP32 pin configuration



Figure 2. HVQFN32 pin configuration

#### ORDERING INFORMATION

| Type number | Package | Package                                                                                                          |                  |                  |  |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------------------------------------------------|------------------|------------------|--|--|--|--|--|--|
| Type number | Name    | Description                                                                                                      | Version          | range            |  |  |  |  |  |  |
| PCK210BD    | LQFP32  | plastic low profile quad flat package; 32 leads; body 7 × 7 × 1.4 mm                                             | –40 °C to +85 °C |                  |  |  |  |  |  |  |
| PCK210BS    | H \/( ) | plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body 5 $\times$ 5 $\times$ 0.85 mm | SOT617-1         | –40 °C to +85 °C |  |  |  |  |  |  |

2004 Apr 23 2

PCK210

## Pin description

| SYMBOL              | PIN                                       | DESCRIPTION                       |
|---------------------|-------------------------------------------|-----------------------------------|
| V <sub>CC</sub>     | 1                                         | Supply voltage                    |
| n.c.                | 2                                         | not connected                     |
| CLKA, CLKA          | 3, 4                                      | Differential input pair           |
| $V_{BB}$            | 5                                         | V <sub>BB</sub> output            |
| CLKB, CLKB          | 6, 7                                      | Differential input pair           |
| V <sub>EE</sub>     | 8                                         | Ground                            |
| V <sub>CCO</sub>    | 9, 16, 25, 32                             | Output drive power supply voltage |
| QA0-QA4,<br>QB0-QB4 | 31, 29, 27, 24, 22,<br>20, 18, 15, 13, 11 | Differential outputs              |
| QA0-QA4,<br>QB0-QB4 | 30, 28, 26, 23, 21,<br>19, 17, 14, 12, 10 | Differential outputs              |

## LOGIC SYMBOL



Figure 3. Logic symbol

## Low voltage dual 1:5 differential ECL/PECL clock driver

**PCK210** 

## ABSOLUTE MAXIMUM RATINGS<sup>1</sup>

In accordance with the Absolute Maximum Rating System (IEC 134)

| SYMBOL             | PARAMETER                                                  | LIM  | ITS                   | UNIT |  |
|--------------------|------------------------------------------------------------|------|-----------------------|------|--|
| STIVIBUL           | FARAMETER                                                  | MIN  | MIN MAX               |      |  |
| V <sub>CC</sub>    | Supply voltage                                             | -0.3 | +4.6                  | V    |  |
| V <sub>I</sub>     | Input voltage                                              | -0.3 | V <sub>CC</sub> + 0.3 | V    |  |
| I <sub>IN</sub>    | Input current                                              | -    | ±20                   | mA   |  |
| T <sub>stg</sub>   | Storage temperature range                                  | -40  | +125                  | °C   |  |
| ESD <sub>HBM</sub> | Electrostatic discharge (Human Body Model; 1.5 kΩ, 100 pF) | -    | >1750                 | V    |  |
| ESD <sub>MM</sub>  | Electrostatic discharge (Machine Model; 0 kΩ, 100 pF)      | _    | >200                  | V    |  |
| ESD <sub>CDM</sub> | Electrostatic discharge (Charge Device Model)              | -    | >1000                 | V    |  |

## NOTE:

## RECOMMENDED OPERATING CONDITIONS

| SYMBOL           | PARAMETER                                       | CONDITIONS                                  | MIN             | MAX             | UNIT |
|------------------|-------------------------------------------------|---------------------------------------------|-----------------|-----------------|------|
| V <sub>CC</sub>  | Supply voltage                                  |                                             | 2.25            | 3.8             | V    |
| $V_{IR}$         | Receiver input voltage                          |                                             | V <sub>EE</sub> | V <sub>CC</sub> | V    |
| $V_{DIFF}$       | Input differential voltage <sup>1</sup>         | V <sub>(CLKinN)</sub> –V <sub>(CLKin)</sub> | _               | 1.00            | V    |
| T <sub>amb</sub> | Operating ambient temperature range in free air |                                             | -40             | +85             | °C   |

## NOTE:

## THERMAL CHARACTERISTICS

Proper thermal management is critical for reliable system operation. This is especially true for high fan-out and high drive capability products.

Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.

To idle an unused differential clock input, connect one input terminal (e.g. CLK1) to V<sub>BB</sub> and leave its complimentary input terminal (e.g. CLK1) open-circuit, in which case CLK1 will default LOW by its internal pull-down reistor. Inputs should not be shorted to ground or V<sub>CC</sub>.

# Low voltage dual 1:5 differential ECL/PECL clock driver

PCK210

## DC ELECTRICAL CHARACTERISTICS

 $V_{supply}$ :  $V_{CC} = V_{CCO} = 0.0 \text{ V}$ ;  $V_{EE} = -2.25 \text{ V}$  to -3.80 V.

| SYMBOL           | PARAMETER                          | CONDITIONS                                                          | -40                   | °C    | +25                   | °C    | +85                   | °C    | UNIT |  |
|------------------|------------------------------------|---------------------------------------------------------------------|-----------------------|-------|-----------------------|-------|-----------------------|-------|------|--|
| STWIBUL          | PARAMETER                          | CONDITIONS                                                          | MIN                   | MAX   | MIN                   | MAX   | MIN                   | MAX   | ]    |  |
| I <sub>EE</sub>  | Internal supply current            | Absolute value of current                                           | 20                    | 80    | 20                    | 85    | 30                    | 90    | mA   |  |
| I <sub>CC</sub>  | Output and internal supply current | All outputs terminated 50 $\Omega$ to V <sub>CC</sub> $-$ 2.0 V     | 270                   | 390   | 270                   | 395   | 270                   | 405   | mA   |  |
| I <sub>IN</sub>  | Input current                      | Includes pull-up/pull-down resistors                                | _                     | 150   | -                     | 150   | -                     | 150   | μА   |  |
| $V_{BB}$         | Internally generated bias voltage  | for $V_{EE} = -2.25 \text{ V to } -3.8 \text{ V}$                   | -1.38                 | -1.16 | -1.38                 | -1.16 | -1.38                 | -1.16 | ٧    |  |
| V <sub>PP</sub>  | Input amplitude                    | Difference of input<br>≈ V <sub>IH</sub> – V <sub>IL</sub> (Note 1) | 0.5                   | 1.3   | 0.5                   | 1.3   | 0.5                   | 1.3   | ٧    |  |
| V <sub>CMR</sub> | Common mode voltage                | Crosspoint of input ≈ average (V <sub>IH</sub> , V <sub>IL</sub> )  | V <sub>EE</sub> + 1.0 | -0.3  | V <sub>EE</sub> + 1.0 | -0.3  | V <sub>EE</sub> + 1.0 | -0.3  | ٧    |  |
| V <sub>OH</sub>  | HIGH-level output voltage          | $I_{OH} = -30 \text{ mA}$                                           | -1.30                 | -0.95 | -                     | -     | -1.20                 | -0.85 | V    |  |
| V <sub>OL</sub>  | LOW-level output voltage           | $I_{OL} = -5 \text{ mA}$                                            | -1.85                 | -1.40 | -                     | -     | -1.90                 | -1.50 | V    |  |
| $V_{OUTpp}$      | Differential output swing          |                                                                     | 350                   | _     | _                     | _     | 500                   | _     | mV   |  |

## DC ELECTRICAL CHARACTERISTICS

 $V_{supply}$ :  $V_{CC} = V_{CCO} = 2.25 \text{ V}$  to 3.80 V;  $V_{EE} = 0.0 \text{ V}$ .

| SYMBOL           | PARAMETER                          | CONDITIONS                                                          | -40                    | ) °C                   | +25                    | i °C                   | +85                    | i °C                   | UNIT |
|------------------|------------------------------------|---------------------------------------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------|
| STWIBOL          | TANAMETER                          | CONDITIONS                                                          | MIN                    | MAX                    | MIN                    | MAX                    | MIN                    | MAX                    | ONT  |
| I <sub>EE</sub>  | Internal supply current            | Absolute value of current                                           | 20                     | 80                     | 20                     | 85                     | 30                     | 90                     | mA   |
| I <sub>CC</sub>  | Output and internal supply current | All outputs terminated 50 $\Omega$ to V <sub>CC</sub> $-$ 2.0 V     | 270                    | 390                    | 270                    | 395                    | 270                    | 405                    | mA   |
| I <sub>IN</sub>  | Input current                      | Includes pull-up/<br>pull-down resistors                            | -                      | 150                    | -                      | 150                    | ı                      | 150                    | μΑ   |
| V <sub>BB</sub>  | Internally generated bias voltage  | V <sub>CC</sub> = 2.25 V to 3.8 V                                   | V <sub>CC</sub> – 1.38 | V <sub>CC</sub> – 1.16 | V <sub>CC</sub> – 1.38 | V <sub>CC</sub> – 1.16 | V <sub>CC</sub> – 1.38 | V <sub>CC</sub> – 1.16 | V    |
| V <sub>PP</sub>  | Input amplitude                    | Difference of input<br>≈ V <sub>IH</sub> − V <sub>IL</sub> (Note 1) | 0.5                    | 1.3                    | 0.5                    | 1.3                    | 0.5                    | 1.3                    | V    |
| V <sub>CMR</sub> | Common mode voltage                | Crosspoint of input ≈ average (V <sub>IH</sub> , V <sub>IL</sub> )  | 1                      | V <sub>CC</sub> – 0.3  | 1                      | V <sub>CC</sub> - 0.3  | 1                      | V <sub>CC</sub> - 0.3  | V    |
| V <sub>OH</sub>  | HIGH-level output voltage          | I <sub>OH</sub> = -30 mA                                            | V <sub>CC</sub> – 1.30 | V <sub>CC</sub> - 0.95 | _                      | _                      | V <sub>CC</sub> – 1.20 | V <sub>CC</sub> - 0.85 | V    |
| V <sub>OL</sub>  | LOW-level output voltage           | $I_{OL} = -5 \text{ mA}$                                            | V <sub>CC</sub> – 1.85 | V <sub>CC</sub> – 1.40 |                        |                        | V <sub>CC</sub> – 1.90 | V <sub>CC</sub> – 1.50 | V    |
| $V_{OUTpp}$      | Differential output swing          |                                                                     | 350                    | -                      | _                      | _                      | 500                    | -                      | mV   |

#### NOTE:

5

<sup>1.</sup>  $V_{PP}$  minimum and maximum required to maintain AC specifications. Actual device function will tolerate minimum  $V_{PP}$  of 100 mV.

# Low voltage dual 1:5 differential ECL/PECL clock driver

PCK210

## AC CHARACTERISTICS — PECL input

 $V_{\text{supply}}: V_{\text{CC}} = V_{\text{CCO}} = 2.25 \text{ V to } 3.80 \text{ V}; V_{\text{EE}} = 0.0 \text{ V} \\ -OR - V_{\text{CC}} = V_{\text{CCO}} = 0.0 \text{ V}; V_{\text{EE}} = -2.25 \text{ V to } -3.80 \text{ V}.$ 

| SYMBOL                          | PARAMETER                                                            | CONDITIONS                                                                                                                               |     | -40 °C |      |     | +25 °C |      |     | +85 °C |      | UNIT |
|---------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|-----|--------|------|-----|--------|------|------|
| STMBOL                          | FARAMETER                                                            | CONDITIONS                                                                                                                               | MIN | TYP    | MAX  | MIN | TYP    | MAX  | MIN | TYP    | MAX  | UNII |
| t <sub>PD</sub>                 | Differential propagation delay CLK, CLK to all Q0, Q0 through Q4, Q4 | Nominal (single input condition) $V_{PP} = 0.650 \text{ V},$ $V_{CMR} = V_{CC} - 0.800 \text{ V}$ Applies to 500 MHz reference. (Note 1) | 270 | _      | 420  | 300 | _      | 450  | 380 | _      | 530  | ps   |
| t <sub>SK(part)</sub>           | Part-to-part skew                                                    | Single input condition (Note 1)                                                                                                          | _   | _      | 110  | _   | _      | 110  | _   | _      | 110  | ps   |
| t <sub>SK(output)</sub>         | Output-to-output skew for given part                                 | Single input condition (Note 1)                                                                                                          | -   | 15     | 50   | -   | 15     | 50   | -   | 15     | 50   | ps   |
| t <sub>PD</sub>                 | Differential propagation delay CLK,CLK to all Q0,Q0 through Q4,Q4    | All input conditions<br>(Note 1)                                                                                                         | 220 | -      | 520  | 250 | -      | 550  | 320 | _      | 620  | ps   |
| t <sub>SK(part)</sub>           | Part-to-part skew                                                    | (Note 1)                                                                                                                                 | _   | -      | 160  | _   | -      | 160  | _   | -      | 160  | ps   |
| t <sub>SK(output)</sub>         | Output-to-output skew for given part                                 | (Note 1)                                                                                                                                 | _   | 15     | 50   | _   | 15     | 50   | -   | 15     | 50   | ps   |
| t <sub>jitter</sub>             | Cyle-to-cycle jitter                                                 |                                                                                                                                          | -   | -      | 1    | _   | -      | 1    | -   | -      | 1    | ns   |
| f <sub>MAX</sub>                | Maximum frequency                                                    | Functional to 1.5 GHz<br>Timing specifications<br>apply up to 1.0 GHz                                                                    | _   | -      | 1500 | -   | -      | 1500 | -   | _      | 1500 | MHz  |
| t <sub>r</sub> , t <sub>f</sub> | Output rise and fall times (20%, 80%)                                | (Note 1)                                                                                                                                 | 100 | _      | 320  | 100 | -      | 320  | 100 | _      | 320  | ps   |

#### NOTE:

<sup>1.</sup> For operation with 2.5 V supply, the output termination is 50  $\Omega$  to V<sub>EE</sub>. For operation at 3.3 V supply, the output termination is 50  $\Omega$  to V<sub>CC</sub> – 2 V.

PCK210

LQFP32: plastic low profile quad flat package; 32 leads; body 7 x 7 x 1.4 mm

SOT358-1



## **DIMENSIONS (mm are the original dimensions)**

| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp         | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L | Lp           | v   | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
|------|-----------|----------------|----------------|----------------|------------|--------------|------------------|------------------|-----|----------------|--------------|---|--------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| mm   | 1.6       | 0.20<br>0.05   | 1.45<br>1.35   | 0.25           | 0.4<br>0.3 | 0.18<br>0.12 | 7.1<br>6.9       | 7.1<br>6.9       | 0.8 | 9.15<br>8.85   | 9.15<br>8.85 | 1 | 0.75<br>0.45 | 0.2 | 0.25 | 0.1 | 0.9<br>0.5                    | 0.9<br>0.5                    | 7°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE   |                   | REFER  | EUROPEAN | ISSUE DATE |            |                                  |  |
|-----------|-------------------|--------|----------|------------|------------|----------------------------------|--|
| VERSION   | VERSION IEC JEDEC |        | JEITA    |            | PROJECTION | ISSUE DATE                       |  |
| SOT358 -1 | 136E03            | MS-026 |          |            |            | <del>00-01-19-</del><br>03-02-25 |  |

7

Product data

## Low voltage dual 1:5 differential ECL/PECL clock driver

PCK210

HVQFN32: plastic thermal enhanced very thin quad flat package; no leads; 32 terminals; body  $5 \times 5 \times 0.85 \text{ mm}$ 

SOT617-1



## Note

1. Plastic or metal protrusions of 0.075 mm maximum per side are not included.

| OUTLINE  |     | EUROPEAN | ISSUE DATE |  |            |                                  |
|----------|-----|----------|------------|--|------------|----------------------------------|
| VERSION  | IEC | JEDEC    | JEITA      |  | PROJECTION | ISSUE DATE                       |
| SOT617-1 |     | MO-220   |            |  |            | <del>-01-08-08</del><br>02-10-18 |

# Low voltage dual 1:5 differential ECL/PECL clock driver

PCK210

## **REVISION HISTORY**

| Rev | Date     | Description                                                                                                                                     |
|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| _3  | 20040423 | Product data (9397 750 13083). Supersedes data of 2002 Dec 13 (9397 750 10866).                                                                 |
|     |          | Modifications:                                                                                                                                  |
|     |          | Add Part type PCK210BS, HVQFN32 package option (SOT617-1).                                                                                      |
|     |          | • Change temperature range in Ordering information table on page 2 from "-40 to +70 °C" to "-40 °C to +85 °C".                                  |
| _2  | 20021213 | Product data (9397 750 10866); ECN 853-2336 29225 of 22 November 2002.                                                                          |
|     |          | • NOTE: date shown on cover (2002 Nov 13) is incorrect. It should be "2002 Dec 13" as shown on all other pages and this Revision history table. |
| _1  | 20020411 | Product data (9397 750 09657); ECN 853-2336 27995 of 11 April 2002.                                                                             |

## Low voltage dual 1:5 differential ECL/PECL clock driver

**PCK210** 

#### Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> [3] | Definitions                                                                                                                                                                                                                                                                                    |
|-------|----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                          | This data sheet contains data from the objective specification for product development.  Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                   |
| II    | Preliminary data                 | Qualification                        | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                           | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

### **Definitions**

Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products—including circuits, standard cells, and/or software—described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

#### **Contact information**

For additional information please visit

http://www.semiconductors.philips.com. Fax: +31 40 27 24825

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com.

© Koninklijke Philips Electronics N.V. 2004 All rights reserved. Printed in U.S.A.

Date of release: 04-04

Document order number: 9397 750 13083

Let's make things better.

Philips Semiconductors



