125 MSPS Monolithic Sampling Amplifier AD9101

## FEATURES

## 350 MHz Sampling Bandwidth

## 125 MHz Sampling Rate

Excellent Hold Mode Distortion -75 dB @ 50 MSPS ( $25 \mathrm{MHz} \mathrm{V}_{\mathrm{IN}}$ )
-57 dB @ 125 MSPS ( $50 \mathrm{MHz} \mathrm{V}_{\mathrm{IN}}$ )
7 ns Acquisition Time to 0.1\%
$<1$ ps Aperture Jitter
66 dB Feedthrough Rejection @ 50 MHz
$3.3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ Spectral Noise Density
APPLICATIONS
Direct IF Sampling
Digital Sampling Oscilloscopes
HDTV Cameras
Peak Detectors
Radar/EW/ECM
Spectrum Analysis
Test Equipment/CCD Testers
DDS DAC Deglitcher

## GENERAL DESCRIPTION

The AD9101 is an extremely accurate, general purpose, high speed sampling amplifier. Its fast and accurate acquisition speed allows for a wide range of frequency vs. resolution performance. The AD 9101 is capable of 8 to 12 bits of accuracy at clock rates of 125 M SPS or 50 M SPS, respectively. This level of performance makes it an ideal driver for almost all 8- to 12-bit A/D encoders on the market today.

In effect, the AD 9101 is a track-and-hold with a post amplifier. This configuration allows the front end sampler to operate at relatively low signal amplitudes. This results in dramatic improvement in both track and hold mode distortion while keeping power low.
The gain-of-four output amplifier has been optimized for fast and accurate large signal step settling characteristics even when heavily loaded. This amplifier's fast Settling T ime L inearity (ST L ) characteristic causes the amplifier to be transparent to the low signal level distortion of the sampler. When sampled, output distortion levels reflect only the distortion performance of the sampler.
Dramatic SN R and distortion improvements can be realized when using the AD 9101 with high speed flash converters. Flash converters generally have excellent linearity at dc and low frequencies. H owever, as signal slew rate increases, their performance degrades due to the internal comparators' aperture delay variations and finite gain bandwidth product.

## REV. 0

[^0]FUNCTIONAL BLOCK DIAGRAM


The benefits of using a track-and-hold ahead of a flash converter have been well known for many years. H owever, before the AD 9101, there was no track-and-hold amplifier with sufficient bandwidth and linearity to markedly increase the dynamic performance of such flashes as the AD 9002, AD 9012, AD 9020, and AD 9060.
A new application made possible by the AD 9101 is direct IF -to-digital conversion. U tilizing the $N$ yquist principle, the IF frequency can be rejected, and the baseband signal can be recovered. As an example, a 40 MHzIF is modulated by a 10 M Hz bandwidth signal. By sampling at 25 M SPS , the signal of interest is detected.
The AD 9101 is offered in commercial and military temperature ranges. Commercial versions include the AD 9101AR in plastic SOIC and AD 9101AE in ceramic LCC. M ilitary devices are available in ceramic LCC. C ontact the factory for availability of versions in DIP and/or military versions.

## PRODUCT HIGHLIGHTS

1. Guaranteed H old-M ode Distortion
2. 125 M Hz Sampling Rate to 8 Bits; 50 M Hz to 12 Bits
3. 350 M Hz Sampling Bandwidth
4. Super-N yquist Sampling C apability
5. Output Offset Adjustable

One Technology Way, P.O. Box 9106, Nonwood, MA 02062-9106, U.S.A. Tel: 617/329-4700

Fax: 617/326-8703

## AD9101- SPECIFICATONS



| Parameter | Conditions | Temp | Test Level | Min | $\begin{aligned} & \text { AD9101 } \\ & \text { Typ } \end{aligned}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY |  |  |  |  |  |  |  |
| Gain | $\Delta \mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ | I | 3.93 | 4 | 4.07 | V/V |
|  | $\Delta \mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ | Full | VI | 3.9 |  | 4.1 | V/V |
| Offset | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ | I |  | $\pm 3$ | $\pm 10$ | mV |
|  | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | Full | VI |  |  | $\pm 15$ | mV |
| Output Resistance |  | $25^{\circ} \mathrm{C}$ | V |  | 0.4 |  |  |
| Output D rive Capability |  | Full | VI | $\pm 60$ | $\pm 70$ |  | mA |
| PSRR | $\Delta \mathrm{V}_{\mathrm{S}}=0.5 \mathrm{~V}$ p-p | $25^{\circ} \mathrm{C}$ | VI | 37 | 43 |  | dB |
| Pedestal Sensitivity to Positive Supply | $\Delta \mathrm{V}_{\mathrm{S}}=0.5 \mathrm{~V}$ p-p | Full | V |  | 4 |  | $\mathrm{mV} / \mathrm{V}$ |
| Pedestal Sensitivity to N egative Supply | $\Delta \mathrm{V}_{\mathrm{S}}=0.5 \mathrm{~V} \mathrm{p}-\mathrm{p}$ | Full | V |  | 8 |  | $\mathrm{mV} / \mathrm{V}$ |
| ANALOG IN PUT/OUTPUT |  |  |  |  |  |  |  |
| Output Voltage Range |  | Full | VI | $\pm 2.4$ | $\pm 2.7$ |  | V |
| Input Bias C urrent |  | $25^{\circ} \mathrm{C}$ | I |  | $\pm 5$ | $\pm 15$ | $\mu \mathrm{A}$ |
|  |  | Full | VI |  |  | $\pm 20$ | $\mu \mathrm{A}$ |
| Input Capacitance |  | $25^{\circ} \mathrm{C}$ | V |  | 2 |  | pF |
| Input Resistance |  | $25^{\circ} \mathrm{C}-\mathrm{T}_{\text {MAX }}$ | VI | 30 | 125 |  | k $\Omega$ |
|  |  | $\mathrm{T}_{\text {MIN }}$ | VI | 25 |  |  | $\mathrm{k} \Omega$ |
| CLOCK/CLOCK INPUTS |  |  |  |  |  |  |  |
| Input Bias Current | $\mathrm{CL} / \overline{\mathrm{CL}}=-1.0 \mathrm{~V}$ | Full | VI |  | 3 | 3.6 | mA |
| Input Low Voltage ( $\left.\mathrm{V}_{\text {IL }}\right)^{1}$ | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$ p-p | Full | VI | -1.8 |  | -1.5 | V |
| Input High Voltage ( $\left.\mathrm{V}_{\text {IH }}\right)^{1}$ | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$-p | Full | VI | -1.0 |  | -0.8 | V |
| TRACK MODE DYNAMICS |  |  |  |  |  |  |  |
| Bandwidth (-3 dB) | $\mathrm{V}_{\text {OUT }}=1 \mathrm{~V}$ p-p | Full | IV | 160 | 250 |  | M Hz |
| Slew Rate | 4 Volt Output Step | Full | IV | 1300 | 1800 |  | $\mathrm{V} / \mu \mathrm{S}$ |
| O verdrive Recovery T ime ${ }^{2}$ (to 0.1\%) | $\mathrm{V}_{\mathrm{IN}}= \pm 1 \mathrm{~V} \text { to } 0 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ | V |  | 55 |  | ns |
| Integrated O utput N oise | ( $5 \mathrm{M} \mathrm{Hz-200} \mathrm{M} \mathrm{Hz)}$ | $25^{\circ} \mathrm{C}$ | V |  | 210 |  | $\mu \mathrm{V}$ |
| Input RM S Spectral N oise @ 10 M Hz |  | $25^{\circ} \mathrm{C}$ | V |  | 3.3 |  | $\mu \mathrm{V} / \sqrt{\mathrm{Hz}}$ |
| HOLD MODE DYNAMICS |  |  |  |  |  |  |  |
| Worst Harmonic ( $23 \mathrm{M} \mathrm{Hz}, 50 \mathrm{M} \mathrm{SPS}$ ) | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p | $25^{\circ} \mathrm{C}$ |  |  | -75 |  | dBFS |
| W orst H armonic ( $48 \mathrm{M} \mathrm{Hz}, 100 \mathrm{M} \mathrm{SPS}$ ) | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p | $25^{\circ} \mathrm{C}$ | IV |  | -62 | -57 | dBFS |
| W orst H armonic ( $48 \mathrm{M} \mathrm{Hz}, 100 \mathrm{M} \mathrm{SPS}$ ) | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p | Full (Ind.) | IV |  |  | -53 | dBFS |
| Worst Harmonic ( $48 \mathrm{M} \mathrm{Hz}, 100 \mathrm{M} \mathrm{SPS}$ ) | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p | Full (M il.) | IV |  |  | -51 | dBFS |
| Worst H armonic ( $48 \mathrm{M} \mathrm{Hz}, 125 \mathrm{M} \mathrm{SPS}$ ) | $\mathrm{V}_{\text {OUt }}=2 \mathrm{~V}$-p | $25^{\circ} \mathrm{C}$ | V |  | -57 |  | dBFS |
| Sampling Bandwidth (-3 dB $)^{3}$ | $\mathrm{V}_{\text {IN }}=0.5 \mathrm{~V}$-p | $25^{\circ} \mathrm{C}$ | V |  | 350 |  | M Hz |
| H old $N$ oise ${ }^{4}$ (RM S) |  | Full | V |  | $150 \times t_{\text {H }}$ |  | $\mathrm{mV} / \mathrm{s}$ |
| D roop Rate |  | $25^{\circ} \mathrm{C}$ | I |  | $\pm 5$ | $\pm 18$ | $\mathrm{mV} / \mu \mathrm{s}$ |
|  |  | Full | VI |  |  | $\pm 40$ | $\mathrm{mV} / \mu \mathrm{s}$ |
| F eedthrough Rejection ( 50 M Hz ) | $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p | Full | V |  | -66 |  | dB |
| TRACK-TO-HOLD SWITCHING |  |  |  |  |  |  |  |
| A perture D elay |  | $25^{\circ} \mathrm{C}$ | V |  | -250 |  | ps |
| A perture Jitter |  | $25^{\circ} \mathrm{C}$ | V |  | <1 |  | ps rms |
| Pedestal Offset | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ | I |  | $\pm 5$ | $\pm 20$ | mV |
|  | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | Full | VI |  |  | $\pm 35$ | mV |
| T ransient Amplitude | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | Full | V |  | 8 |  | mV |
| Settling Time to 4 mV | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | Full | V |  | 4 |  | ns |
| Glitch Product ${ }^{5}$ | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | $25^{\circ} \mathrm{C}$ | V |  | 20 |  | pV-s |
| HOLD-TO-TRACK SWITCHING |  |  |  |  |  |  |  |
| Acquisition T ime to 0.1\% | 2 V Output Step | $25^{\circ} \mathrm{C}$ | V |  | 7 |  | ns |
| Acquisition T ime to 0.01\% | 2 V Output Step | $25^{\circ} \mathrm{C}$ | IV |  | 11 | 14 | ns |
|  | 2 V Output Step | Full | IV |  |  | 16 | ns |
| POWER SUPPLY |  |  |  |  |  |  |  |
| $+V_{S}$ C urrent |  | Full | VI |  | 55 | 70 | mA |
| - $\mathrm{V}_{S}$ C urrent |  | Full | VI |  | 59 | 73 | mA |
| Power Dissipation |  | Full | VI |  | 570 | 715 | mW |

NOTES
${ }^{1}$ If the analog input exceeds $\pm 300 \mathrm{mV}$, the clock levels should be shifted as shown in the Theory of O peration section entitled "D riving the Encode Clock."
${ }^{2}$ T ime to recover within rated error band from $160 \%$ overdrive.
${ }^{3}$ Sampling bandwidth is defined as the -3 dB frequency response of the input sampler to the hold capacitor when operating in the sampling mode. It is greater than tracking bandwidth because it does not include the bandwidth of the output amplifier.
${ }^{4} \mathrm{H}$ old mode noise is proportional to the length of time a signal is held. For example, if the hold time $\left(\mathrm{t}_{\mathrm{H}}\right)$ is 20 ns , the accumulated noise is typically $3 \mu \mathrm{~V}$ ( $150 \mathrm{mV} / \mathrm{s} \times 20 \mathrm{~ns}$ ). This value must be combined with the track mode noise to obtain total noise.
${ }^{5}$ T otal energy of worst case track-to-hold or hold-to-track glitch.
Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

Supply Voltage ( $+\mathrm{V}_{\mathrm{s}}$ ) . . . . . . . . . . . . . . . . . . . . . . -0.5 V to +6 V Supply Voltage ( $-\mathrm{V}_{\mathrm{S}}$ ) . . . . . . . . . . . . . . . . . . . . . -6 V to +0.5 V Analog Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 5$ V CLOCK/CLOCK Input . . . . . . . . . . . . . . . . . . 5 V to +0.5 V Continuous Output Current ${ }^{4}$. . . . . . . . . . . . . . . . . . . . 70 mA Storage Temperature . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ O perating T emperature Range
AE, AR . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ SE ..................................... $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Junction Temperature (Ceramic) ${ }^{2}$. . . . . . . . . . . . . . . . $+175^{\circ} \mathrm{C}$
Junction Temperature (Plastic) ${ }^{2}$. . . . . . . . . . . . . . . . $+150^{\circ} \mathrm{C}$
Soldering Temperature (1 minute) ${ }^{3} \ldots . . . . . . . . . .$.

## NOTES

${ }^{1}$ Absolute maximum ratings are limiting values to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability.
${ }^{2}$ Typical thermal impedances (no air flow, soldered to PC board) are as follows: Ceramic LCC: $\theta_{\mathrm{JA}}=48^{\circ} \mathrm{C} / \mathrm{W} ; \theta_{\mathrm{JC}}=9.9^{\circ} \mathrm{C} / \mathrm{W}$; Plastic SOIC: $\theta_{\mathrm{JA}}=54^{\circ} \mathrm{C} / \mathrm{W}$; $\theta_{\mathrm{JC}}=7.3^{\circ} \mathrm{C} / \mathrm{W}$.
${ }^{3}$ For surface mount devices, mounted by vapor phase soldering. Prior to vapor phase soldering, plastic units should receive a minimum eight hour bakeout at $110^{\circ} \mathrm{C}$ to drive off any moisture absorbed in plastic during shipping or storage. T hrough-hole devices can be soldered at $+300^{\circ} \mathrm{C}$ for 10 seconds.
${ }^{4}$ Output is short circuit protected to ground. Continuous short circuit may affect device reliability.

## EXPLANATION OF TEST LEVELS

## Test Level

| - 100\% production tested.
II - $100 \%$ production tested at $+25^{\circ} \mathrm{C}$, and sample tested at specified temperatures.
III - Periodically sample tested.
IV - Parameter is guaranteed by design and characterization testing.
V - Parameter is a typical value only.
VI - All devices are $100 \%$ production tested at $+25^{\circ} \mathrm{C} .100 \%$ production tested at temperature extremes for extended temperature devices; sample tested at temperature extremes for commercial/industrial devices.

## ORDERING INFORMATION

| Model | Temperature <br> Range | Package <br> Description | Package <br> Option |
| :--- | :--- | :--- | :--- |
| AD 9101AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Plastic SOIC | R-20 |
| AD 9101AE | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | LC C | E-20A |
| AD 9101SE | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | LCC | $\mathrm{E}-20 \mathrm{~A}$ |

## Pin Description

| Pin | Description | Connection |
| :---: | :---: | :---: |
| 1 | RTN | G ain Set Resistor R eturn* |
| 2 | RTN | G ain Set Resistor R eturn* |
| 3 | $\mathrm{C}_{\text {B+ }}$ | B ootstrap C apacitor (Positive Bias) |
| 4 | $+\mathrm{V}_{S}$ | +5 V Power Supply (A nalog) |
| 5 | $+\mathrm{V}_{\text {S }}$ | +5 V Power Supply (Analog) |
| 6 | GND | H old C apacitor G round |
| 7 | GND | H old Capacitor G round |
| 8 | $+\mathrm{V}_{5}$ | +5 V Power Supply (D igital) |
| 9 | $+\mathrm{V}_{\text {S }}$ | +5 V Power Supply (D igital) |
| 10 | CLK | True ECL T/H Clock |
| 11 | CLK | Complement ECL T/H Clock |
| 12 | - $\mathrm{V}_{\text {S }}$ | -5.2 V Power Supply (Digital) |
| 13 | - $\mathrm{V}_{\text {S }}$ | -5.2 V Power Supply (Digital) |
| 14 | N/C | N o Connection |
| 15 | $\mathrm{V}_{\text {IN }}$ | A nalog Signal Input |
| 16 | GND | Ground (Signal Return) |
| 17 | $-\mathrm{V}_{S}$ | -5.2 V Power Supply (Analog) |
| 18 | - $\mathrm{V}_{\text {S }}$ | -5.2 V Power Supply (Analog) |
| 19 | $\mathrm{C}_{\mathrm{B}}$ | B ootstrap C apacitor (N egative Bias) |
| 20 | $\mathrm{V}_{\text {OUT }}$ | A nalog Signal Output |

*See "M atching the AD 9101 to A/D Encoders." Both pins should either be grounded or connected to voltage source for offset.

## PIN CONFIGURATIONS



## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD 9101 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


Acquisition Time is the amount of time it takes the AD 9101 to reacquire the analog input when switching from hold to track mode. The interval starts at the $50 \%$ clock transition point and ends when the input signal is reacquired to within a specified error band at the hold capacitor.
Aperture Delay establishes when the input signal is actually sampled. It is the time difference between the analog propagation delay of the front-end buffer and the control switch delay time (the time from the hold command transition to when the switch is opened). For the AD 9101, this is a negative value, meaning that the analog delay is longer than the switch delay.
Aperture Jitter is the random variation in the aperture delay. This is measured in ps-rms and is manifested as phase noise on the held signal.
Droop Rate is the change in output voltage as a function of time (dV/dt). It is measured at the AD 9101 output with the device in hold mode and the input held at a specified dc value; the measurement starts immediately after the $\mathrm{T} / \mathrm{H}$ switches from track to hold.
Feedthrough Rejection is the ratio of the output signal to the input signal when in hold mode. This is a measure of how well the switch isolates the input signal from feeding through to the output.

Hold-to-Track Switch Delay is the time delay from the track command to the point when the output starts to change to acquire a new signal level.
Pedestal Offset is the offset voltage measured immediately after the AD 9101 is switched from track to hold with the input held at zero volts. It manifests itself as a dc offset during the hold time.
Sampling Bandwidth is the -3 dB frequency response from the input to the hold capacitor under sampling conditions. It is greater than the tracking bandwidth because it does not include the bandwidth of the output amplifier which is optimized for settling time rather than bandwidth.
Track-to-Hold Settling Time is the time necessary for the track to hold switching transient to settle to within 4 mV of its final value.
Track-to-Hold Switching Transient is the maximum peak switch induced transient voltage which appears at the AD 9101 output when it is switched from track to hold.


## THEORY OF OPERATION

The AD 9101 employs a new and unique track-and-hold architecture. Previous commercially available high speed track-andholds used an open loop input buffer, followed by a diode bridge, hold capacitor, and output buffer (closed or open loop) with a FET device usually connected to the hold capacitor. This architecture required mixed device technology and, usually, hybrid construction. The sampling rate of these hybrids has been limited to 20 M SPS for 12-bit accuracy. Distortion generated in the front-end amplifier/bridge limited the dynamic range performance to the "mid -70 dBF S" for analog input signals of less than 10 M Hz . Broadband and switch-generated noise limited the SNR of previous track-and-holds to about 70 dB .
The AD 9101 is a monolithic device using a high frequency complementary bipolar process to achieve new levels of high speed precision. Its architecture completely breaks from the traditional architecture described above. The hold switch has been integrated into the first stage closed-loop buffer. T his innovation provides error (distortion) correction for both the switch and buffer while still achieving slew rates representative of an open-loop design. In addition, acquisition slew current for the hold capacitor is higher than the traditional diode bridge switch configurations, removing a main contributor to the limits of maximum sampling rate, input frequency, and distortion.
The closed-loop output amplifier includes zero voltage bias current cancellation, which results in high-temperature droop rates close to those found in F ET type inputs. This closed-loop amplifier inherently provides high speed loop correction and has extremely low distortion even when heavily loaded.
Extremely fast time constant linearity ( 7 ns to $0.01 \%$ for a 4 V output step) ensures that the output amplifier does not limit the AD 9101 sampling rate or analog input frequency. (The acquisition and settling time are primarily limited only by the input sampler.) T he output is transparent to the overall AD 9101 hold mode distortion levels for loads as low as $50 \Omega$.
Full-scale track and acquisition slew rates achieved by the AD 9101 are $1800 \mathrm{~V} / \mu \mathrm{s}$ and $1700 \mathrm{~V} / \mu \mathrm{s}$, respectively. When combined with excellent phase margin (typically 5\% overshoot), wide bandwidth, and dc gain accuracy, acquisition time to $0.01 \%$ is only 11 ns .

## Acquisition Time

Acquisition time is the amount of time it takes the AD 9101 to reacquire the analog input when switching from hold-to-track mode. The interval starts at the 50\% clock transition point and ends when the input signal is reacquired to within a specified error band at the hold capacitor.
The hold-to-track switch delay ( $\mathrm{t}_{\text {DHT }}$ ) cannot be subtracted from this acquisition time for 12 -bit performance because it is a charging time and analog output delay that occurs when moving from hold to track; this delay is typically 1.5 ns . Therefore, the track time required for the AD 9101 is the acquisition time which includes $\mathrm{t}_{\mathrm{DHT}}$. N ote that the acquisition time is defined as the settled voltage at the hold capacitor and does not include the delay and settling time of the output amplifier. The example in Figure 1 illustrates why the output amplifier does not contribute to the overall acquisition time.
The exaggerated illustration in Figure 1 shows that $\mathrm{V}_{\mathrm{HC}}$ has settled to within $x \%$ of its final value, but $\mathrm{V}_{\text {OUt }}$ (due to slew rate limitations, finite BW, power supply ringing, etc.) has not settled


Figure 1. Acquisition Time at Hold Capacitor
during the track time. H owever, since the output amplifier always "tracks" the front end circuitry, it "catches up" and directly superimposes itself (less about 500 ps of analog delay) to $\mathrm{V}_{\mathrm{Hc}}$. Since the small signal settling time of the output amplifier can be about 1.2 ns to $\pm 1 \mathrm{mV}$, and is significantly less than the hold time, acquisition time should be referenced to the hold capacitor.
M ost of the hold settling time and output acquisition time are due to the sampler and the switch network. (Output acquisition time is as seen on a scope at the output. This is typically 1.7 ns longer than actual acquisition time.) F or track time, the output amplifier contributes only about 5 ns of the total; in hold mode, it contributes 1.7 ns (as stated above).
A stricter definition of acquisition would actually include both the acquisition and track-to-hold settling times to a defined accuracy. T o obtain 12-bit+ distortion levels and 50 M SPS operation, the minimum recommended track and hold times are 12 ns and 8 ns , respectively. To drive an 8-bit flash converter (such as the AD 9002) with a 2 V p-p full-scale input, hold time to 1 LSB accuracy will be limited primarily by the aperture time of the encoder, rather than by the AD 9101. This makes it possible to reduce track time to as little as 5 ns , with hold time chosen to optimize the encoder's performance.
Though acquisition time and track-to-hold settling time to $1 / 2 \mathrm{LSB}(0.4 \%)$ accuracy are 6 ns and 4 ns respectively, it is still possible to achieve -45 dB SNR performance at clock speeds to 125 M SPS. This is because the settling error is roughly proportional to the signal level and is partially cancelled due to the high phase margin of the input sampler.

## Hold vs. Track Mode Distortion

In many traditional high speed, open-loop track-and-holds, track mode distortion is often much better than hold mode distortion. T rack mode distortion does not include nonlinearities due to the switch network, and does not correlate to the relevant hold mode distortion. But since hold mode distortion has traditionally been omitted from manufacturer's specification tables, users have had to discover for themselves the effective overall hold mode distortion of the combined T/H and encoder.

The architecture of the AD 9101 minimizes hold mode distortion over its specified frequency range. As an example, in track mode the worst harmonic generated for a 20 M Hz input tone is typically -65 dBFS. In hold mode, under the same conditions and sampling at 50 M SPS, the worst harmonic generated is -75 dBFS . The reason is the output amplifier in hold mode has only a dc distortion relevancy. With its inherent linearity (7 ns settling to $0.01 \%$ ), the output amplifier has essentially settled to its dc distortion level even for track plus hold times as short as 20 ns. F or a traditional open-loop output buffer, the ac (track mode) and dc (hold mode) distortion levels are often the same.

## Droop Rate

D roop rate does not necessarily affect a track-and-hold's distortion characteristics. If the droop rate is constant versus the input voltage for a given hold time, it manifests itself as a dc offset to the encoder. For the AD 9101, the droop rate is typically $3 \mathrm{mV} / \mu \mathrm{s}$. If a signal is held for $1 \mu \mathrm{~s}$, a subsequent encoder will see a 3 mV offset voltage. If there is no droop sensitivity to the held voltage value, the offset would be constant and "ride" on the input signal and introduce no hold-mode nonlinearities.
When droop rate varies proportionately to the level of the held voltage signal level, only a gain error is introduced to the A/D encoder. The AD 9101 has a droop sensitivity to the input level of $20 \mathrm{mV} / \mathrm{V} \mu \mathrm{s}$. For a 2 V p-p output signal, this translates to a $1 \% / \mu \mathrm{s}$ gain error and does not cause additional distortion errors. H owever, hold times longer than about 500 ns can cause distortion due to the $\mathrm{R} \times \mathrm{HC}$ time constant at the hold capacitor. In addition, hold mode noise will increase linearly vs. hold time and thus degrade SNR performance.

## Layout Considerations

F or best performance results, good high speed design techniques must be applied. The component (top) side ground plane should be as large as possible; two-ounce copper cladding is preferable. All runs should be as short as possible, and decoupling capacitors must be used.
The schematic of a recommended AD 9101 evaluation board is shown. (C ontact factory concerning availability of assembled boards.) All $0.01 \mu \mathrm{~F}$ decoupling capacitors should be low inductance surface mount devices (P/N 05085C 103M T 050 from AVX ) and connected with short lead lengths to minimize stray inductance.

The $10 \mu \mathrm{~F}$, low frequency tantalum power supply decoupling capacitors should be located within 1.5 inches of the AD 9101. The common $0.01 \mu \mathrm{~F}$ supply capacitors can be wired together. The common power supply bus (connected to the $10 \mu \mathrm{~F}$ capacitor and power supply source) can be routed to the underside of the board to the daisy chain wired $0.01 \mu \mathrm{~F}$ supply capacitors.

For remote input and/or output drive applications, controlled impedances are required to minimize line reflections which will reduce signal fidelity. When capacitive and/or high impedance levels are present, the load and/or source should be physically located within approximately one inch of the AD 9101. N ote that a series resistance, $R_{s}$, is required if the load is greater than 6 pF. (The Recommended $R_{S}$ vs. $C_{L}$ chart in the "T ypical Performance Section" shows values of $R_{S}$ for various capacitive loads which result in no more than a $20 \%$ increase in settling time for loads up to 80 pF .) F or best results when driving heavily capacitive or low resistance loads, the AD 9630 buffer is strongly suggested. As much of the ground plane as possible
should be removed from around the $\mathrm{V}_{\text {IN }}$ and $\mathrm{V}_{\text {OUt }}$ pins to minimize coupling onto the analog signal path.
While a single ground plane is recommended, the analog signal and differential ECL clock ground currents follow a narrow path directly under their common voltage signal line. T o reduce reflections, especially when terminations are used for transmission line efficiency, the clock, $\mathrm{V}_{\text {IN }}$, and $\mathrm{V}_{\text {OUT }}$ signals and respective ground paths should not cross each other; if they do, unwanted coupling can result. A nalog terminations should be kept as far as possible from the power supply decoupling capacitors to minimize supply current spike feedthrough.

## Driving the Encode Clock

The AD 9101 requires a differential ECL clock command. Due to the high gain bandwidth of the AD 9101 internal switch, the input clock should have a slew rate of at least $400 \mathrm{~V} / \mu \mathrm{s}$.
T o obtain maximum signal to noise performance, especially at high analog input frequencies, a low jitter clock source is required. The AD 9101 clock can be driven by an AD 96685, an ultrahigh speed ECL comparator with very low jitter.
Figure 2 illustrates a recommended termination for the differential encode clock inputs of the AD 9101. The $40 \Omega \mathrm{R}_{\mathrm{LS}}$ is required to level shift the ECL voltages more negative. This increases the linear signal range of the sampler. When the input is less than 600 mV (2.4 V p-p output), these level shift resistors are not required.


Figure 2. Recommended Encode Clock Termination
When driving the encode clock from a remote circuit via transmission lines, or where stray capacitance exceeds 2 pF , Thevenin equivalent terminations should be used ( $270 \Omega$ to -5.2 V and $160 \Omega$ to ground). F or this $100 \Omega$ equivalent termination, $\mathrm{R}_{\mathrm{LS}}$ should be $20 \Omega$.

## Driving the Analog Input

Special care must be taken to ensure that the analog input signal is not compromised before it reaches the AD 9101. T o obtain maximum signal to noise performance, a very low phase noise analog source is required. In addition, input filtering and/or a low harmonic signal source is necessary to maximize the spurious free dynamic range. A ny required filtering should be located close to the AD 9101 and away from digital lines.

## Matching the AD9101 to A/D Encoders

The AD 9101's analog output level may have to be offset or amplified to match the full-scale range of a given A/D converter. This can generally be accomplished by inserting an amplifier after the AD 9101. For example, the AD 671 is a 12-bit 500 ns monolithic ADC encoder that requires a 0 V to +5 V full-scale analog input. An AD 84X series amplifier could be used to condition the AD 9101 output to match the full-scale range of the AD 671.
The AD 9101 can perform a dc level shift function when its input is bipolar and the ADC requires a unipolar signal. The AD 9002
provides a good example. It operates on a single negative supply with the input range from 0 V to -2 V . By connecting Pins 1 and 2 (RTN) to a +0.33 V level, rather than its usual ground connection, a bipolar $\pm 0.25 \mathrm{~V}$ input is shifted to 0 V to -2 V at the AD 9101's output (see Figure 3 in the Applications section.)

## APPLICATIONS

Because of its rapid acquisition and low distortion, the AD 9101 is useful in a wide range of signal processing.

## Choosing Between the AD9100 and AD9101

The first obvious difference between the AD 9100 and AD 9101 is sample rate. Simplistically, any high resolution system (12-16 bits) operating below 25 M SPS will use the AD 9100 and 8-12 bit systems operating above 25 M SPS will use the AD 9101. There are, however, some subtle characteristics of these high performance track-and-hold amplifiers that create some exceptions to these guidelines. T he typical curve entitled "D ynamic Range vs. Analog Frequency" should be considered when choosing between these two high performance track-and-holds.

When speed is critical, the AD 9101 should receive strong consideration, even in high resolution systems. U sing a reduced signal amplitude through the AD 9100 greatly reduces slew limiting effects and should also be considered when converting high frequency (up to 70 M Hz ) analog signals with encode rates below 25 M SPS.

## Sampler for Flash ADC

Flash ADC s typically suffer degradation of dynamic range as signal frequency increases. The AD 9101 was designed specifically for the purpose of boosting this performance and allowing users to obtain maximum performance with flash ADC s. Figure 3 shows the block diagram and timing relationship for an 8-bit, 125 M SPS converter.


Figure 3. AD9101 with 8-Bit, 125 MSPS Flash
Figure 4 contrasts performance of the flash converter alone vs. the circuit of $F$ igure 3.
Figures 5 and 6 show the block diagrams and dynamic range improvement when the AD 9101 is used ahead of an 10-bit, 75 M SPS flash converter. The AD 9630 is not required if the input frequency is limited to 40 M Hz .


Figure 4. AD9002 Dynamic Range With and Without AD9101


Figure 5. AD9101 with 10-Bit, 75 MSPS ADC


Figure 6. AD9060 Dynamic Performance With and Without AD9101

## AD9101

## Deglitcher

M any recently announced video-speed digital-to-analog converters feature very low glitch impulse. T his is the result of design emphasis on spurious free dynamic range (SF D R ), a key spec for the emerging direct digital synthesis (DDS) market. These DAC s have extremely low spurs and often do not require deglitching.
Although their specs are impressive, these DAC s may suffer harmonic distortion, especially at higher clock rates. Therefore, a deglitcher using the AD 9101 can improve SFDR in some cases. Figure 7 illustrates the block diagram for deglitching an AD 9713, 12-bit DAC.


Figure 7. Deglitcher Block Diagram

## IF-to-Digital Conversion

Traditional receivers with information encoded with in phase (I) and quadrature $(\mathrm{Q})$ signals comprise extensive analog signal processing ahead of the pair of ADCs.
Thisl-Q demodulation in the analog domain requires precise gain and phase matching as well as close matching of the ADCs. This leads to high cost both in materials and labor to attain the desired performance. Digital front end designers have paid the cost for these components because ADCs have limited the dynamic range at higher signal frequencies.

Thus, the final IF signal was mixed with quadrature signals from the final LO. The two resultant baseband signals representing I and Q were digitized by independent converters.


Figure 8. Traditional I-Q Demodulation
This method, shown in block form in Figure 8, relies heavily on accuracy of the phase of the analog I and Q signals applied to the AD C s. As little as $0.5^{\circ}$ of phase error can reduce system dynamic range by 6 dB or more.
$U$ sing the bandwidth and low distortion of the AD 9101 greatly simplifies the analog front end and allows signal processing to be done in the digital domain which is more predictable and less susceptible to environmental changes. The simplified front end is illustrated in F igure 9.
This configuration removes the burden from the analog section. The AD 9101 expands the dynamic range of the ADC into the IF bandwidth, allowing straightforward digital algorithms to demodulate the I and Q data.


Figure 9. Direct IF-to-Digital


NOTES

1. ALL CAPACITORS ARE $0.01 \mu \mathrm{~F}$ UNLESS OTHERWISE DESIGNATED. SURFACE-MOUNT CAPS PREFERRED.
2. R1 SHOULD BE SELECTED BASED ON CL AND MAY BE SHORTED FOR CAPACITIVE LOADS OF LESS THAN 6 pF .
3. C1 SHOULD A LOW INDUCTANCE $0.01 \mu \mathrm{~F}$ WITH CIRCUIT LEADS AS SHORT AS POSSIBLE.
4. PINOUTS FOR AD9101 AND AD96685 ARE FOR SOIC.

## Evaluation Circuit

EVALUATION BOARD ORDERING GUIDE

| Part Number | Description |
| :--- | :--- |
| AD 9101/PCB | Fully Populated and T ested Evaluation Board |
| AD 9101/PWB | Printed Circuit Board without Components |



Component Side



Gain vs. Frequency (Track Mode)


Track-to-Hold-to-Track Transients


Hold Mode Distortion vs. Analog Input Frequency


Feedthrough vs. Input Frequency


Recommended $R_{S}$ vs. $C_{L}$ for Optimal Settling Time


Droop Rate vs. Temperature


Settling Tolerance vs. Acquisition Time


Power Supply Rejection Ratio vs. Frequency

## OUTLINE DIMENSIONS

Dimensions are shown in inches and (mm).



[^0]:    Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

