## LM9822 3 Channel 42-Bit Color Scanner Analog Front End

## General Description

The LM9822 is a high performance Analog Front End (AFE) for image sensor processing systems. It performs all the analog and mixed signal functions (correlated double sampling, color specific gain and offset correction, and analog to digital conversion) necessary to digitize the output of a wide variety of CIS and CCD sensors. The LM9822 has a 14 bit 6MHz ADC.

## Features

- 6 million pixels/s conversion rate
- Digitally programmed gain and offset for red, green and blue color balancing
- Correlated Double Sampling for lowest noise from CCD sensors

Key Specifications

- Output Data Resolution
- Pixel Conversion Rate
- Analog Supply Voltage
- I/O Supply Voltage
- Power Dissipation (typical)
$3.3 \mathrm{~V} \pm 10 \%$ or $5 \mathrm{~V} \pm 5 \%$

Applications

- Color Flatbed Document Scanners
- Color Sheetfed Scanners
- Multifunction Imaging Products
- Digital Copiers
- General Purpose Linear Array Imaging
- Compatible with CCD and CIS type image sensors
- InternalVoltage Reference Generation
- TTL/CMOS compatible input/output


## Ordering Information

| Temperature Range <br> $\mathbf{0}^{\circ} \mathbf{C} \leq \mathbf{T}_{\mathbf{A}} \leq+\mathbf{7 0 ^ { \circ }} \mathbf{C}$ |  | NS Package <br> Number |
| :---: | :---: | :---: |
| Order Number | Device Marking |  |
| LM9822CCWM ${ }^{1}$ | LM9822CCWM | M28B |
| LM9822CCWMX $^{2}$ | LM9822CCWM | M28B |

Notes: ${ }^{1}$ - Rail transport media, 26 parts per rail, ${ }^{2}$ - Tape and reel transport media, 1000 parts per reel
TRI-STATE® is a registered trademark of National Semiconductor Corporation



## Electrical Characteristics

The following specifications apply for $\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=+5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{D}}=+3.0$ or $+5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{f}_{\mathrm{MCLK}}=12 \mathrm{MHz}$. Boldface limits apply for $T_{A}=T_{\mathbf{J}}=T_{\text {MIN }}$ to $T_{\text {MAX }}$; all other limits $T_{\mathbf{A}}=\mathrm{T}_{\mathbf{J}}=25^{\circ} \mathrm{C}$. (Notes 7, 8, 12 \& 16)


CCD/CIS Source Requirements for Full Specified Accuracy and Dynamic Range (Note 12)

| $V_{\text {OS PEAK }}$ | Sensor's Maximum Peak Differential Signal Range | $\begin{aligned} \text { Gain } & =0.933 \\ \text { Gain } & =3.0 \\ \text { Gain } & =9.0 \end{aligned}$ | $\begin{gathered} 2.1 \\ 0.65 \\ 0.21 \end{gathered}$ |  | V V V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Full Channel Linearity (In units of 12 bit LSBs) (Note 14) |  |  |  |  |  |
| DNL | Differential Non-Linearity |  | $\begin{aligned} & +0.9 \\ & -0.4 \end{aligned}$ | $\begin{gathered} +2 \\ -0.9 \end{gathered}$ | LSB(max) |
| INL | Integral Non-Linearity Error (Note 11) |  | $\pm 2.2$ | +5 -7 | LSB (max) |

Analog Input Characteristics

|  | $\mathrm{OS}_{\mathrm{R}}, \mathrm{OS}_{\mathrm{G}}, \mathrm{OS}_{\mathrm{B}}$ Input Capacitance |  | 5 |  | pF |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{OS}_{\mathrm{R}}, \mathrm{OS}_{\mathrm{G}}, \mathrm{OS}_{\mathrm{B}}$ Input Leakage Current | Measured with $\mathrm{OS}=3.5 \mathrm{~V}_{\mathrm{DC}}$ <br> CDS disabled | 20 | $\mathbf{2 5}$ | $\mu \mathrm{~A}(\mathrm{max})$ |  |
|  |  | CDS enabled | 10 | nA |  |

Coarse Color Balance PGA Characteristics

| Monotonicity |  |  | 5 | bits (min) |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{G}_{0}$ (Minimum PGA Gain) | PGA Setting $=0$ | 0.93 | $\begin{aligned} & .90 \\ & .96 \end{aligned}$ | V/V (min) <br> V/V (max) |
| $\mathrm{G}_{31}$ (Maximum PGA Gain) | PGA Setting $=31$ | 3.0 | $\begin{aligned} & 2.95 \\ & 3.07 \end{aligned}$ | V/V (min) <br> V/V (max) |
| x3 Boost Gain | x3 Boost Setting On <br> (Bit 5 of Gain Register is set) | 3.0 | $\begin{aligned} & 2.86 \\ & 3.08 \end{aligned}$ | $\begin{aligned} & \text { V/V }(\min ) \\ & \text { V/V }(\max ) \end{aligned}$ |
| Gain Error at any gain (Note 13) |  | $\pm 0.3$ | 1.6 | \% (max) |

Static Offset DAC Characteristics (In units of 12 bit LSBs)

|  | Monotonicity |  |  | $\mathbf{6}$ | bits (min) |
| :--- | :--- | :--- | :---: | :---: | :---: |
|  | Offset DAC LSB size | PGA gain $=1$ | 18.9 | $\mathbf{1 3}$ <br> $\mathbf{2 4}$ | LSB (min) <br> LSB (max) |
|  | Offset DAC Adjustment Range | PGA gain $=1$ | $\pm 585$ | $\pm 570$ | LSB (min) |

Electrical Characteristics (Continued)
The following specifications apply for $\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=+5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{D}}=+3.0$ or $+5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{f}_{\mathrm{MCLK}}=12 \mathrm{MHz}$. Boldface limits apply for $T_{A}=T_{\mathbf{J}}=T_{\text {MIN }}$ to $T_{\text {MAX }}$; all other limits $T_{\mathbf{A}}=\mathrm{T}_{\mathbf{J}}=25^{\circ} \mathrm{C}$. (Notes 7, 8, 12 \& 16)

| Symbol | Parameter | Conditions | Typical (Note 9) | Limits (Note 10) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Internal Reference Characteristics |  |  |  |  |  |
| $\mathrm{V}_{\text {REFMID }}$ | Mid Reference Output Voltage |  | 2.5 |  | V |
| $\mathrm{V}_{\text {REF }+ \text { OUT }}$ | Positive Reference Output Voltage |  | 3.5 |  | V |
| $\mathrm{V}_{\text {REF- OUT }}$ | Negative Reference Output Voltage |  | 1.5 |  | V |
| $\Delta V_{\text {REF }}$ | Differential Reference Voltage $V_{\text {REF }+ \text { OUT }}-V_{\text {REF- OUT }}$ |  | 2.0 |  | V |
| System Characteristics (In units of 12 bit LSBs) (see section 5.1, Internal Offsets) |  |  |  |  |  |
| C | Analog Channel Gain Constant (ADC Codes/V) | Includes voltage reference variation, gain setting $=1$ | 2107 | $\begin{aligned} & 1934 \\ & 2281 \end{aligned}$ | $\begin{aligned} & \text { LSB (min) } \\ & \text { LSB (max) } \end{aligned}$ |
| $\mathrm{V}_{\text {OS } 1}$ | Pre-Boost Analog Channel Offset Error, CCD Mode |  | 17.3 | $\begin{aligned} & \hline-61 \\ & +94 \end{aligned}$ | $\begin{aligned} & \text { LSB (min) } \\ & \text { LSB (max) } \end{aligned}$ |
| $\mathrm{V}_{\text {OS1 }}$ | Pre-Boost Analog Channel Offset Error, CIS Mode |  | 27 | $\begin{gathered} \hline-49 \\ +103 \end{gathered}$ | $\begin{aligned} & \text { LSB (min) } \\ & \text { LSB (max) } \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OS} 2}$ | Pre-PGA Analog Channel Offset Error |  | -40 | $\begin{aligned} & -124 \\ & +44 \end{aligned}$ | $\begin{aligned} & \text { LSB (min) } \\ & \text { LSB (max) } \end{aligned}$ |
| $\mathrm{V}_{\text {OS3 }}$ | Post-PGA Analog Channel Offset Error |  | -38 | $\begin{aligned} & -130 \\ & +55 \end{aligned}$ | $\begin{aligned} & \text { LSB (min) } \\ & \text { LSB (max) } \end{aligned}$ |

## DC and Logic Electrical Characteristics

The following specifications apply for $\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=+5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{D}}=+3.0$ or $+5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{f}_{\mathrm{MCLK}}=12 \mathrm{MHz}$. Boldface limits apply for $T_{A}=T_{J}=T_{\text {MIN }}$ to $T_{\text {MAX }}$; all other limits $A_{\mathbf{A}}=\mathrm{T}_{\mathbf{J}}=25^{\circ} \mathrm{C}$. (Notes 7\& 8)

| Symbol | Parameter | Conditions | Typical <br> (Note 9) | Limits <br> (Note 10) | Units <br> (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |

SCLK, SDI, SEN, MCLK, VSMP,CLMP Digital Input Characteristics

| $\mathrm{V}_{\text {IN(1) }}$ | Logical "1" Input Voltage | $\mathrm{V}_{\mathrm{A}}=5.25 \mathrm{~V}$ |  | 2.0 | V (max) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN(0) }}$ | Logical "0" Input Voltage | $\mathrm{V}_{\mathrm{A}}=4.75 \mathrm{~V}$ |  | 0.8 | V (min) |
| $\mathrm{I}_{\mathrm{N}}$ | Input Leakage Current | $\begin{aligned} & V_{V_{I N}}=V_{A} \\ & V_{\text {IN }}=D G N D \end{aligned}$ | $\begin{gathered} 0.1 \\ -0.1 \end{gathered}$ |  | $\mu \mathrm{A}$ (max) <br> $\mu \mathrm{A}$ (max) |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | 5 |  | pF |

D0-D7 Digital Output Characteristics

| $\mathrm{V}_{\text {OUT }(1)}$ | Logical "1" Output Voltage | $\mathrm{I}_{\text {OUT }}=-360 \mu \mathrm{~A}$ |  | $\mathbf{0 . 8}^{\star} \mathrm{V}_{\mathrm{D}}$ |
| :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\text {OUT }(0)}$ | Logical "0" Output Voltage | $\mathrm{I}_{\text {OUT }}=1.6 \mathrm{~mA}$ | $\mathrm{~min})$ |  |

Power Supply Characteristics

| $\mathrm{I}_{\mathrm{A}}$ | Analog Supply Current | Operating | $\mathbf{7 5}$ | $\mathbf{1 0 8}$ | $\mathrm{mA}(\mathrm{max})$ |
| :---: | :--- | :--- | :--- | :--- | :--- |
|  |  | Power Down | 675 | $\mathbf{9 0 0}$ | $\mu \mathrm{~A}(\max )$ |
| $\mathrm{I}_{\mathrm{D}}$ | Digital Supply Current (Note 15) | Operating | 210 | $\mathbf{4 7 5}$ | $\mu \mathrm{~A}(\mathrm{max})$ |
|  |  | Power Down | $\mathbf{2}$ | $\mathbf{2 5}$ | $\mu \mathrm{A}(\max )$ |

## AC Electrical Characteristics

The following specifications apply for $\mathrm{AGND}=\mathrm{DGND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=+5.0 \mathrm{~V}_{\mathbf{D C}}, \mathrm{V}_{\mathrm{D}}=+3.0$ or $+5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{f}_{\mathrm{MCLK}}=12 \mathrm{MHz}$, except where noted otherwise. Boldface limits apply for ${ }_{A}=T_{J}=\mathbf{T}_{\text {MIN }}$ to $T_{\text {MAX }}$; all other limits $T_{A}=T_{J}=25^{\circ} \mathrm{C}$. (Notes 7\& 8)

| Symbol | Parameter | Conditions | Typical (Note 9) | Limits (Note 10) | Units (Limits) |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MCLK }}$ | Maximum MCLK frequency |  |  | 12 | MHz (min) |
| $\mathrm{t}_{\text {MCLK }}$ | MCLK period |  | 83 |  | ns (min) |
|  | MCLK duty cycle |  |  | $\begin{aligned} & 40 \\ & 60 \end{aligned}$ | $\begin{aligned} & \%(\min ) \\ & \%(\max ) \end{aligned}$ |
| $\mathrm{t}_{\text {SCLK }}$ | Serial Clock Period |  |  | 1 | $\mathrm{t}_{\text {MCLK }}(\mathrm{min})$ |
| $t_{\text {SEN }}$ | Serial Enable high time |  |  | 3 | $\mathrm{t}_{\text {MCLK }}(\mathrm{min})$ |
| tssu | SDI setup time |  |  | 1 | ns (min) |
| $t_{\text {SH }}$ | SDI hold time |  |  | 3 | ns (min) |
| ${ }^{\text {tSDDO }}$ | SCLK edge to new valid data | $\begin{aligned} & \mathrm{V}_{\mathrm{D}}=5.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{D}}=3.3 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 8.5 \\ 19 \end{gathered}$ | 20 | ns (max) |
| tvsu | VSMP setup time |  |  | 1 | ns (min) |
| $\mathrm{t}_{\mathrm{VH}}$ | VSMP hold time |  |  | 3 | ns (min) |
| $\mathrm{t}_{\mathrm{CSU}}$ | CLMP setup time |  |  | 1 | ns (min) |
| $\mathrm{t}_{\mathrm{CH}}$ | CLMP hold time |  |  | 3 | ns (min) |
| $t_{\text {DDO }}$ | MCLK edge to new valid data | $\begin{aligned} & \mathrm{V}_{\mathrm{D}}=5.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{D}}=3.3 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 16 \\ & 25 \end{aligned}$ | 25 | $\begin{aligned} & \text { ns (max) } \\ & \text { ns (max) } \end{aligned}$ |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characte ristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the list ed test conditions.
Note 2: All voltages are measured with respect to $G N D=A G N D=D G N D=O V$, unless otherwise specified
Note 3: When the input voltage $\left(V_{\mathbb{N}}\right)$ at any pin exceeds the power supplies $\left(V_{\mathbb{N}}<G N D\right.$ or $V_{\mathbb{N}}>\mathrm{V}_{A}$ or $\left.\mathrm{V}_{\mathrm{D}}\right)$, the current at that pin should be limited to 25 mA . The 50 m maximum package input current rating limits the number of pins that can simultaneously safely exceed the power supplies with an input current of 25 mA to two.
Note 4: The maximum power dissipation must be derated at elevated temperatures and is dictated by $T_{J}$ max, $\Theta_{j A}$ and the ambient temperature, $T_{A}$. The maximum allowable power dissipation at any temperature is $P_{D}=\left(T, \max -T_{A}\right) / \Theta_{J A}$. TJmax $=150^{\circ} \mathrm{C}$ for this device. The typical thermal resistance $\left(\Theta_{\mu A}\right)$ of this part when board mounted is $69^{\circ} \mathrm{C} / \mathrm{W}$ for the M28B SOIC package.

Note 5: Human body model, 100 pF capacitor discharged through a $1.5 \mathrm{k} \Omega$ resistor. Machine model, 200 pF capacitor discharged through a $0 \Omega$ resistor.
Note 6: See AN450 "Surface Mounting Methods and Their Effect on Product Reliability" or the section titled "Surface Mount" found in any National Semiconductor Linear Data Book for other methods of soldering surface mount devices.
Note 7: Two diodes clamp the OS analog inputs to $A G N D$ and $V_{A}$ as shown below. This input protection, in combination with the external clamp capacitor and the output impedance of the sensor, prevents damage to the LM9822 from transients during power-up.


Note 8: To guarantee accuracy, it is required that $V_{A}$ and $V_{D}$ be connected to clean, low noise power supplies, with separate bypass capacitors at each supply pin. When both $\mathrm{V}_{\mathrm{A}}$ and $\mathrm{V}_{\mathrm{D}}$ are operated at 5.0 V , they must be powered by the same regulator, with separate power planes or traces and separate bypass capacitors at each supply pin.

## Electrical Characteristics (Continued)

Note 9: Typicals are at $\mathrm{T}_{\mathrm{J}}=\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}_{\mathrm{MCLK}}=12 \mathrm{MHz}$, and represent most likely parametric norm.
Note 10: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).
Note 11: Full channel integral non-linearity error is defined as the deviation of the analog value, expressed in LSBs, from the straight line that best fits the actual transfer function of the AFE.
Note 12: The sensor's maximum peak differential signal range is defined as the peak sensor output voltage for a white (full scale) image, with respect to the dark reference level.


Note 13: PGA Gain Error is the maximum difference between the measured gain for any PGA code and the ideal gain calculated using:
Gain $_{P G A}\left(\frac{V}{V}\right)=G_{0}+X \frac{P G A \text { code }}{32}$ where $X=\left(G_{31}-G_{0}\right) \frac{32}{31}$.
Note 14: Full Channel INL and DNL are tested with CDS disabled, negative signal polarity, DOE $=0$, and a single OS input with a gain register setting of 1 (000001b) and an offset register setting of 0 (000000b).

Note 15: The digital supply current (ID) does not include the load, data and switching frequency dependent current required to drive the digital output bus on pins (D7-D0). The current required to switch the digital data bus can be calculated from: Isw $=2^{*} \mathrm{Nd}^{*} \mathrm{Psw}^{*} \mathrm{CL}^{*} \mathrm{~V}_{\mathrm{D}} / t_{\text {MCLK }}$ where Nd is total number of data pins, Psw is the probability of each data bit switching, $C L$ is the capacitive loading on each data pin, $V_{D}$ is the digital supply voltage and $t_{M C L K}$ is the period of the MCLK input. For most applications, Nd is 8 , Psw is $\approx 0.5$, and $V_{D}$ is 5 V , and the switching current can be calculated from: $\mathrm{Isw}=40^{*} \mathrm{CL} / \mathrm{tMCLK}$. (With D at 3.3 V , the equation becomes: $\mathrm{Isw}=26.4^{*} \mathrm{CL} / \mathrm{t}_{\mathrm{MCLK}}$.) For example, if the capacitive load on each digital output pin (D7-D0) is 20 pF and the period of $\mathrm{t}_{\text {MCLK }}$ is $1 / 12 \mathrm{MHz}$ or 83 ns , then the digital switching current would be 9.6 mA . The calculated digital switching current will be drawn through the $V_{D}$ pin and should be considered as part of the total power budget for the LM9822.

Note 16: All specifications quoted in LSBs are based on 12 bit resolution.

## Typical Performance Characteristics

## Full Channel DNL and INL

(Divide by 2, Monochrome Mode, 6 MHz Pixel Rate)


Note: The LM9822 provides 14-bit data for high resolution imaging applications. The typical full channel device performance is shown in the above graphs. In many applications, particularly those where high speed is important, or where lower cost CCD and CIS sersors are used, the signal source is only accurate to 12 bits. In these applications, only 12-bit of data may be used. 12-bit DNL and INL plots have also been provided to illustrate the performance of the LM9822 in these applications.

## Pin Descriptions

| Analog Power |  |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{A}}$ | The two a pins are the analog supply pins. They should be connected to a voltage source of +5 V and bypassed to AGND with a $0.1 \mu \mathrm{~F}$ monolithic capacitor in parallel with a $10 \mu \mathrm{~F}$ tantalum capacitor. |
| AGND | These two pins are the ground returns for the analog supplies. |
| $\mathrm{V}_{\mathrm{D}}$ | This is the positive supply pin for the digital I/O pins. It should be connected to a voltage source between +3.3 V and +5.0 V and be bypassed to DGND with a $0.1 \mu \mathrm{~F}$ monolithic capacitor in parallel with a $10 \mu \mathrm{~F}$ tantalum capacitor. |
| DGND | This is the ground return for the digital supply. |
| Analog Input/Output |  |
| $\mathrm{OS}_{\mathrm{R}}, \mathrm{OS}_{\mathrm{G}}, \mathrm{OS}_{\mathrm{B}}$ | Analog Inputs. These inputs (for Red, Green, and Blue) should be tied to the sensor's OS (Output Signal) through DC blocking capacitors. |
| $\mathrm{V}_{\text {REF }}, \mathrm{V}_{\text {REFMID, }}$ $\mathrm{V}_{\text {REF }}$ | Voltage reference bypass pins. $\mathrm{V}_{\mathrm{REF}_{+}}$, $\mathrm{V}_{\text {REFMID }}$, and $\mathrm{V}_{\text {REF }}$ should each be bypassed to AGND through a 0.1 uF monolithic capacitor. |
| Timing Control |  |
| MCLK | Master clock input. The ADC conversion rate will be $1 / 2$ of MCLK. 12 MHz is the maximum frequency for MCLK. |
| VSMP | Sample timing input signal. If VSMP is high on the rising edge of MCLK, the input is sampled on the rising edge of the next MCLK. The reference signal for the next pixel will be sampled one to four MCLKs later, depending on the value in the CDSREF configuration bits. If CDS is not enabled, the internal reference will be sampled during the reference sample time. <br> The number of MCLK cycles between VSMP pulses determines the pixel rate. Timing Diagrams 1 through 6 illustrate the VSMP timings for all the valid pixel rates. <br> Note: See the applications section of the datasheet for the proper timing relationships between VSMP and MCLK. |
| CLMP | Clamp timing input. If CLMP and VSMP are high on the rising edge of MCLK, all three OS inputs will be internally connected to $\mathrm{V}_{\text {CLAMP }}$ during the nextpixel. $\mathrm{V}_{\text {CLAMP }}$ is either VREF+ or VREF- depending on the state of the Signal Polarity bit in the Sample Mode register (Reg. 0, Bit 4). |


| Data Output |  |
| :--- | :--- |
| D7-D0 | $\begin{array}{l}\text { Data Output pins. The 14 bit conversion } \\ \text { results of the ADC are multiplexed in 8 bit } \\ \text { bytes to D7-D0 synchronous with MCLK. } \\ \text { The MSB consists of data bits d13-d6 on } \\ \text { pins D7-D0 and the LSB consists of d5-d0 } \\ \text { on pins D7-D3 with D1 and D0 low. }\end{array}$ |
|  | Serial Input/Output |\(\left.\left|\begin{array}{l}Serial Shift Clock. Input data on SDI is valid <br>

on the rising edge of SCLK. The minimum <br>
SCLK period is 1 t MCLK.\end{array}\right| $$
\begin{array}{ll}\text { Serial Data Output. Data bits are shifted out } \\
\text { of SDO on falling edges of SCLK. The first } \\
\text { eight falling edges of SCLK after SEN goes } \\
\text { low will shift out eight data bits (MSB first) } \\
\text { from the configuration register addressed } \\
\text { during the previous SEN low time. }\end{array}
$$\right\}\)

## Connection Diagram

| $\mathrm{V}_{\text {BANDGAP }} \square \square_{1}$ |  | 28 | $\square$ D7 |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REFMID }} \square^{\text {a }}$ |  | 27 | $\square$ D6 |
| $\mathrm{V}_{\mathrm{A}} \square^{\text {a }}$ |  | 26 | $\square$ D5 |
| AGND $\square 4$ |  | 25 | $\square$ D4 |
| $\mathrm{OS}_{\mathrm{R}} \square 5$ |  | 24 | $\square$ D3 |
| $\mathrm{V}_{\text {REF+ }} \square 6$ | LM9822 | 23 | $\square$ D2 |
| $\mathrm{OS}_{\mathrm{G}} \square 7$ | 28 pin | 22 | $\square$ D1 |
| $\mathrm{V}_{\text {REF }}-8$ | SOIC | 21 | $\square$ D0 |
| $\mathrm{OS}_{\mathrm{B}} \square 9$ |  | 20 | $\square V_{D}$ |
| $\mathrm{V}_{\text {A }} \square 10$ |  | 19 | $\square$ DGND |
| AGND $\square 11$ |  | 18 | $\square \mathrm{CLMP}$ |
| SEN 12 |  | 17 | $\square \mathrm{VSMP}$ |
| SDI $\square 13$ |  | 16 | $\square$ MCLK |
| SDO $\square 14$ |  | 15 | $\square \mathrm{SCLK}$ |

Timing Diagrams


Diagram 2: Divide by 6 Monochrome Mode Sample and Data Output Timing (Green Input shown)


Diagram 3: Divide by 8 Color Mode Sample and Data Output Timing


Diagram 4: Divide by 8 Monochrome Mode Sample and Data Output Timing (Green Input Shown)


Diagram 5: Divide by 3 Monochrome Mode Sample and Data Output Timing (Green Input shown)


Diagram 6: Divide by 2 Monochrome Mode Sample and Data Output Timing (Green Input shown)


Timing Diagrams (Continued)


Diagram 12: Serial Input and Output Timing


Table 1: Configuration Register Address Table

| Address (Binary) |  |  |  | Register Name and Bit Definitions |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3 | A2 | A1 | A0 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
|  |  |  |  | Sample Mode (Power Up Default = 62h) |  |  |  |  |  |  |  |
|  |  |  |  | I/O Mode | DOE | CDS | Polarity | SMPCL | CDSREF1 | CDSREFO | PD |
|  |  |  |  | Red Offset Setting (Power Up Default = 00h) |  |  |  |  |  |  |  |
|  |  |  |  | N/A | N/A | Polarity | MSB |  |  |  | LSB |
|  |  |  |  | Green Offset Setting (Power Up Default = 00h) |  |  |  |  |  |  |  |
|  |  |  |  | N/A | N/A | Polarity | MSB |  |  |  | LSB |
|  |  |  |  | Blue Offset Setting (Power Up Default = 00h) |  |  |  |  |  |  |  |
|  |  |  |  | N/A | N/A | Polarity | MSB |  |  |  | LSB |
|  |  |  |  | Red Gain Setting (Power Up Default $=00 \mathrm{~h}$ ) |  |  |  |  |  |  |  |
|  |  |  |  | N/A | N/A | x3 | MSB |  |  |  | LSB |
|  |  |  |  | Green Gain Setting (Power Up Default = 00h) |  |  |  |  |  |  |  |
|  |  |  |  | N/A | N/A | x3 | MSB |  |  |  | LSB |
| 0 | 1 | 1 | 0 | Blue Gain Setting (Power Up Default = 00h) |  |  |  |  |  |  |  |
|  |  |  |  | N/A | N/A | x3 | MSB |  |  |  | LSB |
| 0 | 1 | 1 | 1 | Color Mode (Power Up Default $=00 \mathrm{~h}$ ) |  |  |  |  |  |  |  |
|  |  |  |  | N/A | N/A | N/A | N/A | N/A | N/A | CM1 | CMO |
| 1 | 0 | 0 | 0 | Test Register 0 (Power Up Default = 00h) |  |  |  |  |  |  |  |
|  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | Test Register 1 (Power Up Default = 10h) |  |  |  |  |  |  |  |
|  |  |  |  | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 | Test Register 2 (Power Up Default = 00h) |  |  |  |  |  |  |  |
|  |  |  |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Table 2: Configuration Register Parameters
Power-Up Default Register Settings are shown in Bold Italics


Table 2: Configuration Register Parameters (Continued)
Power-Up Default Register Settings are shown in Bold Italics

| Parameter (Address) | Control Bits |  |  |  |  |  | Result |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Red, Green and Blue Offset DAC Settings (1, 2 \& 3) |  |  |  |  |  |  |  |
| Offset Polarity | $\begin{gathered} \frac{\mathrm{B} 5}{0} \\ 1 \end{gathered}$ | Positive Offset Negative Offset |  |  |  |  |  |
| Offset Value | $\begin{gathered} \text { B4(M } \\ \text { SB) } \end{gathered}$ | B3 | B2 | B1 | B0(LSB) | Typical Offset $=20 \mathrm{LSBs}$ * Offset Value * PGA Gain |  |
| Typical Offset Values | B5 (SIGN ) 0 0 0 $\cdots$ 0 0 1 1 1 $\cdots$ 1 1 | B4 (MSB) 0 0 0 $\cdots$ 1 1 0 0 0 $\cdots$ 1 1 | $\begin{gathered} \text { B3 } \\ 0 \\ 0 \\ 0 \\ \ldots \\ 1 \\ 1 \\ 0 \\ 0 \\ 0 \\ \ldots \\ 1 \\ 1 \end{gathered}$ | $\begin{gathered} \underline{B 2} \\ 0 \\ 0 \\ 0 \\ \cdots \\ 1 \\ 1 \\ 0 \\ 0 \\ 0 \\ \cdots \\ 1 \\ 1 \end{gathered}$ | B1 <br> 0 <br> 0 <br> 1 <br> - •• <br> 1 <br> 1 <br> 0 0 <br> 0 <br> ... <br> 1 1 <br> 1 | $\underline{B 0}$ (LSB) 0 1 0 $\cdots$ 0 1 0 1 0 $\cdots$ 0 1 | Typical Offset (with PGA Gain $=\mathbf{1}$ ) <br> $\mathbf{1 2}$ bit LSBs <br> $\mathbf{0 . 0 0}$ <br> +20 <br> +40 <br> $\cdots$ <br> +600 <br> +620 <br> 0 <br> -20 <br> -40 <br> $\cdots$ <br> -600 <br> -620 |
| Red, Green and Blue Gain Settings (4, 5 \& 6) |  |  |  |  |  |  |  |
| Boost Gain Enable | $\begin{gathered} \frac{B 5}{0} \\ 1 \end{gathered}$ | Boost Gain = 1V/V <br> Boost Gain $=3 \mathrm{~V} / \mathrm{V}$ |  |  |  |  |  |
| PGA Gain Value | $\begin{gathered} \text { B4(M } \\ \text { SB) } \end{gathered}$ | B3 | B2 | B1 | B0(LSB) | PGA G | V/V) $=.933+0.0667$ * (PGA Gain Value) |
| Gain | Gain = Boost Gain * PGA Gain |  |  |  |  |  |  |

Table 2: Configuration Register Parameters (Continued)
Power-Up Default Register Settings are shown in Bold Italics

| Parameter (Address) | Control Bits |  |  |  |  |  | Result |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Typical Gain Values | $\begin{gathered} \frac{B 5}{(\times 3)} \\ 0 \\ 0 \\ 0 \\ \ldots \\ 0 \\ 0 \\ 0 \\ \ldots \\ 1 \\ 1 \\ 1 \\ \ldots \\ 1 \\ 1 \\ 1 \end{gathered}$ | (MS (MSB) 0 0 0 $\ldots$ 1 1 1 $\ldots$ 0 0 0 $\cdots$ 1 1 1 | $\begin{gathered} \text { B3 } \\ 0 \\ 0 \\ 0 \\ \cdots \\ 1 \\ 1 \\ 1 \\ \cdots \\ 0 \\ 0 \\ 0 \\ \cdots \end{gathered}$ | $\begin{gathered} \hline \text { B2 } \\ 0 \\ 0 \\ 0 \\ \cdots \\ 1 \\ 1 \\ 1 \\ \ldots \\ 0 \\ 0 \\ 0 \\ \cdots \\ 1 \\ 1 \\ 1 \end{gathered}$ | $\begin{gathered} \hline \text { B1 } \\ 0 \\ 0 \\ 1 \\ \cdots \\ 0 \\ 1 \\ 1 \\ \cdots \\ 0 \\ 0 \\ 1 \\ \cdots \\ 0 \\ 1 \\ 1 \end{gathered}$ | $\underline{B 0}$ $(\mathbf{L S B})$ 0 1 0 $\cdots$ 1 0 1 $\cdots$ 0 1 0 $\cdots$ 1 0 1 | Typical Gain <br> $(\mathbf{V} / \mathbf{V})$ <br> $\mathbf{0 . 9 3}$ <br> 1.00 <br> 1.07 <br> $\ldots .$. <br> 2.87 <br> 2.93 <br> 3.00 <br> $\ldots$ <br> 2.79 <br> 3.00 <br> 3.20 <br> $\ldots$ <br> 8.60 <br> 8.80 <br> 9.00 |
| Color Mode (7) |  |  |  |  |  |  |  |
| Color Mode | B1 <br> $\mathbf{0}$ <br> 0 <br> 1 <br> 1 | $\begin{aligned} & \frac{B 0}{0} \\ & 1 \\ & 0 \\ & 1 \end{aligned}$ | Color <br> Monochrome - Red <br> Monochrome - Green <br> Monochrome - Blue |  |  |  |  |
| Reserved Register 0 (8) |  |  |  |  |  |  |  |
| Reserved Register 0 | 00000000 |  |  |  |  |  | Reserved, always set to 00h. |
| Reserved Register 1 (9) |  |  |  |  |  |  |  |
| Reserved Register 1 | 00010000 |  |  |  |  |  | Reserved, always set to 10h. |
| Reserved Register 2 (A) |  |  |  |  |  |  |  |
| Reserved Register 2 | 00000000 |  |  |  |  |  | Reserved, always set to 00h. |

## Applications Information

### 1.0 Introduction

The LM9822 is a high performance scanner Analog Font End (AFE) for image sensor processing systems. It is designed to work with color CCD and CIS image sensors and provides a full 3 channel sampling, gain and offset correction system, coupled with a 14 bit high speed analog to digital converter. A typical application of the LM9822 is in a color flatbed document scanner. The image sensing and processing portion of the system would be configured similar to that shown in Figure 1.


Figure 1: LM9822 in Basic Color Scanner

### 2.0 CDS Correlated Double Sampler

The LM9822 uses a high-performance CDS (Correlated Double Sampling) circuit to remove many sources of noise and error from the image sensor output signal. It also supports CIS image sensors with a single ended sampling mode.

Figure 2 shows the output stage of a typical CCD and the resulting output waveform:


Figure 2: CDS
Capacitor C1 converts the electrons coming from the CCD's shift register to an analog voltage. The source follower output stage (Q2) buffers this voltage before it leaves the CCD. Q1 resets the voltage across capacitor C1 between pixels at intervals 2 and 5 . When Q1 is on, the output signal (OS) is at its most positive voltage. After Q1 turns off (period 3), the OS level represents the residual voltage across C1 ( $\mathrm{V}_{\text {RESIDUAL }}$ ). $\mathrm{V}_{\text {RESIDUAL }}$ includes charge injection from Q1, thermal noise from the ON resistance
of Q1, and other sources of error. When the shift register clock (Ø1) makes a low to high transition (period 4), the electrons from the next pixel flow into C 1 . The charge across C 1 now contains the voltage proportional to the number of electrons plus $\mathrm{V}_{\text {RESID }}$ UAL, an error term. If OS is sampled at the end of period 3 and that voltage is subtracted from the OS at the end of period 4, the $\mathrm{V}_{\text {RESIDUAL }}$ term is canceled and the noise on the signal is reduced ( $\left.\left[\mathrm{V}_{\text {SIGNAL }}+\mathrm{V}_{\text {RESIDUAL }}\right]-\mathrm{V}_{\text {RESIDUAL }}=\mathrm{V}_{\text {SIGNAL }}\right)$. This is the principal of Correlated Double Sampling.

### 3.0 CIS Mode (CDS Off, Selectable Signal Polarity)

The also LM9822 supports CIS (Contact Image Sensor) devices. The output signal of a CIS sensor (Figure 3) differs from a CCD signal in two primary ways: its output usually increases with increasing signal strength, and it does not usually have a reference level as an integral part of the output waveform of every pixel.


Figure 3: CIS
When the LM9822 is in CIS (CDS off) mode (Register 0, $\mathrm{B} 5=1$ ), it uses either $V_{\text {REF+ }}$ or $V_{\text {REF- }}$ as the reference (or black) voltage for each pixel (depending on the signal polarity setting (Register 0, Bit 4)). If the signal polarity is set to one, then $V_{\text {REF- }}$ will be sampled as the reference level. If it is set to zero, then $V_{\text {REF+ }}$ will be sampled as the reference level.

### 4.0 Programmable Gain

The output of the Sampler drives the input of the $x 3$ Boost gain stage. The gain of each $x 3$ Boost gain is $3 \mathrm{~V} / \mathrm{V}$ if bit B5 of that color's gain register (register 4,5, or 6) is set, or $1 \mathrm{~V} / \mathrm{V}$ if bit B5 is cleared. The output of each $\times 3$ gain stage is the input an offset DAC and the output of each offset DAC is the input to a PGA (Programmable Gain Amplifier). Each PGA provides 5 bits of gain correction over a $0.93 \mathrm{~V} / \mathrm{V}$ to $3 \mathrm{~V} / \mathrm{V}(-0.6$ to 9.5 dB ) range. The $\times 3$ Boost gain stage and the PGA can be combined for an overall gain range of $0.93 \mathrm{~V} / \mathrm{V}$ to $9.0 \mathrm{~V} / \mathrm{V}(-.6$ to 19 dB$)$. The gain setting for each color (registers 4, 5 and 6) should be set during calibration to bring the maximum amplitude of the strongest pixel to a level just below the desired maximum output from the ADC. The PGA gain is determined by the following equation:

$$
\begin{gathered}
\text { PGA Gain }\left(\frac{\mathrm{V}}{\mathrm{~V}}\right)=0.933+.0667 \text { (value in bits B4-B0) } \\
\text { Equation 1: PGA Gain }
\end{gathered}
$$

If the $x 3$ Boost gain is enabled then the overall signal gain will be three times the PGA gain.

## Applications Information (Continued)

### 5.0 Offset DAC

The Offset DACs remove the DC offsets generated by the sensor and the LM9822's analog signal chain (see section 5.1, Internal Offsets). The DAC value for each color (registers 1,2 and 3) should be set during calibration to the lowest value that still results in an ADC output code greater than zero for all the pixels when scanning a black line. With a PGA gan of $1 \mathrm{~V} / \mathrm{V}$, each LSB of the offset DAC typically adds the equivalent of 20 ADC LSBs, providing a total offset adjustment range of $\pm 590$ ADC LSBs. The Offset DAC's output voltage is given by:
$V_{D A C}=9.75 \mathrm{mV} \cdot($ value in $\mathrm{B} 4-\mathrm{BO})$
Equation 2: Offset DAC OutputVoltage
In terms of 12 bit output codes, the offset is given by:

Offse $=$ t20L SBs(value in B4-B0) • PGA Gain

## Equation 3: Offset in ADC Output Codes

The offset is positive if bit B5 is cleared and negative if B5 is set. Since the analog offset is added before the PGA gain, the value of the PGA gain must be considered when selecting the offset DAC values.

### 5.1 Internal Offsets

Figure 4 is a model of the LM9822's internal offsets. Equation 4 shows how to calculate the expected output code given the input voltage (V IN), the LM9822 internal offsets ( OS1, VOS2, VOS3), the programmed offset DAC voltage (VDAC), the programmed gains (GB, GPGA) and the analog channel gain constant C.
$C$ is a constant that combines the gain error through the AFE, reference voltage variance, and analog voltage to digital code conversion into one constant Ideally, $C=2048$ codes/V (4096 codes/2V) in 12 bit LSBs. Manufacturing tolerances widen the range of $C$ (see Electrical Specifications).


Figure 4: Internal Offset Model
$D_{\text {OUT }}=\left(\left(\left(V_{\text {IN }}+V_{\text {OS1 }}\right) G_{B}+V_{\text {DAC }}+V_{\text {OS2 }}\right) G_{\text {PGA }}+V_{\text {OS3 }}\right) C$

## Equation 4: Output code calculation with internal offsets

Equation 5 is a simplification of the output code calculation, neglecting the LM9822's internal offsets.

$$
D_{\text {OUT }}=\left(V_{I N} G_{B}+V_{D A C}\right) G_{P G A} C
$$

Equation 5: Simplified output code calculation

### 6.0 Clamping

To perform a DC restore across the AC coupling capacitors at the beginning of every line, the LM9822 implements a clamping function. The clamping function is initiated by asserting the CLMP input. If CLMP and VSMP are both high on a rising edge of MCLK, all three OS inputs will be internally connected to $\mathrm{V}_{\text {REF+ }}$ or $V_{\text {REF- }}$ during the next pixel, depending on bit 4 of register 0 . If bit 4 is set to one (positive signal polarity), then the OS input will be connected to $\mathrm{V}_{\text {REF }}$. If bit 4 is set to zero (negative signal polarity), then it will be connected to $\mathrm{V}_{\text {REF }+}$.

### 6.1 Clamp Capacitor Selection

The output signal of many sensors rides on a DC offset (greater than 5V for many CCDs) which is incompatible with the LM9822's 5 V operation. To eliminate this offset without resorting to additional higher voltage components, the output of the sensor is AC coupled to the LM9822 through a DC blocking capacitor, C CLAMP The sensor's DOS output, if available, is not used. The value of this capacitor is determined by the leakage current of the LM9822's OS input and the output impedance of the sensor. The leakage through the OS input determines how quickly the capacitor value will drift from the clamp value of $\mathrm{V}_{\text {REF+ }}$ or $\mathrm{V}_{\text {REF-, }}$, which then determines how many pixels can be processed before the droop causes errors in the conversion ( $\pm 0.1 \mathrm{~V}$ is the recommended limit for CDS operation). The output impedance of the sensor determines how quickly the capacitor can be charged to the clamp value during the black reference period at the beginning of every line.

The minimum clamp capacitor value is determined by the maximum droop the LM9822 can tolerate while converting one sensor line. The minimum clamp capacitor value is much smaller for CDS mode applications than it is for CIS mode applications.


CIS Mode Input Circuitry

Figure 5: Input Circuitry
The LM9822 input current is considerably less when the LM9822 is operating in CDS mode. In CDS mode, the LM9822 average input current is no more than 25 nA . With CDS disabled, which will likely be the case when CIS sensors are used, the LM9822 input impedance will be $1 /\left(f_{\text {Sample }}{ }^{*} \mathrm{C}_{\mathrm{S}}\right)$. where $\mathrm{f}_{\text {Sample }}$ is the sample rate of the analog input and $\mathrm{C}_{\mathrm{S}}$ is 2 pF .

## Applications Information (Continued)

### 6.1.1 CDS mode Minimum Clamp Capacitor Calculation:

The following equation takes the maximum leakage current into the OS input, the maximum allowable droop, the number of pixels on the sensor, and the pixel conversion rate, $\mathrm{f}_{\text {VSMR }}$ and provides the minimum clamp capacitor value:

$$
\begin{aligned}
\mathrm{C}_{\text {CLAMP MIN }} & =\frac{\mathrm{i}}{\mathrm{dV}} \mathrm{dt} \\
& =\frac{\text { leakage current }(\mathrm{A})}{\max \text { droop }(\mathrm{V})} \frac{\text { number of pixel }}{\mathrm{f}_{\mathrm{VSMP}}} \\
\text { Equation 6: } & \text { CDS mode } \mathrm{C}_{\text {CLAMP MIN }} \text { Calculation }
\end{aligned}
$$

For example, if the OS input leakage current is 25 nA worst-case, the sensor has 2700 active pixels, the conversion rate is 2 MHz ( $\mathrm{t}_{\text {VSMP }}=500 \mathrm{~ns}$ ), and the max droop desired is 0.1 V , the minimum clamp capacitor value is:

$$
\mathrm{C}_{\mathrm{CLAMP} \mathrm{MIN}}=\frac{25 \mathrm{n}}{0.1 \mathrm{~V}} \frac{270}{2 \mathrm{MHz}}
$$

$$
\begin{aligned}
& \text { de }=340 \mathrm{C} \\
& \mathrm{CLAN}^{\prime}
\end{aligned}
$$

Equation 7: CDS mode $=340 \mathrm{C}$ CLAMP MIN Example

### 6.1.2 CIS mode Minimum Clamp Capacitor Calculation:

If CDS is disabled, then the maximum LM9822 OS input leakage current can be calculated from:

$$
I_{\text {leakage }}=V_{S A T} f_{\text {SampCLK }} C_{S A M P}
$$

## Equation 8: CIS mode Input Leakage Current Calculation

where VSAT is the peak pixel signal swing of the CIS OS output and CSAMP is the capacitance of the LM9822 internal sampling capacitor (2pF). Inserting this into Equation 6 results in:

$$
\begin{aligned}
& C_{\text {CLAMP MIN }}=\frac{i}{d V} d t \\
& \quad=\frac{V_{\text {SAT }}}{t_{\text {SampCLK }}} C_{\text {SAMP }} \frac{t_{\text {SampCLK }}}{\max \text { droop }(V)} \text { num pixel }
\end{aligned}
$$

Equation 9: CIS mode C CLAMP MIN Calculation
with CSAMP equal to $2 p F$ and $V$ SAT equal to $2 V$ (the LM9822 maximum input signal), then Equation 9 reduces to:
$\mathrm{C}_{\text {CLAMP MIN }}=\frac{4 \mathrm{p}(\mathrm{F})(\mathrm{V})}{\max \operatorname{droop}(\mathrm{V})}$ num pixels

## Equation 10: CIS mode C CLAMP min Calculation

In CIS mode (CDS disabled), the max droop limit must be much more carefully chosen, since any change in the clamp capacitor's DC value will affect the LM9822 conversion results. If a droop of one 10 bit LSB across a line is considered acceptable, then the allowed droop voltage is calculated as: $2 \mathrm{~V} / 1024$, or approximately 2 mV . If there are 2700 active pixels on a line then:

$$
\mathrm{C}_{\text {CLAMP MIN }}=\frac{4 \mathrm{p}(\mathrm{~F})(\mathrm{V})}{2 \mathrm{mV}} 27
$$

Equation 11: CIS mode CLAMP min Calculation Example

### 6.1.3 Maximum Clamp Capacitor Calculation:

The maximum size of the clamp capacitor is determined by the amount of time available to charge it to the desired value during the optical black portion of the sensor output. The internal clamp occurs when CLMP and VSMP are both high on a rising edge of MCLK. If $\operatorname{SMPCL}=0$, the clamps are on immediately before the
sample reference time, if SMPCL=1, the clamps are on immediately after the sample reference time. If the LM9822 is operated in Divide By 2 mode, then the clamp is on $50 \%$ of the time when CLMP is high. In this case the available charge time per line can be calculated using:

$$
\mathrm{t}_{\mathrm{CLAMP}}=\frac{\text { Number of optical black pixels }}{2 \mathrm{f}_{\mathrm{VSMP}}}
$$

Equation 12: Clamp Time Per Line Calculation
For example, if a sensor has 18 black reference pixels and $\mathrm{f}_{\text {VSMP }}$ is 2 MHz with a $50 \%$ duty cycle, then tCLAMP is $4.5 \mu \mathrm{~s}$. Other "Divide By" modes will have lower or higher clamp duty cycles accordingly, depending on the SMPCL setting. See Diagram 8, Clamp Timing With SMPCL $=0$ and Diagram 9, Clamp Timing With SMPCL $=1$.
The following equation takes the number of optical black pixels, the amount of time (per pixel) that the clamp is closed, the sensor's output impedance, and the desired accuracy of the final clamp voltage and provides the maximum clamp capacitor value that allows the clamp capacitor to settle to the desired accuracy within a single line:

$$
\begin{aligned}
\mathrm{C}_{\text {CLAMP MAX }} & =\frac{\mathrm{t}}{\mathrm{R} \ln (\text { accuracy })} \\
& =\frac{\mathrm{t}_{\text {CLAMP }}}{R_{\text {CLAMP }}} \frac{1}{\ln (\text { accuracy })}
\end{aligned}
$$

## Equation 13: CCLAMP MAX for a single line of charge time

Where $\mathrm{t}_{\text {CLAMP }}$ is the amount of time (per line) that the clamp is on, $\mathrm{R}_{\text {CLAMP }}$ is the output impedance of the CCD plus $50 \Omega$ for the LM9822 internal clamp switch, and accuracy is the ratio of the worst-case initial capacitor voltage to the desired final capacitor voltage. If tCLAMP is $4.5 \mu \mathrm{~s}$, the output impedance of the sensor is $1500 \Omega$, the worst case voltage change required across the capacitor (before the first line) is 5 V , and the desired accuracy after clamping is to within 0.1 V (accuracy $=5 / 0.1=50$ ), then:

$$
\begin{aligned}
\mathrm{C}_{\text {CLAMP MAX }} & =\frac{4.5 \mu \mathrm{~s}}{155 \Omega} \frac{1}{\ln (50)} \\
& =728 \mathrm{p}
\end{aligned}
$$

Equation 14: C Clamp max Example
The final value for $C_{\text {CLAMP }}$ should be less than or equal to $\mathrm{C}_{\text {CLAMP MAX }}$, but no less than $\mathrm{C}_{\text {CLAMP MIN }}$.

In some cases, depending primarily on the choice of sensor, $\mathrm{C}_{\text {CLAMP MAX }}$ may actually be less than $\mathrm{C}_{\text {CLAMP MIN }}$, meaning that the capacitor can not be charged to its final voltage during the black pixels at the beginning of a line and hold it's voltage without drooping for the duration of that line. This is usually not a problem because in most applications the sensor is clocked continuously as soon as power is applied. In this case, a larger capacitor can be used (guaranteeing that the $\mathrm{C}_{\text {CLAMP MIN }}$ requirement is met), and the final clamp voltage is forced across the capacitor over multiple lines. This equation calculates how many lines are required before the capacitor settles to the desired accuracy:

$$
\text { line } \left.=s R_{\text {CLAMP }} \frac{C_{\text {CLAMP }}}{\mathrm{t}_{\mathrm{CLAMP}}}\right) \ln \left(\frac{\text { Initial Error Voltag }}{\text { Final Error Voltag }}\right)
$$

Equation 15: Number of Lines Required for Clamping
Using the values shown before and a clamp capacitor value of $0.01 \mu \mathrm{~F}$, this works out to be:

$$
\text { lines }=\left(155 \frac{0.01 \mu \mathrm{~F}}{4.5 \mu \mathrm{~s}}\right) \ln \left(\frac{5 \mathrm{~V}}{0.1 \mathrm{~V}}\right)=13.5 \text { lines }
$$

Equation 16: Clamping Lines Required Example

## Applications Information (Continued)

In this example, a $0.01 \mu \mathrm{~F}$ capacitor takes 14 lines after power-up to charge to its final value. On subsequent lines, the only error will be the droop across a single line which should be significantly less than the initial error. If the LM9822 is operating in CDS mode and multiple lines are used to charge up the clamping capacitors after power-up, then a clamp capacitor value of $0.01 \mu \mathrm{~F}$ should be significantly greater than the calculated $\mathrm{C}_{\text {CLAMP MIN }}$ value and can virtually always be used.

If the LM9822 is operating in CIS mode, then significantly larger clamp capacitors must be used. Fortunately, the output impedance of most CIS sensors is significantly smaller than the output impedance of CCD sensors, and R CLAMP will be dominated by the $50 \Omega$ from the LM9822 internal clamp switch. With a smaller $\mathrm{R}_{\text {CLAMP }}$ value, the clamp capacitors will charge faster.

### 7.0 Power Supply Considerations

The LM9822 analog supplies ( A) should be powered by a single +5 V source. The two analog supplies are brought out individually to allow separate bypassing for each supply input. They should not be powered by two or more different supplies.

Each supply input should be bypassed to its respective ground with a $0.1 \mu \mathrm{~F}$ capacitor located as close as possible to the supply input pin. A single $10 \mu \mathrm{~F}$ tantalum capacitor should be placed near the $\mathrm{V}_{\mathrm{A}}$ supply pins to provide low frequency bypassing.

The $\mathrm{V}_{\mathrm{D}}$ input can be powered at 3.3 V or 5.0 V . Power should be supplied by a clean, low noise linear power supply, with a $0.1 \mu \mathrm{~F}$ ceramic capacitor and a $10 \mu \mathrm{~F}$ tantalum capacitor placed near the $V_{D}$ and DGND pins. If possible, a separate power and ground plane should be provided to isolate the noisy digital output signals from the sensitive analog supply pins. If the $\mathrm{V}_{\mathrm{D}}$ voltage is lower than $V_{A}$, a separate linear regulator should be used. If $V_{D}$ and $A$ are both at 5.0 V , then they should be supplied by a common linear regulator, with separate analog and digital power and ground planes.

To minimize noise, keep the LM9822 and all analog components as far as possible from noise generators, such as switching power supplies and high frequency digital busses. If possible, isolate all the analog components and signals (OS, reference inputs and outputs, A, AGND) on an analog ground plane, separate from the digital ground plane. The two ground planes should be tied together at a single point, preferably the point where the power supply enters the PCB.

### 8.0 Serial Interface and Configuration Registers

The serial interface is used to program the configuration registers which control the operation of the LM9822. The $\overline{\text { SEN }}, ~ S C L K, ~ S D I$ and SDO signals are used to set and verify configuration register settings. In addition, MCLK must be active during all serial interface activity. MCLK is used to register the level of the $\overline{\text { SEN }}$ input and drives the logic that process information input on the SDI line.

### 9.0 Sample Mode Register Settings

A brief overview of the sample mode register and the bit locations is give in Table 2: Configuration Register Parameters on page 14. The function of each bit is summarized in the following sections.

### 9.1 Output Driver Mode

The Output Driver Mode bit is normal set to 0 . This bit can be set to 1 to reduce the slew rate of the output drivers.

### 9.2 DOE (Data Output Edge) Setting

The Data Output Edge bit selects which edge of MCLK is used to clock output data onto the output pins. For lowest noise performance, this bit should be set to 0 . With this setting, new data is placed on the D7-D0 pins on every falling edge of MCLK. See Diagrams 1 through 6 and Diagram 13 for more information on data output timing for the different Divide By modes, and detailed timing of the output data signals.

The bit can be set to 1 to adjust the data output timing for some applications, but the noise performance of the LM9822 may be somewhat degraded.

### 9.3 CDS Enable

The CDS Enable bit determines whether the sampling section of the LM9822 operates in Correlated Double Sampling mode or in Single Ended Sampling mode. CDS mode is normally used with CCD type sensors, while Single Ended mode is normally used with CIS type sensors.

### 9.4 Signal Polarity

Whether the LM9822 is operating in Correlated Double Sampling Mode, or Single Ended Sampling mode, the basic sampling operation is the same. First a reference level is sampled, then a signal level is sampled. For CDS mode operation, if the signal level is lower in voltage than the reference level, the Signal Polarity bit should be set to 0 . This is the normal setting for CCD type sensors. If the signal level is more positive than the reference level, the Signal Polarity bit would be set to 1 for Positive Polarity mode.

When Single Ended Mode is selected, the Signal Polarity bit determines which internal reference voltage is used to compare with the input signal. Most CIS type sensors have a positive polarity type output, and in this case the Signal Polarity Bit should be set to 1. In this case, the internal $\mathrm{V}_{\text {REF- }}$ is used as the reference level during the Reference Sampling period.

In addition, the Signal Polarity bit determines which internal reference voltage is used during the Clamping interval. If Signal Polarity $=0, \mathrm{~V}_{\text {REF }+}$ is used for clamping, if Signal Polarity $=1, \mathrm{~V}_{\text {REF- }}$ is used.

### 9.5 SMPCL

The SMPCL setting controls when the clamping action occurs during the acquisition cycle. If SMPCL is set to 0 , the Clamp will be on for 1 MCLK before the reference sampling point. If SMPCL is set to 1 , clamping will occur in the interval after the reference sampling point, and before the signal sampling point. In this case the clamping time is dependent on the present "Divide By" mode, and the settings of the CDSREF bits.

### 9.6 CDSREF

The CDSREF setting is provided to allow adjustable sampling points for the reference sample at the higher "Divide By" modes. This may be useful to optimize the timing of the Reference Sam-

## Applications Information (Continued)

pling point for particular CCD sensors. Diagram 7 shows how the various settings of CDSREF can be used to delay the Reference Sampling point. Care must be taken to avoid setting CDSREF to an inappropriate value when operating in the lower "Divide By" modes.
Valid CDSREF settings are:

| "Divide By" Mode | Valid CDSREF |
| :---: | :---: |
| $/ 8$ | $00,01,10,11$ |
| $/ 6$ | $00,01,10,11$ |
| $/ 3$ | 00,01 |
| $/ 2$ | 00 |

### 9.7 PD (Power Down) Mode

A Power Down bit is provided to configure the LM9822 in a lower power "StandBy" mode. In this mode, typical power consumption is reduced to less than $1 \%$ of normal operating power. The serial interface is still active, but the majority of the analog and digital circuitry is powered down.

### 10.0 LM9822 Basic Operation

The normal operational sequence when using the LM9822 is as follows:
Immediately after applying power, all configuration registers are reset to default settings. MCLK should be applied, and the appropriate values written to the registers using the procedure discussed in section 8.0 Serial Interface and Configuration Registers on page 20 and detailed in Diagrams 10, 11 and 12. Once the configuration registers are loaded, the timing control signals can be applied at the proper rates for the mode of conversion desired. MCLK is applied initially with VSMP and CLMP low. After at least 3 MCLKS, VSMP and CLMP signals can begin. The Divide By mode is determined by the ratio of MCLK to VSMP frequency as described in section 10.2.

14-Bit conversion results are placed on the data output pins as follows: The upper 8 bits are output first with bit 13 of the ADC on D7 and the bit 6 of the ADC on D0. The lower 6 bits are then output with bit 5 of the ADC on D7 and bit 0 of the ADC on D2. D0 and D 1 are always 0 when the lower 6 bits of data are being output. The exact timing and conversion latency of the output data is affected by the settings of the DOE variable in the Sample Mode register, and the Divide By mode of operation. If DOE $=0$ (recommended setting for best performance), output data will change on the falling edge of MCLK. If $D O E=1$, output data is updated on the rising edge of MCLK. See Diagrams 1 through 6 and Diagram 13 for more information on data output timing.

### 10.1 CLMP Operation

The CLMP signal is used to engage the LM9822 internal clamp circuits at the proper time during the CCD or CIS data output cycle. If both CLMP and VSMP are high on a rising edge of MCLK, then CLMP will be applied during the next pixel. The exact timing of the internal Clamp signal is determined by the Divide By mode of operation and the setting of the SMPCL variable in the Sample Mode register. If $\mathrm{SMPCL}=0$, then the Clamp is on for 1

MCLK before the reference is sampled. If SMPCL = 1 then the clamp is on between the reference and the signal sample points. Please see Diagram 8 and Diagram 9 for a graphic example of this timing.

To clamp across multiple pixels in a row, CLMP can be set high and remain there for the entire number of pixels to be clamped, then returned to the low state for normal (signal) operation. This may simplify the timing required to generate the CLMP signal.

### 10.2 MCLK and VSMP Timing

The relationship between VSMP and MCLK is used to determine the 'Divide By' mode that is presently being used with the part. Valid 'Divide By' settings are:

Color - /8, /6
Monochrome - /8, /6, /3, /2

When entering a new mode, it is important to provide consistent MCLK/VSMP timing signals that meet the following condition. When switching to a new 'Divide By' mode, VSMP should be held low for a minimum of 3 MCLK cycles, then valid timing according to the datasheet diagrams for the particular mode should be started. This ensures that all internal circuitry is properly synchronized to the new conversion 'Divide By' mode being used. If the timing relationship between VSMP and MCLK is disturbed for any reason, the same procedure should be used before restarting operation in the chosen 'Divide By' mode.

For example: To change from monochrome Divide By 3 mode to monochrome Divide By 2 mode, VSMP should be held low for at least 3 MCLK cycles, then VSMP can be brought high using "Divide By 2" timing. If VSMP is not low for at least 3 MCLKs, the LM9822 may enter an unknown mode.


Figure 6: Timing of Transitions between ‘Divide By’ Modes

Physical Dimension inches (millimeters) unless otherwise noted


## 28-Lead ( 0.300 " wide) Molded Small Outline Package (JEDEC) Order Number LM9822CCWM NS Package Number M28B

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENTOF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, 2. A critical component is any component of a life support device (a) are intended for surgical implant into the body, or (b) support or system whose failure to perform can be reasonably expected or sustain life, and whose failure to perform, when properly used to cause the failure of the life support device or system, or to in accordance with instructions for use provided in the labeling, affect its safety or effectiveness.
can be reasonably expected to result in a significant injury to the
user.


| National Semiconductor | National Semiconductor Europe |
| :--- | :--- |
| Corporation | Fax: $+49(0) 180-5308586$ |
| Americas | Email: europe.support @ nsc.com |
| Tel: 1-800-272-9959 | Deutsch Tel: $+49(0) 180-5308585$ |
| Fax: 1-800-737-7018 | English Tel: $+49(0) 180-5327832$ |
| Email: support@nsc.com | Francais Tel: $+49(0) 180-5329358$ |
|  | Italiano Tel: $+49(0) 180-5341680$ |

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com

National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

